SLVSCQ8A December   2015  – April 2016 TPS54A20

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Frequency Selection
      2. 7.3.2  External Clock Syncronization
      3. 7.3.3  Adjusting the Output Voltage
      4. 7.3.4  Soft Start
      5. 7.3.5  Startup into Pre-biased Outputs
      6. 7.3.6  Power Good (PGOOD)
      7. 7.3.7  Overcurrent Protection
      8. 7.3.8  Light Load Operation
      9. 7.3.9  Output Undervoltage/Overvoltage Protection
      10. 7.3.10 Input Undervoltage/Overvoltage Lockout
      11. 7.3.11 Enable and Adjusting Undervoltage Lockout
      12. 7.3.12 Series Capacitor Monitoring
        1. 7.3.12.1 Dropping Below 35% Threshold
        2. 7.3.12.2 Rising Above 65% Threshold
      13. 7.3.13 Thermal Shutdown
      14. 7.3.14 Phase A Power Stage
      15. 7.3.15 Phase B Power Stage
      16. 7.3.16 Internal Gate Drive Regulator
      17. 7.3.17 Voltage Feed Forward
      18. 7.3.18 Internal Oscillator
      19. 7.3.19 Pulse Frequency Detector
      20. 7.3.20 On-Time Generator
  8. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Two-Phase Series Capacitor Buck Converter Topology
      2. 8.1.2 Converter Switch Configurations
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Output Voltage
        2. 8.2.2.2  Switching Frequency
        3. 8.2.2.3  On-Time
        4. 8.2.2.4  Inductor Selection
        5. 8.2.2.5  Output Capacitor Selection
        6. 8.2.2.6  Input Capacitor Selection
        7. 8.2.2.7  Series Capacitor Selection
        8. 8.2.2.8  Soft-Start Time Selection
        9. 8.2.2.9  Bootstrap Capacitor Selection
        10. 8.2.2.10 Gate Drive Capacitor Selection
        11. 8.2.2.11 Under Voltage Lockout Set Point
        12. 8.2.2.12 Current Limit Selection
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Documentation Support
    2. 11.2 Community Resources
    3. 11.3 Trademarks
    4. 11.4 Electrostatic Discharge Caution
    5. 11.5 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • RNJ|20
サーマルパッド・メカニカル・データ
発注情報

Features

  • Two-phase, Synchronous Series Capacitor Buck Converter
  • Automatic Current Balancing Between Phases
  • 2-MHz to 5-MHz Per Phase Switching Frequency
  • 14-ns Minimum On-Time
  • 0.51-V to 2-V Output Voltage Range with ±0.5% Feedback Reference Voltage
  • Input Overvoltage Lockout for 17-V Surge Protection
  • Adjustable Current Limit with Auto Restart (Hiccup)
  • Synchronizes to an External Clock
  • Fixed Frequency in Steady State
  • Adaptive On-Time Control
  • Internal Feedback Loop Compensation
  • Internal Gate Drive LDO with External Supply Option
  • EN Pin Allowing for Adjustable Input UVLO
  • Selectable Soft-Start Time
  • Monotonic Startup with Pre-biased Output
  • Output Power Good Indicator (Open Drain)
  • Output Overvoltage/Undervoltage Protection

Applications

  • Telecom, base station, and communications equipment
  • Storage, SSD, DDR memory, switches, hubs, routers, and other networking equipment
  • Low profile/Backside board mounting (< 2 mm height)

Description

The TPS54A20 is a two-phase, synchronous series capacitor buck converter designed for small size, low voltage applications from a 12-V input rail. This topology uniquely merges a switched capacitor circuit with a two phase buck converter. Advantages include automatic current balancing between the inductors, lower switching losses which enable high frequency (HF) operation, and voltage step-down through the series capacitor. Small, low profile inductors used with the TPS54A20 significantly reduce total solution area and height. An adaptive on-time control architecture provides fast transient response and accurate voltage regulation at up to 10-MHz operating frequency. Fixed frequency operation during steady state is maintained through the use of a phase lock loop (PLL) to lock switching signals to a reference oscillator.

Device Information(1)

PART NUMBER PACKAGE BODY SIZE (NOM)
TPS54A20 VQFN (20 pins) 3.5 mm x 4 mm
  1. For all available packages, see the orderable addendum at the end of the datasheet.

Simplified Schematic

TPS54A20 SimpleSchem4_slvscq8.gif

Efficiency vs Load Current

TPS54A20 D019_SLVSCQ8.gif
1.8 VOUT, 2 MHz per phase, External VG+, 3.2 x 2.5 x 1.2 mm inductors