JAJSFS7B July   2018  – February  2019 LM5180-Q1

ADVANCE INFORMATION for pre-production products; subject to change without notice.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     Device Images
      1.      代表的なアプリケーション
      2.      標準的な効率、VOUT = 5V
  4. 改訂履歴
  5. 概要(続き)
  6. Pin Configuration and Functions
    1.     Pin Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Integrated Power MOSFET
      2. 8.3.2  PSR Flyback Modes of Operation
      3. 8.3.3  Setting the Output Voltage
        1. 8.3.3.1 Diode Thermal Compensation
      4. 8.3.4  Control Loop Error Amplifier
      5. 8.3.5  Precision Enable
      6. 8.3.6  Configurable Soft Start
      7. 8.3.7  External Bias Supply
      8. 8.3.8  Minimum On-Time and Off-Time
      9. 8.3.9  Overcurrent Protection
      10. 8.3.10 Thermal Shutdown
    4. 8.4 Device Functional Modes
      1. 8.4.1 Shutdown Mode
      2. 8.4.2 Standby Mode
      3. 8.4.3 Active Mode
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Design 1: Wide VIN, Low IQ PSR Flyback Converter Rated at 5 V, 1 A
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
          1. 9.2.1.2.1  Custom Design With WEBENCH® Tools
          2. 9.2.1.2.2  Custom Design With Excel Quickstart Tool
          3. 9.2.1.2.3  Flyback Transformer – T1
          4. 9.2.1.2.4  Flyback Diode – DFLY
          5. 9.2.1.2.5  Clamp Circuit – DF, DCLAMP
          6. 9.2.1.2.6  Output Capacitor – COUT
          7. 9.2.1.2.7  Input Capacitor – CIN
          8. 9.2.1.2.8  Feedback Resistor – RFB
          9. 9.2.1.2.9  Thermal Compensation Resistor – RTC
          10. 9.2.1.2.10 UVLO Resistors – RUV1, RUV2
          11. 9.2.1.2.11 Soft-Start Capacitor – CSS
        3. 9.2.1.3 Application Curves
      2. 9.2.2 Design 2: PSR Flyback Converter With Dual Outputs of 15 V and –7.7 V at 200 mA
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
          1. 9.2.2.2.1 Flyback Transformer – T1
          2. 9.2.2.2.2 Flyback Diodes – DFLY1 and DFLY2
          3. 9.2.2.2.3 Input Capacitor – CIN
          4. 9.2.2.2.4 Feedback Resistor – RFB
          5. 9.2.2.2.5 UVLO Resistors – RUV1, RUV2
        3. 9.2.2.3 Application Curves
      3. 9.2.3 Design 3: PSR Flyback Converter With Stacked Dual Outputs of 24 V and 5 V
        1. 9.2.3.1 Design Requirements
        2. 9.2.3.2 Detailed Design Procedure
          1. 9.2.3.2.1 Flyback Transformer – T1
          2. 9.2.3.2.2 Feedback Resistor – RFB
          3. 9.2.3.2.3 UVLO Resistors – RUV1, RUV2
        3. 9.2.3.3 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Examples
  12. 12デバイスおよびドキュメントのサポート
    1. 12.1 デバイス・サポート
      1. 12.1.1 デベロッパー・ネットワークの製品に関する免責事項
      2. 12.1.2 開発サポート
      3. 12.1.3 WEBENCH® ツールによるカスタム設計
    2. 12.2 ドキュメントのサポート
      1. 12.2.1 関連資料
    3. 12.3 ドキュメントの更新通知を受け取る方法
    4. 12.4 コミュニティ・リソース
    5. 12.5 商標
    6. 12.6 静電気放電に関する注意事項
    7. 12.7 Glossary
  13. 13メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Application Curves

LM5180-Q1 D011_snvsb06.gif
Figure 21. Efficiency (Linear Scale)
LM5180-Q1 D012_snvsb06.gif
Total of VOUT1 and VOUT2
Figure 23. Load Regulation (Linear Scale)
LM5180-Q1 LM5180_design2_startup_waveform_nvsb06.gif
VIN stepped to 24 V 75 Ω and 40 Ω Loads
Figure 25. Start-Up Characteristic
LM5180-Q1 LM5180_design2_SWnode24Vin_waveform_nvsb06.gif
VIN = 24 V
Figure 27. SW Node Voltage, Full Load
LM5180-Q1 LM5180_design2_24V_VD_waveform_nvsb06.gif
VIN = 24 V
Figure 29. Flyback Diode Voltages, Full Load
LM5180-Q1 LM5180_design2_load1_transient_waveform_nvsb06.gif
VIN = 24 V IOUT1 = 0.2 A
Figure 31. Output 1 Load Transient, 50 mA to 200 mA
LM5180-Q1 D010_snvsb06.gif
Figure 22. Efficiency (Log Scale)
LM5180-Q1 D013_snvsb06.gif
Total of VOUT1 and VOUT2
Figure 24. Load Regulation (Log Scale)
LM5180-Q1 LM5180_design2_ENstartup_waveform_nvsb06.gif
VIN = 24 V 75 Ω and 40 Ω Loads
Figure 26. ENABLE ON Characteristic
LM5180-Q1 LM5180_design2_SWnode48Vin_waveform_nvsb06.gif
VIN = 48 V
Figure 28. SW Node Voltage, Full Load
LM5180-Q1 LM5180_design2_48V_VD_waveform_nvsb06.gif
VIN = 48 V
Figure 30. Flyback Diode Voltages, Full Load
LM5180-Q1 LM5180_design2_load2_transient_waveform_nvsb06.gif
VIN = 24 V IOUT2 = 0.2 A
Figure 32. Output 2 Load Transient, 50 mA to 200 mA