JAJSL98B October 2020 – June 2021 LMG3522R030-Q1 , LMG3525R030-Q1
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VDS | Drain-source voltage (FET Switching) | 520 | V | |||
VDS(tr) | Drain-source transient ringing peak voltage (FET Off)(1) | 650 | V | |||
VDS dv/dt | Drain-source edge rate immunity for FET to remain off (half-bridge configuration)(2) | 200 | V/ns | |||
Supply voltage | VDD
(Maximum switching frequency derated for VVDD < 9 V) |
7.5 | 12 | 18 | V | |
Input voltage | IN | 0 | 5 | 18 | V | |
ID(RMS) | Drain RMS current | 38 | A | |||
Positive source current | LDO5V | 25 | mA | |||
RRDRV
|
RDRV to GND resistance from external slew-rate control resistor | 0 | 500 | kΩ | ||
CVNEG
|
VNEG to GND capacitance from external bypass capacitor at bias | 1 | 10 | uF | ||
LBBSW
|
BBSW to GND inductance from external buck-boost inductor | 3 | 4.7 | 10 | uH | |
TJ | Operating Junction temperature | -40 | 125 | °C |