SNAS675A October   2015  – November 2015 LMK61PD0A2

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Device Control
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1  Absolute Maximum Ratings
    2. 7.2  ESD Ratings
    3. 7.3  Recommended Operating Conditions
    4. 7.4  Thermal Information
    5. 7.5  Electrical Characteristics - Power Supply
    6. 7.6  LVPECL Output Characteristics
    7. 7.7  LVDS Output Characteristics
    8. 7.8  HCSL Output Characteristics
    9. 7.9  OE Input Characteristics
    10. 7.10 OS, FS[1:0] Input Characteristics
    11. 7.11 Frequency Tolerance Characteristics
    12. 7.12 Power-On/Reset Characteristics (VDD)
    13. 7.13 PSRR Characteristics
    14. 7.14 PLL Clock Output Jitter Characteristics
    15. 7.15 Additional Reliability and Qualification
    16. 7.16 Typical Performance Characteristics
  8. Parameter Measurement Information
    1. 8.1 Device Output Configurations
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Device Block-Level Description
      2. 9.3.2 Device Configuration Control
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Jitter Considerations in Serdes Systems
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
      1. 12.1.1 Ensuring Thermal Reliability
      2. 12.1.2 Best Practices for Signal Integrity
      3. 12.1.3 Recommended Solder Reflow Profile
  13. 13Device and Documentation Support
    1. 13.1 Community Resources
    2. 13.2 Trademarks
    3. 13.3 Electrostatic Discharge Caution
    4. 13.4 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

8 Parameter Measurement Information

8.1 Device Output Configurations

LMK61PD0A2 lvpecl_output_dc_configuration_snas675.gif Figure 7. LVPECL Output DC Configuration during Device Test
LMK61PD0A2 lvds_output_dc_configuration_snas675.gif Figure 8. LVDS Output DC Configuration during Device Test
LMK61PD0A2 hcsl_output_dc_configuration_snas675.gif Figure 9. HCSL Output DC Configuration during Device Test
LMK61PD0A2 lvpecl_output_ac_configuration_snas675.gif Figure 10. LVPECL Output AC Configuration during Device Test
LMK61PD0A2 lvds_output_ac_configuration_snas675.gif Figure 11. LVDS Output AC Configuration during Device Test
LMK61PD0A2 hcsl_output_ac_configuration_snas675.gif Figure 12. HCSL Output AC Configuration during Device Test
LMK61PD0A2 psrr_test_setup_snas675.gif Figure 13. PSRR Test Setup
LMK61PD0A2 differential_output_voltage_rise_fall_time_snas674.gif Figure 14. Differential Output Voltage and Rise/Fall Time