SCES215Y April   1999  – December 2017 SN74LVC1GU04

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics: TA = -40°C to +85°C
    7. 6.7 Switching Characteristics: TA = -40°C to +125°C
    8. 6.8 Operating Characteristics
    9. 6.9 Typical Characteristic
  7. Parameter Measurement Information
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs
      2. 8.3.2 Standard CMOS Inputs
      3. 8.3.3 Negative Clamping Diodes
      4. 8.3.4 Partial Power Down (Ioff)
      5. 8.3.5 Over-voltage Tolerant Inputs
      6. 8.3.6 Unbuffered Logic
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curve
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Community Resources
    3. 12.3 Trademarks
    4. 12.4 Electrostatic Discharge Caution
    5. 12.5 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • DPW|5
  • DBV|5
  • DSF|6
  • DCK|5
  • YZV|4
  • DRL|5
  • YZP|5
  • DRY|6
サーマルパッド・メカニカル・データ
発注情報

Features

  • Available in the Texas Instruments
    NanoFree™ Package
  • Supports 5-V VCC Operation
  • Inputs Accept Voltages to 5.5 V
  • Unbuffered Output
  • Maximum tpd of 3.7 ns at 3.3 V
  • Low Power Consumption, 10-μA Maximum ICC
  • ±24-mA Output Drive at 3.3 V
  • Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

Applications

  • AV Receivers
  • Blu-ray Players and Home Theaters
  • DVD Recorders and Players
  • Desktop or Notebook PCs
  • Digital Radio or Internet Radio Players
  • Digital Video Cameras (DVC)
  • Embedded PCs
  • GPS: Personal Navigation Devices
  • Mobile Internet Devices
  • Network Projector Front-Ends
  • Portable Media Players
  • Pro Audio Mixers
  • Smoke Detectors
  • Solid-State Drive (SSD): Enterprise
  • High-Definition (HDTV)
  • Tablets: Enterprise
  • Audio Docks: Portable
  • DLP Front Projection Systems
  • DVR and DVS
  • Digital Picture Frame (DPF)
  • Digital Still Cameras

Description

This single inverter gate is designed for 1.65-V to
5.5-V VCC operation.

The SN74LVC1GU04 device contains one inverter with an unbuffered output and performs the Boolean function Y = A.

NanoFree package technology is a major breakthrough in device packaging concepts, using the die as the package.

Device Information(1)

PART NUMBER PACKAGE BODY SIZE (NOM)
SN74LVC1GU04DBV SOT-23 (5) 2.90 mm × 1.60 mm
SN74LVC1GU04DCK SC70 (5) 2.00 mm × 1.25 mm
SN74LVC1GU04DRL SOT-5X3 (5) 1.60 mm × 1.20 mm
SN74LVC1GU04DRY SON (6) 1.45 mm × 1.00 mm
SN74LVC1GU04DSF SON (6) 1.00 mm × 1.00 mm
SN74LVC1GU04YZP DSBGA (5) 1.44 mm × 0.94 mm
SN74LVC1GU04YZV DSBGA (4) 0.91 mm × 0.91 mm
SN74LVC1GU04DPW X2SON (5) 0.80 mm × 0.80 mm
  1. For all available packages, see the orderable addendum at the end of the data sheet.

Logic Diagram (Positive Logic)

SN74LVC1GU04 ld1_ces215.gif

Revision History

Changes from X Revision (November 2017) to Y Revision

  • Updated input voltage minimum from 0.5 V to –0.5 V in Absolute Maximum Ratings table.Go

Changes from W Revision (January 2016) to X Revision

  • Changed values in the Thermal Information table to align with JEDEC standards.Go
  • Updated Feature Description to include more detailed information about specific device features. Go
  • Changed Typical Application to oscillator circuit.Go
  • Added DPW layout example.Go

Changes from V Revision (November 2013) to W Revision

  • Added Applications section, Device Information table, ESD Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.Go

Changes from U Revision (June 2011) to V Revision

  • Updated document to new TI data sheet format.Go
  • Updated operating free-air temperature range in Recommended Operating Conditions table.Go