JAJSEM1F March   2001  – August 2016 TLV2370 , TLV2371 , TLV2372 , TLV2373 , TLV2374 , TLV2375

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     オペアンプ
  4. 改訂履歴
  5. Device Comparison Tables
  6. Pin Configuration and Functions
    1.     Pin Functions: TLV2370
    2.     Pin Functions: TLV2371
    3.     Pin Functions: TLV2372
    4.     Pin Functions: TLV2373
    5.     Pin Functions: TLV2374
    6.     Pin Functions: TLV2375
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 Recommended Operating Conditions
    3. 7.3 Thermal Information: TLV2370
    4. 7.4 Thermal Information: TLV2371
    5. 7.5 Thermal Information: TLV2372
    6. 7.6 Thermal Information: TLV2373
    7. 7.7 Thermal Information: TLV2374
    8. 7.8 Thermal Information: TLV2375
    9. 7.9 Electrical Characteristics
  8. Typical Characteristics
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Rail-to-Rail Input Operation
      2. 9.3.2 Driving a Capacitive Load
      3. 9.3.3 Offset Voltage
      4. 9.3.4 General Configurations
      5. 9.3.5 Shutdown Function
    4. 9.4 Device Functional Modes
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
      3. 10.2.3 Application Curve
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
    3. 12.3 Power Dissipation Considerations
  13. 13デバイスおよびドキュメントのサポート
    1. 13.1 ドキュメントのサポート
      1. 13.1.1 関連資料
    2. 13.2 関連リンク
    3. 13.3 ドキュメントの更新通知を受け取る方法
    4. 13.4 コミュニティ・リソース
    5. 13.5 商標
    6. 13.6 静電気放電に関する注意事項
    7. 13.7 Glossary
  14. 14メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Rail-to-Rail Input Operation

The TLV237x input stage consists of two differential transistor pairs (NMOS and PMOS) that operate together to achieve rail-to-rail input operation. The transition point between these two pairs are shown in Figure 1, Figure 2, and Figure 3 for a 2.7-V, 5-V, and 15-V supply. As the common-mode input voltage approaches the positive supply rail, the input pair switches from the PMOS differential pair to the NMOS differential pair. This transition occurs approximately 1.35 V from the positive rail and results in a change in offset voltage due to different device characteristics between the NMOS and PMOS pairs. If the input signal to the device is large enough to swing between both rails, this transition results in a reduction in common-mode rejection ratio (CMRR). If the input signal does not swing between both rails, bias the signal in the region where only one input pair is active. This is the region in Figure 1 and Figure 3 where the offset voltage varies slightly across the input range and optimal CMRR can be achieved. This has the greatest impact when operating from a 2.7-V supply voltage.