SLVSCO3B August   2016  – October 2016 TPS54116-Q1

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Fixed Frequency PWM Control
      2. 7.3.2  Bootstrap Voltage (BOOT) and Low Dropout Operation
      3. 7.3.3  Error Amplifier
      4. 7.3.4  Voltage Reference and Adjusting the Output Voltage
      5. 7.3.5  Enable and Adjusting Undervoltage Lockout
      6. 7.3.6  Soft Start and Tracking
      7. 7.3.7  Start-up into Pre-Biased Output
      8. 7.3.8  Power Good
      9. 7.3.9  Sequencing
      10. 7.3.10 Constant Switching Frequency and Timing Resistor (RT/SYNC)
      11. 7.3.11 Buck Overcurrent Protection
      12. 7.3.12 Overvoltage Transient Protection
      13. 7.3.13 VTT Sink and Source Regulator
      14. 7.3.14 VTTREF
      15. 7.3.15 Thermal Shutdown
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Switching Frequency
        2. 8.2.2.2  Output Inductor Selection
        3. 8.2.2.3  Output Capacitor
        4. 8.2.2.4  Input Capacitor
        5. 8.2.2.5  Soft Start Capacitor
        6. 8.2.2.6  Undervoltage Lock Out Set Point
        7. 8.2.2.7  Bootstrap Capacitor
        8. 8.2.2.8  Power Good Pullup
        9. 8.2.2.9  ILIM Resistor
        10. 8.2.2.10 Output Voltage and Feedback Resistors Selection
        11. 8.2.2.11 Compensation
        12. 8.2.2.12 LDOIN Capacitor
        13. 8.2.2.13 VTTREF Capacitor
        14. 8.2.2.14 VTT Capacitor
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Receiving Notification of Documentation Updates
    2. 11.2 Community Resources
    3. 11.3 Trademarks
    4. 11.4 Electrostatic Discharge Caution
    5. 11.5 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

5 Pin Configuration and Functions

RTW Package
WQFN 24 Pins
Top View
TPS54116-Q1 sco3_pinout.gif

Pin Functions

PIN I/O DESCRIPTION
NAME NO.
SW 1, 23, 24 O Switching node of the buck converter.
BOOT 2 I Bootstrap capacitor node for high-side MOSFET gate driver of the buck converter. Connect the bootstrap capacitor from this pin to the SW pin.
AVIN 3 I The input supply pin to the IC, powering the control circuits of both the buck converter and DDR termination regulator. Connect AVIN to a supply voltage between 2.95 V and 6 V.
ENSW 4 I Buck converter enable pin with internal pull-up current source. Floating this pin will enable the IC. Pull below 1.17 V to enter low current standby mode. Pull below 0.4 V to enter shutdown mode. The ENSW pin can be used to implement adjustable under-voltage lockout (UVLO) using two resistors.
ENLDO 5 I VTT LDO enable pin with internal pull-up current source. Floating this pin will enable the IC. Pull below 1.17 V to enter low current standby mode. Pull below 0.4 V to enter shutdown mode. The ENLDO pin can be used to implement adjustable under-voltage lockout (UVLO) using two resistors.
PGOOD 6 O Power good indicator for the buck regulator. This pin is an open-drain output. A 10-kΩ pull-up resistor is recommended between PGOOD and AVIN or an external logic supply pin.
VDDQSNS 7 I VDDQ sense input to generate VDDQ/2 reference for VTTREF.
LDOIN 8 I Power supply input for VTT LDO. Connected VDDQ in typical application. Alternatively this pin can be used for split-rail configuration to reduce power dissipation when sourcing current to the VTT output by powering the VTT LDO with a lower voltage.
VTT 9 O 1-A LDO output. Connect 2 x 10-µF ceramic capacitors to VTTGND for stability.
VTTGND 10 I Power ground for VTT LDO.
VTTSNS 11 I VTT LDO voltage feedback.
VTTREF 12 O Buffered low-noise VTT reference output. Connect to a 0.22 µF or larger ceramic capacitor to AGND for stability.
ILIM 13 I Programmable current limit pin. An internal amplifier holds this pin at a fixed voltage then sets the high-side MOSFET peak current limit based on the value of an external resistor to AGND.
AGND 14 I Analog signal ground of the IC. AGND should be connected to PGND via a single point on the PCB, typically to the thermal pad.
FB 15 I Error amplifier inverting input and feedback pin for voltage regulation of the buck converter. Connect this pin to the center of a resistor divider to set the output voltage of the buck converter. The resistor divider should go from the regulated output voltage to AGND.
COMP 16 I Output of the internal transconductance error amplifier for the buck converter. The feedback loop compensation network is connected from this pin to AGND.
SS/TRK 17 I Soft-start programming pin. A capacitor between the SS/TRK pin and AGND pin sets soft-start time. The voltage on this pin overrides the internal reference allowing it to be used for tracking and sequencing.
RT/SYNC 18 I Resistor Timing and External Clock. An internal amplifier holds this pin at a fixed voltage when using an external resistor to AGND to set the switching frequency. If the pin is pulled above the upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin is a high impedance clock input. If clocking edges stop, the internal amplifier is re-enabled and the operating mode returns to resistor frequency programming.
PGND 19, 20 I Power ground of the buck regulator. PGND should be connected to AGND via a single point on PCB board, typically to the thermal pad.
PVIN 21, 22 I The input supply pin for power MOSFETs. Connect PVIN to a supply voltage between 2.95 V and 6 V.
PAD The exposed thermal pad must be electrically connected to AGND and PGND on the printed circuit board for proper operation. Connect to the largest possible copper area for best thermal performance.