

## Power Loss Calculation With Common Source Inductance Consideration for Synchronous Buck Converters

David Jauregui, Bo Wang, and Rengang Chen

PMP - Power Stage

#### ABSTRACT

The synchronous buck converter is a widely used topology in low-voltage, high-current applications. Low-power loss and highly efficient synchronous buck converters are in great demand for advanced microprocessors of the future. Good understanding of power losses in a synchronous buck converter is critical for improving converter performance. Common source inductance (CSI) is the inductance shared by the main current path and the gate driver loop in a converter and carries the drain-source current and the gate-charging current. A high-side (HS) FET CSI has significant impact on converter performance, especially switching power loss: the greater the HS CSI, the greater the switching loss. This application report analyzes MOSFET-related power losses in a synchronous buck converter. The effects of HS CSI are also discussed and quantified. This document introduces the Texas Instruments NexFET<sup>™</sup> Power Block, which uses advanced device and package techniques to minimize CSI and thus reduce system power loss. To simply design efforts, a complementary design calculator (SLPC015) is available.

#### Contents

| 1                                                  | Introdu                         | Iction                                  | 2  |
|----------------------------------------------------|---------------------------------|-----------------------------------------|----|
| 2                                                  | Condu                           | ction Loss                              | 2  |
| 3                                                  | Switch                          | ing Loss                                | 3  |
| 4                                                  | Power                           | Loss Calculation Assumption             | 8  |
| 5                                                  | Power Loss Calculation Examples |                                         |    |
| 6                                                  | Summary                         |                                         |    |
| Appendix A Estimation of Common Source Inductances |                                 | Estimation of Common Source Inductances | 13 |
| Appendix B List of Symbols                         |                                 | List of Symbols                         | 15 |

#### List of Figures

| 1 | Schematic of Synchronous Buck Converter                           | 2  |
|---|-------------------------------------------------------------------|----|
| 2 | Ideal Waveform at Device Turnon                                   | 3  |
| 3 | Schematic for Converter With CSI Consideration                    | 4  |
| 4 | Ideal Waveforms at Device Turnoff                                 | 6  |
| 5 | Diode Reverse-Recovery Waveforms                                  | 7  |
| 6 | Schematic for Converter 1 – Discrete Solution                     | 9  |
| 7 | Schematic for Converter 2 – TI Power Block Solution               | 9  |
| 8 | MOSFETs Power Loss in a Synchronous Buck Converter                | 10 |
| 9 | Power Loss Calculation Comparisons With/Without CSI Consideration | 11 |

#### List of Tables

| 1 | Device Parameters                                              | 9  |
|---|----------------------------------------------------------------|----|
| 2 | Power Loss Calculation Example for Synchronous Buck Converters | 10 |
| 3 | HS FET Switching Loss Calculation With CSI Consideration       | 11 |
| 4 | Typical Values of Common Source Inductances                    | 13 |

NexFET is a trademark of Texas Instruments.



#### 1 Introduction

The synchronous buck converter is one of the most popular topologies for today's low-voltage regulators. As transistor counts in a single processor continue to increase, various challenges arise for low-voltage, high-current voltage regulator design. High efficiency is one of the most critical requirements for improving power density.

Good understanding of power loss in synchronous buck converters is important for converter design optimization. Power loss of a synchronous buck converter includes several parts: MOSFET loss, inductor loss, printed-circuit board (PCB) loss, etc. Among these, MOSFET loss is complicated and significant. This application report only discusses the MOSFET loss in synchronous buck converters.



Figure 1. Schematic of Synchronous Buck Converter

Figure 1 shows the schematic of a typical synchronous buck converter. MOSFET-related power loss in a synchronous buck converter is composed of conduction loss and switching loss. Conduction loss is the sum of high side (HS) and low side (LS) FETs conduction loss. This loss is independent with switching frequency. Switching loss consists of HS FET switching loss, LS FET switching loss, gate drive loss, LS body diode loss, and FETs output capacitance loss. Switching loss goes up linearly with increasing switching frequency. Not all calculations for power losses are straightforward. Specifically, MOSFET switching loss is determined by the transition time and influenced by several parameters in the gate drive loop. Common source inductance (CSI) is one of the most important parameters. CSI is the inductance shared by the main-current path and the gate-driver loop and carries the drain-source current and the gate-charging current. Any voltage induced on CSI changes the effective gate-source voltage of the MOSFET. Because of the importance of gate-source voltage on the switching performance of power MOSFETs, CSI has a significant impact on the system performance, especially on HS FET switching loss. This application report first analyzes the MOSFET-related power loss in a synchronous buck converter and then presents the equations for power loss calculations. The impacts of CSI on converter power loss also is discussed and quantified in this document.

#### 2 Conduction Loss

The conduction loss is determined by the on-resistances of the MOSFETs and the transistor RMS current. Specifically, the conduction loss for HS FET and the LS FET can be calculated by Equation 1 and Equation 2, respectively:

$$P_{\text{cond}(\text{HS})} = R_{\text{ds}(\text{ON})\text{HS}} \times I_{\text{RMS}(\text{HS})}^2$$
(1)

$$P_{\text{cond}(\text{LS})} = R_{\text{ds}(\text{ON})\text{LS}} \times I\bar{R}MS(\text{LS})$$
(2)

$$I_{\text{RMS(HS)}} = \sqrt{\left(\frac{D}{3} \times \left[\left(I_{\text{OUT}} + \frac{I_{\text{ripple}}}{2}\right)^2 + \left(I_{\text{OUT}} + \frac{I_{\text{ripple}}}{2}\right) \times \left(I_{\text{OUT}} - \frac{I_{\text{ripple}}}{2}\right) + \left(I_{\text{OUT}} - \frac{I_{\text{ripple}}}{2}\right)^2\right]\right)$$
(3)

2



$$I_{\text{RMS}(\text{LS})} = \sqrt{\left(\frac{1-D}{3} \times \left[\left(I_{\text{OUT}} + \frac{I_{\text{ripple}}}{2}\right)^2 + \left(I_{\text{OUT}} + \frac{I_{\text{ripple}}}{2}\right) \times \left(I_{\text{OUT}} - \frac{I_{\text{ripple}}}{2}\right) + \left(I_{\text{OUT}} - \frac{I_{\text{ripple}}}{2}\right)^2\right]\right)}$$
(4)

**NOTE:** See Appendix B for list of symbols.

#### 3 Switching Loss

Switching loss is composed of several parts: MOSFET switching loss (HS and LS), MOSFET gate drive loss, LS body-diode loss, and MOSFET output capacitance loss. These losses are analyzed in the following text.

#### 3.1 MOSFETs Switching Loss

#### 3.1.1 Typical HS Switching Power Loss Calculation

Power converters use semiconductor devices as HS and LS switches. It takes finite time for the devices to turn on and off. During the turnon and turnoff transitions, due to the LS clamping effects, the HS device is affected by both high current and high voltage at the same time, which induces switching losses. Figure 2 shows the HS FET gate-source voltage  $V_{GS}$ , drain-source voltage  $V_{DS}$  and drain current  $I_{DS}$  waveforms during HS turnon for the synchronous buck converter shown in Figure 1.



Figure 2. Ideal Waveform at Device Turnon

Typically, the HS gate current and the related switching loss are estimated by Equation 5 and Equation 6:

$$I_{g} = \frac{V_{\text{Driver}} - V_{\text{PL}}}{R_{g} + R_{\text{driver}}}$$

$$P_{\text{sw}} = V IN \times I_{\text{OUT}} \times f_{\text{sw}} \times \frac{Q_{\text{sw}}}{I_{g}}$$
(5)
(6)

**NOTE:** FET plateau voltage  $V_{PL}$  can be found in the gate charge curve on device data sheets.

#### 3.1.2 HS FET Switching Loss Calculation With CSI Consideration

In reality, both the HS and LS transistors have CSI due to device packages and PCB designs. For hard-switching devices, CSIs slow down their turnon and turnoff and hence increase the switching losses.







Taking the HS FET in Figure 3 as an example, when the HS FET drain-current  $I_{DS}$  begins to increase at turnon, a voltage drop proportional to  $dI_{DS}/dt$  is generated across the CSI. Therefore, the effective gate-source voltage is reduced by this CSI voltage as shown in Equation 7:

$$V_{gs(eff)} = V_g - V_{sw} - L_{csi} \times \frac{dI_{DS}}{dt}$$
(7)

To account for the effect of CSI in power loss, Equation 5 and Equation 6 need to be modified. The new calculations are analyzed in detail as follows:

1. Switching power loss in period t1

First, analyze area  $Q_{GS2}$  in Figure 2. When the gate-source voltage reaches the threshold voltage  $V_{TH}$ , the device drain current  $I_{DS}$  begins to increase from 0 A until it reaches  $(I_{OUT} - I_{ripple}/2)$  at the end of t1, where  $I_{ripple}$  is the peak-to-peak inductor current ripple. The change of current induces a voltage  $V_{Lcsi(t1)}$  on HS common source inductance  $L_{csi}$ .  $V_{Lcsi(t1)}$  and the gate current  $I_{g1(on)}$  during time t1 then can be calculated by Equation 8 and Equation 9:

$$V_{Lcsi(t1)} = L_{csi} \times \frac{dI_{DS}}{dt1} = L_{csi} \times \frac{I_{OUT} - \frac{I_{ripple}}{2}}{dt1}$$

$$V_{Driver} - V_{PL(HS)} - V_{Lcsi(t1)}$$
(8)

$$I_{g1(on)} = \frac{R_{g(HS)} + R_{driver}}{R_{g(HS)} + R_{driver}}$$
(9)

$$dt1 = \frac{Q_{gs2(HS)}}{I_{g1(on)}}$$
(10)

Solving Equation 8, Equation 9, and Equation 10, the gate current is obtained and shown in Equation 11:

$$g_{1(on)} = \frac{V_{\text{Driver}} - V_{\text{PL(HS)}}}{R_{g(\text{HS})} + R_{\text{driver}} + L_{csi}} \times \frac{I_{\text{OUT}} - \frac{I_{\text{ripple}}}{2}}{Q_{gs2(\text{HS})}}$$
(11)

The related switching power loss is then calculated as follows,

$$P_{sw(t1)} = 0.5 \times VIN \times \left(I_{OUT} - \frac{I_{fipple}}{2}\right) \times f_{sw} \times \frac{Q_{gs2(HS)}}{I_{g1(on)}}$$
(12)

2. Switching power loss in period t2

I,

4

Next, when entering area  $Q_{GD}$ , the LS FET output capacitance  $C_{oss}$  is charged from 0 V to  $V_{IN}$ , and the charge current flows through  $L_{csi}$ . Similarly, this current decreases the effective gate-source voltage of



the HS FET and hence gate current  $I_{g2(on)}$  by inducing a voltage  $V_{Lcsi(t2)}$  across the HS common source inductance. The LS capacitance current, HS CSI voltage, and HS gate current can be obtained by the following equations:

$$I_{Coss} = C_{oss(LS)} \times \frac{dV}{dt2} = C_{oss(LS)} \times \frac{VIN}{dt2} = \frac{Q_{oss(LS)}}{dt2}$$
(13)

$$dt2 = \frac{Q_{gd(HS)}}{I_{g2(on)}}$$
(14)

$$V_{\text{Lcsi(t2)}} = L_{\text{csi}} \times \frac{\text{dI}_{\text{Coss}}}{\text{dt2}} = \frac{L_{\text{csi}} \times Q_{\text{oss(LS)}}}{(\text{dt2})^2} = \frac{L_{\text{csi}} \times Q_{\text{oss(LS)}} \times I_{g2(\text{on})}^2}{Q_{gd(\text{HS})}^2}$$
(15)

$$\frac{L_{csi} \times Q_{oss(LS)}}{Q_{gd(HS)}^{2}} \times I_{g2(on)}^{2} + \left(R_{g(HS)} + R_{driver}\right) \times I_{g2(on)} - \left(V_{Driver} - V_{PL(HS)}\right) = 0$$

$$I_{g2(on)} = \frac{V_{Driver} - V_{PL(HS)} - V_{Lcsi(t2)}}{R_{g(HS)} + R_{driver}}$$
(16)

Reorganizing Equation 14, Equation 15, and Equation 16, the following Equation 17 is obtained:

(17)

5

Defining three parameters as follows,

$$a = \frac{L_{csi} \times Q_{oss(LS)}}{c^2}$$

$$Q_{gd(HS)}^{-}$$
 (18)

$$b = R_{g(HS)} + R_{driver}$$
(19)

$$c = -(V_{\text{Driver}} - V_{\text{PL(HS)}})$$
(20)

Then, the gate current within t2 is given by Equation 21:

$$I_{g2(on)} = \frac{-b + \sqrt{b^2 - 4 \times a \times c}}{2 \times a}$$
(21)

With  $I_{a2(on)}$  solved, the switching power loss during time t2 is shown in Equation 22:

$$P_{sw(t2)} = 0.5 \times VIN \times \left(I_{OUT} - \frac{I_{fpple}}{2}\right) \times f_{sw} \times \frac{Q_{gd(HS)}}{I_{g2(on)}}$$
(22)

#### 3. Switching power loss at HS turnon

HS FET turnon loss is the sum of losses in area  $Q_{qs2}$  (t1) and area  $Q_{qd}$  (t2), given by:

$$P_{sw(HSon)} = 0.5 \times VIN \times \left( I_{OUT} - \frac{I_{nipple}}{2} \right) \times f_{sw} \times \left( \frac{Q_{gs2(HS)}}{I_{g1(on)}} + \frac{Q_{gd(HS)}}{I_{g2(on)}} \right)$$
(23)

4. Switching power loss at HS turnoff

At the end of HS on-time, the inductor current reaches the peak value ( $I_{OUT} + I_{ripple}/2$ ). Then, HS FET begins to turn off. Figure 4 shows the HS FET  $V_{GS}$ ,  $V_{DS}$ , and  $I_{DS}$  waveforms at HS turnoff transition.





Figure 4. Ideal Waveforms at Device Turnoff

Following the preceding steps 1 to 3, the HS gate current and switching loss at turnoff can be obtained in the following equations:

$$I_{g1(off)} = \frac{V_{PL(HS)}}{R_{g(HS)} + R_{driver} + L_{csi} \times \frac{\left(I_{OUT} + \frac{I_{ipple}}{2}\right)}{Q_{gs2(HS)}}}$$
(24)

$$I_{g2(off)} = \frac{-b + \sqrt{b^2 - 4 \times a \times c}}{2 \times a}$$
(25)

$$a = \frac{L_{csi} \times Q_{oss(LS)}}{Q_{gd(HS)}^2}$$
(26)

$$b = R_{g(HS)} + R_{driver}$$
<sup>(27)</sup>

$$c = -V_{PL(HS)}$$
(28)

$$P_{sw(HSoff)} = 0.5 \times VIN \times \left( I_{OUT} + \frac{I_{ripple}}{2} \right) \times f_{sw} \times \left( \frac{Q_{gs2(HS)}}{I_{g1(off)}} + \frac{Q_{gd(HS)}}{I_{g2(off)}} \right)$$
(29)

5. Total HS FET switching power loss

The total HS FET switching loss is the sum of HS turnon and turnoff losses as shown in Equation 30.

$$P_{sw(HS)} = P_{sw(HSon)} + P_{sw(HSoff)}$$
(30)

Note that the HS sourcing and sinking impedance of drivers may be different. The sourcing/sinking impedances must be used for turnon/turnoff loss calculations, respectively.

## 3.1.3 LS Switching Loss Calculation

Considering LS FETs, both LS turnon and turnoff are soft switching at normal operations when the inductor current is positive: the LS FET turns on and off with its drain-source voltage equal to the body-diode forward voltage. Therefore, the LS switching loss is small and thus neglected in this application report.

## 3.2 Gate Drive Loss

The gate charge induced loss is straightforward and given by Equation 31.



$$P_{gate} = P_{gate(HS)} + P_{gate(LS)} = \left( Q_{g(HS)} + Q_{g(LS)} \right) \times V_{Driver} \times f_{sw}$$
(31)

## 3.3 LS Body Diode Loss

In order to prevent the cross-conduction of the HS FET and LS FET (shoot-through), two short dead-times are added into the converter: rise edge dead-time between LS FET turnoff and HS FET turnon and fall edge dead-time between HS FET turnoff and LS FET turnon. During these two dead-time intervals, both the HS and the LS FETs are off, and LS FET body diode conducts the inductor current. This LS body diode conduction introduces two power losses into the system: dead-time loss (diode conduction loss) and diode reverse-recovery loss.

#### 3.3.1 Dead-Time Loss

Dead-time loss is induced by LS body diode conduction during dead-times and can be calculated using Equation 32.

$$P_{deadtime} = V_{SD} \times \left[ \left( I_{OUT} - \frac{I_{ripple}}{2} \right) \times t_{deadtime(r)} + \left( I_{OUT} + \frac{I_{ripple}}{2} \right) \times t_{deadtime(f)} \right] \times f_{sw}$$
(32)

#### 3.3.2 Diode Reverse-Recovery Loss



Figure 5. Diode Reverse-Recovery Waveforms

Diode reverse-recovery loss is due to the turnoff of the LS FET body diode. Specifically, when the LS FET body diode conducts the inductor current during the rise edge dead time, minority carriers are injected into and stored in the diode PN junction. As the HS FET starts to turn on, a negative current must first flow through the diode to remove the stored charge before the diode can block any negative voltage. As depicted in Figure 5, during this time, the HS drain-source voltage remains at VIN until the entire diode minority carriers are exhausted at t1 when the diode reverse-recovery current reaches the negative maximum Irr. Then, the diode begins to block negative voltage and the reverse current continues to flow to charge the body diode depletion capacitance. The total charge involved in this period is called reverse-recovery charge Qrr. Therefore, the diode reverse-recovery loss at HS turnon can be calculated as follows:

$$P_{DRR} = Q_{rr(LS)} \times VIN \times f_{sw}$$

(33)

7



#### Power Loss Calculation Assumption

#### 3.4 **Output Capacitance Loss**

Another part of the MOSFET-related power loss in synchronous buck converters is FET output capacitance loss, which is induced by output capacitance charge/discharge. The Coss loss for HS and LS FETs can be calculated in Equation 34 and Equation 35, respectively.

$$P_{Coss\_HS} = 0.5 \times Q_{oss\_HS} \times VIN \times f_{SW}$$
(34)  
$$P_{Coss\_LS} = 0.5 \times Q_{oss\_LS} \times VIN \times f_{SW}$$
(35)

#### 4 **Power Loss Calculation Assumption**

Note that the preceding equations are only accurate for continuous conduction mode (CCM) at which the output current is greater than or equal to half of the inductor peak-to-peak current ripple (Iriopie). In this application report, 0.5 × Inople is designated as the critical current. If the output current is smaller than the critical current, the converter may work at two different modes: forced continuous conduction mode (FCCM) or discontinuous conduction mode (DCM). For each of the two modes, some of the power loss calculations introduced in this document are not correct. For example, when the converter works in DCM, the inductor current increases from 0 A to  $(I_{OUT} + I_{ripple}/2)$  at HS FET on-time, then decreases back to 0 A at LS FET on-time. After that, the inductor current remains at 0 A for a time until HS FET turns on again. Therefore, the RMS current calculations in Equation 3 and Equation 4 are not correct. Another example is for FCCM: when the converter works in FCCM, negative current flows through the HS FET at its turnon transients. This negative current generates a negative voltage across the HS CSI. Therefore, the HS FET turnon is speeded up instead of being slowed down and the HS turnon switching loss then is reduced in FCCM. In the following calculation examples, only the MOSFETs power loss at output currents above the critical current is considered and discussed.

#### 5 **Power Loss Calculation Examples**

8

In order to verify the accuracy of the calculations and compare the impacts of different CSIs on power losses, two examples are given in this application report: Converter 1 is a conventional synchronous buck converter with two discrete MOSFETs as HS and LS switches; Converter 2 is a synchronous buck converter using TI Power Block devices as switches. Figure 6 shows the schematic of Converter 1. Both the HS FET and LS FET have drain and source parasitic inductances due to their independent packages as shown in Figure 6. For Converter 2, the TI NexFET™ Power Block device is an optimized design for synchronous buck applications offering high-current, high-efficiency, and high-frequency capabilities. The Power Block device uses an advanced package technology called "source-down stacked die", which stacks the HS FET and LS FET together and integrates them into one single package. In this way, the source of the HS FET is directly connected to the drain of the LS FET die, and the source of the LS FET contacts right to the GND pad. Therefore, package-induced LS drain inductance and CSIs for both HS and LS FET are significantly reduced in the TI Power Block device as shown in Figure 7. In addition, by integrating the HS and LS FET into one chip, TI Power Block device also minimizes the converter size and simplifies system designs.





Figure 6. Schematic for Converter 1 – Discrete Solution



Figure 7. Schematic for Converter 2 – TI Power Block Solution

For this comparison, the same driver ICs are used in both converters, as well as the same output inductor (0.29  $\mu$ H), similar PCB layout designs, and the same test conditions: V<sub>IN</sub> = 12 V, V<sub>Driver</sub> = 5 V, V<sub>out</sub> = 1.3 V, I<sub>OUT</sub> = 25 A, f<sub>sw</sub> = 500 kHz. Table 1 lists the main device parameters for these two buck converters.

|                        | Discrete<br>(HS FET) | Discrete<br>(LS FET) | TI Power Block<br>(HS FET) | TI Power Block<br>(LS FET) |
|------------------------|----------------------|----------------------|----------------------------|----------------------------|
| $R_{ds_{on}}(m\Omega)$ | 6.01                 | 2.17                 | 5.81                       | 2.17                       |
| R <sub>g</sub> (Ω)     | 0.8                  | 1.5                  | 1.4                        | 1.4                        |

| Table 1. Device Parameter | ers |
|---------------------------|-----|
|---------------------------|-----|

Power Loss Calculation With Common Source Inductance Consideration for

9

Copyright © 2011, Texas Instruments Incorporated

|                       | Discrete<br>(HS FET) | Discrete<br>(LS FET) | TI Power Block<br>(HS FET) | TI Power Block<br>(LS FET) |  |
|-----------------------|----------------------|----------------------|----------------------------|----------------------------|--|
| Q <sub>gs2</sub> (nC) | 1.3                  | 1.9                  | 1.3                        | 2.3                        |  |
| Q <sub>gd</sub> (nC)  | 1.9                  | 2.5                  | 1                          | 2.5                        |  |
| Q <sub>g</sub> (nC)   | 6.7                  | 14                   | 8.2                        | 19.4                       |  |
| V <sub>PL</sub> (V)   | 2.9                  | 2.0                  | 2.7                        | 1.8                        |  |
| L <sub>csi</sub> (pH) | 400                  |                      | 100                        |                            |  |
| Q <sub>rr</sub> (nC)  |                      | 33                   |                            | 45                         |  |
| Q <sub>oss</sub> (nC) | 15.7                 | 36                   | 12.4                       | 35                         |  |

#### Table 1. Device Parameters (continued)

As shown in Table 1, the main difference between the discrete solution (Converter1) and the Power Block solution (Converter2) is that the discrete solution has a larger HS FET common source inductance (400 pH to 450 pH); whereas the Power Block solution has very small HS FET CSI (<100 pH) due the advanced package for the TI Power Block. Figure 8 and Table 2 compares the calculated loss and the measured loss for both converters.

| Power Loss (W)                      | Discrete Parts | TI Power Block | Power Loss Difference (W) |
|-------------------------------------|----------------|----------------|---------------------------|
| Calculated HS switching Loss        | 1.18           | 0.57           | 0.62                      |
| Calculated HS conduction<br>Loss    | 0.49           | 0.48           | 0.01                      |
| Calculated LS Conduction<br>Loss    | 1.20           | 1.20           | 0                         |
| Calculated HS Q <sub>g</sub> Loss   | 0.02           | 0.02           | 0                         |
| Calculated LS Q <sub>g</sub> Loss   | 0.04           | 0.05           | -0.01                     |
| Calculated Q <sub>rr</sub> Loss     | 0.20           | 0.27           | -0.07                     |
| Calculated FETs Coss Loss           | 0.17           | 0.15           | 0.06                      |
| Calculated Diode Conduction<br>Loss | 0.17           | 0.17           | 0.01                      |
| Total Calculated Power Loss         | 3.50           | 2.95           | 0.55                      |
| Measured Power Loss                 | 3.45           | 2.98           | 0.47                      |

Table 2. Power Loss Calculation Example for Synchronous Buck Converters



Figure 8. MOSFETs Power Loss in a Synchronous Buck Converter

Figure 8 clearly shows that the equations introduced in this application report can predict the MOSFETs loss in a synchronous buck converter very well. The small difference between the calculated loss and measured loss is due to the inaccuracy of the device parameters and measurement error. Table 2 also



points out that the biggest power loss difference between TI Power Block device and the discrete parts is from the HS FET switching loss. Table 3 and Figure 9 show the different results calculated with the conventional HS FET switching loss equations and the new equations with CSI consideration proposed in this application report. It is clear that the conventional equations underestimate the MOSFETs power loss in synchronous buck converters, and the new equations can give much more accurate results with CSI being considered. As shown Figure 8 and Figure 9, these new calculated results predict the power loss difference due to CSI difference between discrete parts and TI Power Block device. This also explains why TI's NEXFET Power Block products can greatly improve the system efficiency by reducing the key parasitic component - the HS common source inductance.

| Table 3 | . HS FET | Switching | Loss Calo | culation W | Vith CSI | Consideration |  |
|---------|----------|-----------|-----------|------------|----------|---------------|--|
|         |          |           |           |            |          |               |  |

|                                                     | Discrete Solution | Power Block Solution |
|-----------------------------------------------------|-------------------|----------------------|
| HS FET Switching Loss (W)                           | 0.41              | 0.36                 |
| HS FET Switching Loss With CSI<br>Consideration (W) | 1.18              | 0.57                 |
| Difference (W)                                      | 0.77              | 0.21                 |



Figure 9. Power Loss Calculation Comparisons With/Without CSI Consideration

#### 6 Summary

This application report analyzes MOSFET-related power loss in synchronous buck converters and presents the detailed calculations for each part of the power loss. The effects of common source inductance also are discussed. The given examples prove that the proposed equations can predict the converter power loss very well. It also shows the impact of CSI on converter power loss: bigger CSI leads to much higher switching loss. In addition, TI Power Block products are introduced. The technical details of why the TI Power Block device outperforms its discrete competition also is explained - minimizing the key parasitic component (CSI) by using advanced device and packaging techniques. In addition, a power loss calculator with CSI consideration based on this application report was built and is available for download.

## Appendix A Estimation of Common Source Inductances

The value of common source inductances is determined by the packages of power MOSFETs. Table 4 lists the estimated common source inductance values for several typical packages of low-voltage power MOSFETs. For accurate CSI values, check the device manufacturers.

# Table 4. Typical Values of Common SourceInductances

|                                    | SOURCE INDUCTANCE |
|------------------------------------|-------------------|
| Stacked-Die Power Block/PowerStage | <100 pH           |
| QFN (Clip)                         | 450 pH            |
| QFN (Wire Bonding)                 | 850 pH            |
| SO8                                | >1.5 nH           |



## Appendix B List of Symbols

| SYMBOLS                  | DESCRIPTION                                               |
|--------------------------|-----------------------------------------------------------|
| C <sub>oss(HS)</sub>     | HS FET output capacitance                                 |
| C <sub>oss(LS)</sub>     | LS FET output capacitance                                 |
| D                        | Converter duty cycle                                      |
| f <sub>sw</sub>          | Switching frequency                                       |
| I <sub>Coss</sub>        | LS Coss charge/discharge current                          |
| I <sub>DS</sub>          | HS FET drain current                                      |
| l <sub>g</sub>           | HS gate current                                           |
| I <sub>g1(on)</sub>      | HS gate current during t1                                 |
| I <sub>g2(on)</sub>      | HS gate current in t2                                     |
| I <sub>g1(off)</sub>     | HS gate current during t4                                 |
| I <sub>g2(off)</sub>     | HS gate current during t3                                 |
| I <sub>OUT</sub>         | Converter output current                                  |
| I <sub>ripple</sub>      | Inductor peak- to-peak current ripple                     |
| I <sub>RHMS(HS)</sub>    | HS FET RMS current                                        |
| I <sub>RHMS(LS)</sub>    | LS FET RMS current                                        |
| L <sub>csi</sub>         | HS common source inductance                               |
| P <sub>cond(HS)</sub>    | HS conduction loss                                        |
| P <sub>cond(LS)</sub>    | LS conduction loss                                        |
| P <sub>Coss(HS)</sub>    | HS C <sub>oss</sub> loss                                  |
| P <sub>Coss(LS)</sub>    | LS C <sub>oss</sub> loss                                  |
| P <sub>deadtime</sub>    | Diode conduction loss                                     |
| P <sub>DRR</sub>         | Diode reverse-recovery loss                               |
| P <sub>gate</sub>        | Total converter gate loss                                 |
| P <sub>gate(HS)</sub>    | HS FET gate loss                                          |
| P <sub>gate(LS)</sub>    | LS FET gate loss                                          |
| P <sub>sw</sub>          | MOSFET switching power loss                               |
| P <sub>sw(HSon)</sub>    | HS FET turnon switching loss                              |
| P <sub>sw(HSoff)</sub>   | HS FET turnoff switching loss                             |
| Q <sub>g(HS)</sub>       | HS FET gate charge                                        |
| Q <sub>g(LS)</sub>       | LS FET gate charge                                        |
| Q <sub>gd(HS)</sub>      | HS FET Qgd                                                |
| Q <sub>gs2(HS)</sub>     | HS FET Qgs2                                               |
| Q <sub>oss(LS)</sub>     | LS FET output charge                                      |
| Q <sub>rr(LS)</sub>      | LS body-diode reverse-recovery charge                     |
| Q <sub>sw</sub>          | HS FET switching charge                                   |
| R <sub>driver</sub>      | Gate driver resistance                                    |
| R <sub>dsON(HS)</sub>    |                                                           |
| R <sub>dsON(LS)</sub>    | LS FET ON-resistance                                      |
| R <sub>g</sub>           | HS gate resistance                                        |
| R <sub>g(HS)</sub>       | HS FET gate resistance                                    |
| t <sub>deadtime(r)</sub> | Rise edge dead-time                                       |
| Ldeadtime(f)             |                                                           |
| V Driver                 | Gale unive voltage<br>HS gate voltage referring to ground |
| v <sub>g</sub><br>V      |                                                           |
| v gs(eff)                |                                                           |
| VIIN                     | Converter input voltage                                   |

Power Loss Calculation With Common Source Inductance Consideration for Synchronous Buck Converters



Appendix B

DESCRIPTION SYMBOLS V<sub>Lcsi(t1)</sub> CSI voltage within t1 V<sub>Lcsi(t2)</sub> HS CSI voltage during t2 V<sub>OUT</sub> Converter output voltage HS FET plateau voltage  $V_{PL}$  $V_{\text{PL(HS)}}$ HS FET plateau voltage  $\rm V_{SD}$ Diode forward voltage  $V_{sw}$ Switch node voltage

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated