# Technical Article What's Not in the Power MOSFET Data Sheet, Part 1: Temperature Dependency



John Wallace1

Power metal-oxide semiconductor field-effect transistor (MOSFET) data sheets provide useful information such as key specifications, ratings and characteristics to help you confirm that the device will operate as intended. You may have questions about how a parameter varies, however, so in this article I'll explain not just what's in the data sheet but more importantly, what's not.

#### **MOSFET** data-sheet review

Let's use the TI CSD17576Q5B NexFET<sup>™</sup> data sheet as an example. The first page, shown in Figure 1, summarizes of the device capabilities and is divided into features, applications and description sections, including a schematic illustration of the FET package.

The first page also includes product summary, ordering information and absolute maximum ratings tables. The product summary table is a snapshot of typical parameters so that you can pick the right FET for your application. Ordering information is self-explanatory. The absolute maximum ratings table lists the boundaries for safe operation, outside of which the MOSFET could be permanently damaged. Unless otherwise noted, the specifications and ratings in these tables are all at an ambient temperature,  $T_A = 25^{\circ}C$ . In addition, typical performance plots of  $R_{DS(on)}$  vs.  $V_{GS}$  (at case temperatures of  $T_C = 25^{\circ}C$  and  $125^{\circ}C$ ) and gate charge are also part of the first page.





## Figure 1. First page of the CSD17576Q5B NexFET™ data sheet

The second page of the data sheet includes the table of contents and the revision history. Next are the specifications tables, electrical characteristics and thermal information, followed by graphs displaying the typical MOSFET characteristics. Then there is a section on device and documentation support. The data sheet includes the mechanical, packaging and orderable information in its final section. Unless otherwise noted, all specifications and ratings are at an ambient temperature,  $T_A = 25^{\circ}C$ .



#### **Temperature dependence**

Some of the FET specifications in the absolute maximum ratings table are temperature-dependent, including the drain-to-source voltage ( $V_{DS}$ ), continuous drain current ( $I_D$ ), pulsed drain current ( $I_{DM}$ ) and power dissipation ( $P_D$ ). The maximum  $V_{GS}$  ratings guarantee that there is no gate-oxide breakdown during operation and is temperature-independent. Avalanche energy ( $E_{AS}$ ) is tested at case temperatures of  $T_C = 25^{\circ}C$  and  $T_C = 125^{\circ}C$ , with a corresponding graph in the typical MOSFET characteristics graph showing a reduction in  $E_{AS}$  at elevated temperatures.

#### Static characteristics

The electrical characteristics table is broken down into static, dynamic and diode characteristics, as shown in Figure 2. Let's look at the temperature-dependent FET parameters in the static characteristics section: the temperature variation of drain-to-source breakdown voltage ( $BV_{DSS}$ ), drain-to-source leakage current ( $I_{DSS}$ ), gate-to-source leakage current ( $I_{GSS}$ ) and transconductance ( $g_{fs}$ ) are not included in the data-sheet graphs. The typical MOSFET characteristics graph does include the threshold voltage, ( $V_{GS(th)}$ ) and on-resistance ( $R_{DS(on)}$ ) vs. temperature. The threshold voltage has a negative temperature coefficient and the on-resistance has a positive temperature coefficient.

| www.ti.co           |                                  | 01004074                                        | CSD17576Q    |          |         |     |  |
|---------------------|----------------------------------|-------------------------------------------------|--------------|----------|---------|-----|--|
| _                   | m                                |                                                 | SLPS497A-JUN | E 2014-H | REVISED | MAY |  |
| 5 Spe               | ecifications                     |                                                 |              |          |         |     |  |
| 5 4 E               |                                  |                                                 |              |          |         |     |  |
| 5.1 E               | ectrical Characteristics         |                                                 |              |          |         |     |  |
| $(T_A = 25)$        | C unless otherwise stated)       |                                                 |              | 70.00    |         |     |  |
|                     | PARAMETER                        | TEST CONDITIONS                                 | MIN          | TYP      | MAX     | UN  |  |
| STATIC              | CHARACTERISTICS                  |                                                 |              |          |         |     |  |
| BVDSS               | Drain to Source Voltage          | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA  | 30           |          |         | V   |  |
| IDSS                | Drain to Source Leakage Current  | V <sub>GS</sub> = U V, V <sub>DS</sub> = 24 V   |              |          | 1       | μ/  |  |
| IGSS                | Gate to Source Leakage Current   | $V_{DS} = 0 V, V_{GS} = 20 V$                   |              |          | 100     | n/  |  |
| VGS(th)             | Gate to Source Threshold Voltage | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$            | 1.1          | 1.4      | 1.8     | V   |  |
| Ros(on)             | Drain to Source On Resistance    | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 25 A  |              | 2.4      | 2.9     | m   |  |
|                     |                                  | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 25 A   |              | 1.7      | 2.0     | m   |  |
| Ors                 | Transconductance                 | V <sub>DS</sub> = 3 V, I <sub>D</sub> = 25 A    |              | 120      |         | S   |  |
| DYNAM               | C CHARACTERISTICS                |                                                 |              |          |         |     |  |
| Clss                | Input Capacitance                |                                                 |              | 3410     | 4430    | pl  |  |
| Coss                | Output Capacitance               | $V_{GS} = 0V, V_{DS} = 15 V, f = 1 MHz$         |              | 389      | 506     | pl  |  |
| Crss                | Reverse Transfer Capacitance     |                                                 |              | 151      | 196     | pl  |  |
| R <sub>G</sub>      | Series Gate Resistance           |                                                 |              | 1.0      | 2.0     | Ω   |  |
| Qg                  | Gate Charge Total (4.5 V)        |                                                 |              | 25       | 32      | n   |  |
| Qg                  | Gate Charge Total (10 V)         |                                                 |              | 53       | 68      | n   |  |
| Qgd                 | Gate Charge Gate to Drain        | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 25 A   |              | 5.4      |         | n   |  |
| Qgs                 | Gate Charge Gate to Source       |                                                 |              | 8.9      |         | n   |  |
| Q <sub>g(II)</sub>  | Gate Charge at Vth               |                                                 |              | 4.7      |         | n   |  |
| Q <sub>055</sub>    | Output Charge                    | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V   |              | 12.3     |         | n   |  |
| t <sub>d(on)</sub>  | Tum On Delay Time                |                                                 |              | 5        |         | n   |  |
| t,                  | Rise Time                        | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 10 V, |              | 16       |         | n   |  |
| t <sub>d(off)</sub> | Tum Off Delay Time               | I <sub>DS</sub> = 25 A, R <sub>G</sub> = 0 Ω    |              | 23       |         | n   |  |
| ŧ,                  | Fall Time                        |                                                 |              | 3        |         | n   |  |
| DIODE C             | HARACTERISTICS                   |                                                 |              |          |         |     |  |
| V <sub>SD</sub>     | Diode Forward Voltage            | I <sub>SD</sub> = 25 A, V <sub>GS</sub> = 0V    |              | 0.8      | 1       | V   |  |
| Qrr                 | Reverse Recovery Charge          | Vps= 15 V. IF = 25 A.                           |              | 14.7     |         | n   |  |
| •                   | Reverse Recovery Time            | di/dt = 300 A/µs                                |              | 14       |         | n   |  |

## Figure 2. The electrical characteristics table in the CSD17576Q5B NexFET™ data sheet



Figure 3 is the temperature variation of  $BV_{DSS}$  for two power MOSFETs: the CSD17576Q5B 30-V trench FET and the CSD19532Q5B 100-V superjunction device; the curves in Figure 3 show the temperature dependence for  $BV_{DSS}$  as well as  $I_{DSS}$  and  $I_{GS}$ . As the temperature increases, the breakdown voltage for both increases nearly linearly. The slope of the line is the positive temperature coefficient of  $BV_{DSS}$  and will differ based on the FET's process technology and voltage rating. Notice that the positive temperature coefficient is less for the CSD19532Q5B than for the CSD17576Q5B.



Figure 3. Normalized BV<sub>DSS</sub> vs. temperature: CSD17576Q5B (a); CSD19532Q5B (b)

Figure 4 shows the temperature dependence of  $I_{DSS}$  for the CSD17576Q5B and CSD19532Q5B. The lower-voltage FET, the CSD17576Q5B, displays more variation over the temperature range from -55°C to 150°C. For both devices, the plots tend to flatten out at low temperatures. This is not actual behavior but a test measurement system limitation at the very small currents being measures. The device physics dictate a continual downward trend at low temperatures.





As shown in Figure 5 for the CD17576Q5B and CSD19532Q5B,  $I_{GSS}$  also has a positive temperature variation. The relative increase in  $I_{GSS}$  is greater for the CSD19532Q5B over the temperature range from -55°C to 150°C. Again, the flattening of the curves at low temperatures is caused by the resolution of the test measurement system.





Figure 5. Normalized I<sub>GSS</sub> vs. temperature: CSD17576Q5B (a); CSD19532Q5B (b)

The last parameter,  $g_{fs}$ , is also temperature-dependent. You can use the transfer curves from the CSD17576Q5B and CSD19532Q5B data sheets as shown in Figure 6 to estimate  $g_{fs}$  using Equation 1:



Figure 6. Transfer characteristics: CSD17576Q5B (a); CSD19532Q5B (b)

Picking data points from the data-sheet curves, Table 1 lists the estimated values for  $g_{fs}$ . You can see that transconductance has a negative temperature coefficient.

| Temperature | -55°C               |                     | 25°C                |                     | 125°C               |                     |
|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|             | V <sub>GS</sub> (V) | I <sub>DS</sub> (A) | V <sub>GS</sub> (V) | I <sub>DS</sub> (A) | V <sub>65</sub> (V) | I <sub>DS</sub> (A) |
|             | 2.6                 | 20                  | 2.4                 | 20                  | 2.2                 | 20                  |
|             | 2.8                 | 60                  | 2.7                 | 60                  | 2.5                 | 60                  |
| 9fs         | 186.9               |                     | 158.1               |                     | 130.7               |                     |
|             | 2.9                 | 80                  | 2.8                 | 80                  | 2.6                 | 80                  |
|             | 2.9                 | 100                 | 2.9                 | 100                 | 2.8                 | 100                 |
| 9fs         | 266.7               |                     | 190.5               |                     | 158.7               |                     |

# Table 1: Estimated g<sub>fs</sub> values for the CSD17576Q5B

You can make the same  $g_{fs}$  estimates using the transfer characteristics for the CSD19532Q5B, as listed in Table 2.



| Temperature | -55°C               |                     | 25°C                |                     | 125°C               |                     |
|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|             | V <sub>65</sub> (V) | I <sub>DS</sub> (A) | V <sub>65</sub> (V) | I <sub>DS</sub> (A) | V <sub>65</sub> (V) | I <sub>DS</sub> (A) |
|             | 4.0                 | 20                  | 3.8                 | 20                  | 3.6                 | 20                  |
|             | 4.1                 | 40                  | 4.0                 | 40                  | 3.8                 | 40                  |
| 9fş         | 149.3               |                     | 127.4               |                     | 103.1               |                     |
|             | 4.3                 | 80                  | 4.2                 | 80                  | 4.0                 | 80                  |
|             | 4.4                 | 100                 | 4.3                 | 100                 | 4.2                 | 100                 |
| 9fs         | 227.3               |                     | 194.2               |                     | 161.3               |                     |

#### Table 2: Estimated gfs values for the CSD19532Q5B

#### **Dynamic characteristics**

Parameters in the dynamic characteristics section are an indication of the MOSFET's switching speed. These include the parasitic capacitances ( $C_{ISS}$ ,  $C_{OSS}$  and  $C_{RSS}$ ), the internal series gate resistance ( $R_G$ ) and the charge parameters ( $Q_G$ ,  $Q_{GD}$ ,  $Q_{GS}$  and  $Q_{OSS}$ ). These parameters, along with the external gate-drive circuit, determine the typical switching times ( $t_{d(on)}$ ,  $t_r$ ,  $t_{d(off)}$  and  $t_f$ ). There is minimal temperature variation of the parasitic capacitances and charge parameters.  $R_G$  varies with temperature but is typically swamped out by an external gate resistor and the output impedance of the gate driver, resulting in some minor deviation of the switching times specified in the data sheet. Figure 7 shows a MOSFET with the parasitic capacitances and internal series gate resistance.



Figure 7. MOSFET model with parasitic elements

## **Diode characteristics**

The last section of the electrical characteristics table is the drain-to-source body-diode specifications. The diode forward voltage ( $V_{SD}$ ) has a negative temperature characteristic, as shown in typical MOSFET characteristics. Reverse-recovery charge ( $Q_{rr}$ ) and reverse-recovery time ( $t_{rr}$ ) both increase at elevated temperatures. Because of this, reverse-recovery losses also increase at elevated temperatures.

Figure 8 shows the reverse-recovery behavior with temperature for two non-TI FETs.  $Q_{rr}$  is the area enclosed by the drain current and  $t_{rr}$  is the time it takes for the current to return to zero. You can expect similar behavior from TI NexFET devices over temperature.





Figure 8. Reverse-recovery current vs. temperature for two FETs

## Safe operating area

Engineers often ask me how to derate for temperature from the safe operating area (SOA) curves in a MOSFET data sheet. Figure 9 shows the SOA curves at  $T_A = 25^{\circ}$ C for the CSD17576Q5B and CSD19532Q5B.



Figure 9. Maximum safe operating area at T<sub>A</sub> = 25°C: CSD17576Q5B (a); and CSD19532Q5B (b)

The easiest approach is to use a linear derating factor. From the graph, determine the SOA current,  $I_{DS(SOA)}$ , at the voltage,  $V_{DS(SOA)}$  and the pulse width of interest. Equation 2 calculates the SOA current at temperature T (°C) as:

 $I_{DS(SOA@T)} = I_{DS(SOA)} \times (T_{Jmax} - T)/(T_{Jmax} - 25^{\circ}C)$ (2)

Equation 2 yields 0 current when T =  $T_{Jmax}$ , specified in the data sheet.

# Conclusion

In this technical article, I reviewed a TI NexFET data sheet, what's in it and what's not. I explored specifications that have a temperature dependency not included in the data sheet and provided typical curves and data showing how these specifications may vary with temperature. The examples used in this article were for two specific TI NexFET devices and showed the general trends versus temperature.

The typical curves presented in this article are to help you understand how these parameters vary with temperature, but they are no guarantee of actual performance. Always use the data-sheet limits when designing with TI FETs. If you don't see certain specifications in the data sheet, please request them from TI in the E2E forum.



#### Additional resources

- Check out these technical articles:
- "Understanding MOSFET data sheets, Part 1 UIS/avalanche ratings."
- "Understanding MOSFET data sheets, Part 5 Switching Parameters."
- Visit the TI MOSFET support and training center.
- Read the white paper, "Novel Thermally Enhanced Power Package."
- Review the application report, "3D packaging advancements drive performance, power and density in power devices."

#### Reference

1. Jahdi, Saeed, Olayiwola Alatise, Roozbeh Bonyadi, Petros Alexakis, Craig Fisher, Jose A. Ortiz Gonzalez, Li Ran, and Philip Mawby "An Analysis of the Switching Performance and Robustness of Power MOSFETs Body Diodes: A Technology Evaluation." *IEEE Transactions on Power Electronics* 30, no. 5 (May 2015): pp. 2383-2394.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated