

# Implementation of Affine Warp Using TI DSP

Rama Pailoor and John Bartusek

## ABSTRACT

Healthcare and medical research has seen increased usage of medical images in recent years. This usage often involves visualization of three-dimensional (3D) data sets as well as accurately relating information in different images for diagnosis, treatment and basic science. Image registration and volume rendering operations often involve some combination of rotation, scaling, shifting and shearing of images. The general transformation that carries out this operation is commonly referred to as Affine Warp or Affine Transform. Digital signal processors (DSP) offer a compelling power efficient and cost effective compute platform to carry out Affine Warp. This application report presents an algorithm for Affine Warp and provides details about its implementation on TI's TMS320C64x+™ DSP.

#### Contents

| 1 | Introduction                | 1 |
|---|-----------------------------|---|
| 2 | Background and Applications | 2 |
| 3 | Basic Operations            | 2 |
| 4 | Algorithm Details           | 3 |
| 5 | Implementation              | 7 |
| 6 | Benchmarks                  | 8 |
| 7 | Conclusion                  | 8 |
| 8 | References                  | 8 |
|   |                             |   |

#### List of Figures

| 1 | Transformed Image Block and Encompassing Source Image Block                                   | 4 |
|---|-----------------------------------------------------------------------------------------------|---|
| 2 | Affine Warp Parameters                                                                        | 6 |
| 3 | Affine Warp Algorithm for Computing an Output Image Block                                     | 6 |
| 4 | Computing Target Pixel Value Through Bilinear Interpolation of Nearest Neighbor Source Pixels | 7 |
| 5 | Affine Warp Interpolation Kernel Operations                                                   | 7 |
|   |                                                                                               |   |

#### List of Tables

| 1 | Examples of Affine Warp Rransformatio | n | 3 |
|---|---------------------------------------|---|---|
|---|---------------------------------------|---|---|

## 1 Introduction

Affine warp is a general scheme for carrying out combinations of basic image manipulation operations such as rotation, shifting, scaling, and shearing. It is a spatial transformation that maps locations in one image to another. In practice, this is carried out in the reverse order. i.e., manipulated or target image pixels are constructed by mapping their locations in the original or source image. Generally, this inverse mapping does not result in exact pixel locations in the source image. Therefore, target pixel values have to be computed by extracting and interpolating neighbor pixels in the source image. The first part of the report details the algorithm for computing the addresses of the source pixel location and their interpolation to produce target pixel values. This is followed by details on implementation of this algorithm on TI's C64x+™ DSP devices and corresponding benchmarks.

TMS320C64x+, C64x+ are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.  $p_{S} = \begin{bmatrix} x_{S} \\ y_{S} \\ 1 \end{bmatrix}$  is the source location,  $p_{T} = \begin{bmatrix} x_{T} \\ y_{T} \\ 1 \end{bmatrix}$  is the corresponding location in the transformed

 $p_T = A \cdot p_S$ 

image and the elements of the matrix Transformation matrix for translation is:

Where  $d_x$  and  $d_y$  are the amounts of shift in x and y direction, respectively.

Transformation that scales the image is:

Where 
$$\beta_x$$
 and  $\beta_y$  are the scale factors along x and y direction, respectively.  
Similarly, the relationship for rotation is:  
 $\left[\cos\theta - \sin\theta \ 0\right]$ 

$$A_{R} = \begin{bmatrix} \sin\theta & \cos\theta & 0\\ 0 & 0 & 1 \end{bmatrix}$$

where  $\theta$  is the angle of rotation.

Shearing is also a linear transform described by the following relationship:

$$A_{Q} = \begin{bmatrix} 1 & s_{X} & 0 \\ s_{y} & 1 & 0 \\ 0 & 0 & 1 \end{bmatrix}$$

0 1

where  $s_x$  and  $S_y$  are parameters for shearing along x and y axes.

#### 2 **Background and Applications**

Affine warp is used in a number of applications such as computer vision, image registration, and 3D volume visualization [9]. Affine warp transformations represent mappings from a two-dimensional (2D) object to a 2D image or to get an approximate 2D image of a planar object in 3D space. Therefore, Affine warp is a key operation in 3D volume rendering based on algorithms such Shear-Warp [7] and Shear Image Order [4]. In both of these rendering algorithms the re-sampling that needs to occur on individual image slices is carried out using an Affine warp transformation. Affine transform is also a key component in certain image registration algorithms [10].

#### 3 **Basic Operations**

where

Background and Applications

A general expression that relates source image locations to locations in the image transformed by Affine warp is as follows:

 $A = \begin{bmatrix} a_{11} & a_{12} & a_{13} \\ a_{21} & a_{22} & a_{23} \\ 0 & 0 & 1 \end{bmatrix}$  are transformation parameters.

$$A_{T} = \begin{bmatrix} 1 & 0 & d_{X} \\ 0 & 1 & d_{y} \\ 0 & 0 & 1 \end{bmatrix}$$

 $\boldsymbol{A}_{\boldsymbol{S}} = \begin{bmatrix} \boldsymbol{\beta}_{\boldsymbol{X}} & \boldsymbol{0} & \boldsymbol{0} \\ \boldsymbol{0} & \boldsymbol{\beta}_{\boldsymbol{Y}} & \boldsymbol{0} \\ \boldsymbol{0} & \boldsymbol{0} & \boldsymbol{1} \end{bmatrix}$ 



Table 1 provides examples of transformed image frames with primitive operations described earlier.

|   | Original image frame                                                                                                                     |
|---|------------------------------------------------------------------------------------------------------------------------------------------|
|   | After shearing along x-axis                                                                                                              |
| θ | After rotating by $\theta$                                                                                                               |
|   | An example of original image that has gone through a combination of primitive transformations: shifting, rotation, scaling and shearing. |

# Table 1. Examples of Affine Warp Rransformation

# 4 Algorithm Details

Generally, the construction of transformed image is carried out by traversing its pixel locations sequentially row by row and computing the pixel values by getting the source location and interpolating the nearest neighbors in the source location.

Source locations are computed through the inverse transform.

$$p_{S} = A^{-1} \bullet p_{T}$$
$$A^{-1} = \begin{bmatrix} b_{11} & b_{12} & b_{13} \\ b_{21} & b_{22} & b_{23} \\ 0 & 0 & 1 \end{bmatrix}$$

.



In Figure 1, the blue grid is the image block to be generated by transforming a source image. The red grid is the source image block that completely encompasses the transformed image block.



# Figure 1. Transformed Image Block and Encompassing Source Image Block

Let the source location for  $[x_T = 0, y_T = 0]$  be [xshift, yshift]. Then,

| xshift |   | <sup>b</sup> 11 | <sup>b</sup> 12 | <sup>b</sup> 13 | [0] |
|--------|---|-----------------|-----------------|-----------------|-----|
| yshift | = | <sup>b</sup> 21 | <sup>b</sup> 22 | <sup>b</sup> 23 | 0   |
| 1      |   | 0               | 0               | 1               | 1   |

Therefore,  $b_{13} = xshift$  and  $b_{23} = yshift$ .

Let [*xtep\_c*, *ystep\_c*] be the change in source image block location when the transformed image block location is changed by one column.

Then,

4

| [xstep_c] | <sup>b</sup> 11 | <sup>b</sup> 12 | <sup>b</sup> 13 | [1] |
|-----------|-----------------|-----------------|-----------------|-----|
| ystep_c = | <sup>b</sup> 21 | <sup>b</sup> 22 | <sup>b</sup> 23 | 0   |
|           | 0               | 0               | 1               | [1] |

Therefore,  $b_{11} = xstep_c$  and  $b_{21} = ystep_c$ .

Similarly, let [*xstep\_r* and *ystep\_r*] be the change in source image block location when the transformed image block location is changed by one row.



Then,

$$\begin{bmatrix} xstep\_r\\ ystep\_r\\ 1 \end{bmatrix} = \begin{bmatrix} b_{11} & b_{12} & b_{13}\\ b_{21} & b_{22} & b_{23}\\ 0 & 0 & 1 \end{bmatrix} \begin{bmatrix} 0\\ 1\\ 1 \end{bmatrix}$$

This means,  $b_{12} = xstep_r$  and  $b_{22} = ystep_r$ .

So, the source image block locations can be computed using the following relationship:

| xs             |   | xstepc  | xstep_r | xshift | $\begin{bmatrix} x_T \end{bmatrix}$ |
|----------------|---|---------|---------|--------|-------------------------------------|
| y <sub>S</sub> | = | ystep_c | ystep_r | yshift | y <sub>T</sub>                      |
| 1              |   | 0       | 0       | 1      | 1                                   |



Algorithm Details

The above relationship is illustrated in Figure 2.



Figure 2. Affine Warp Parameters

```
Compute: xshift & yshift; // changes for every block
Compute:
xstep_c & ystep_c; // change in src x,y as we step across target cols
xstep_r & ystep_r; // change in src x,y as we step down target rows
xstart r = xshift; ystart r = yshift;
for (row = 0; row < TARGET ROWS; row++)</pre>
ł
      x = xstart_r; y = ystart_r;
      for (col = 0; col < TARGET_COLS; col++)</pre>
      ł
            compute input addresses and fetch input data;
            compute coeffs;
            target_pixel[row, col] = interpolate;
            x += xstep_c; y += ystep_c;
      }
      xstart_r += xstep_r; ystart_r += ystep_r;
}
```

# Figure 3. Affine Warp Algorithm for Computing an Output Image Block



Implementation



Figure 4. Computing Target Pixel Value Through Bilinear Interpolation of Nearest Neighbor Source Pixels

xi = floor(x); yi = floor(y); // Fractional portions of source location are the interpolating // coefficients cx = x - xi; cy = y - yi; // Get nearest four neighbors around source location. S0 = input\_pixel[xi, yi ]; S1 = input\_pixel[xi+1, yi ]; S2 = input\_pixel[xi, yi+1]; S3 = input\_pixel[xi+1, yi+1]; // Bi-linear interpolation. S01 = (1-cx)\*S0 + cx\*S1; S23 = (1-cx)\*S2 + cx\*S3;

### Figure 5. Affine Warp Interpolation Kernel Operations

### 5 Implementation

An optimized version of the Affine warp operation for the TI C64x+ DSP is implemented in [11]. These DSPs use a hierarchical memory architecture (L1, L2, DDR) and the Affine warp algorithm has been optimized for use on the C64x+ DSP through use of intrinsics [5], [8].

For a typical 3D rendering use case, images to be processed by Affine warp could be slices from a volume of size 256 by 256 by 256 voxels that reside in external DDR memory. To take advantage of the hierarchical memory architecture, limit the processing to a portion of the image slice that fits in the faster L2 memory. The idea is to divide the Affine warped output slice into multiple but smaller subblocks and transfer only the particular source image subregion that is required to process a particular output subblock.

Target images of size 64 x 64 were chosen as the smaller subblocks because source images that map to it typically fit in L2 memory. TI high-performance DSPs (C645x and C647x) have 512K bytes or more of L2 memory, so this leaves substantial internal memory for other uses by the higher level 3D rendering algorithm, which calls the Affine warp API. In a typical application, the higher level 3D rendering algorithm would be coordinating the DMA transfers for source slice inputs while in parallel calling the Affine warp



Benchmarks

API to produce a 64 x 64 output block and then performing the steps related to the chosen rendering algorithm. Internal input ping-pong buffers would be allocated to prefetch via DMA one input source slice region from external DDR to internal L2 memory while a different source slice is being processed by the Affine warp API. In this manner, the Affine warped output slices can be constructed efficiently and various 3D rendering algorithms can be realized from the outputs.

The Affine warp algorithm assumes the source image block encompassing the target block is available in L2 memory. For this to happen, a higher level calling operation needs to compute indices for the minimum and maximum range of the x and y coordinates of the source image. For an example on performing this computation, see [1].

As for quantization of configuration parameters (the elements of the Affine warp matrix), 16 bits were used for the fractional part, which makes a good balance between precision and efficiency that is brought forth by using parallel operations inherent in the intrinsics.

The Affine warp implementation is highly scalable in the sense that it processes small output regions of the output slice and these operations can be parallelized via implementation on a multicore DSP.

# 6 Benchmarks

The util\_affineWarpq API was tested on the TMS320C6455 EVM with a 64 by 64 output slice, and the total processing operations took 22,766 cycles, or 5.5 cycles per pixel.

# 7 Conclusion

A basic Affine warp utility function has been presented, which has applications in 3D rendering and image registration problems. Some aspects of the implementation have been discussed.

### 8 References

- 1. O. D. Evans and Y. Kim, *Efficient Implementation of Image Warping on a Multimedia Processor*, Real-Time Imaging 4, 417-428 (1998)
- Edward Angel, Interactive Computer Graphics, Addison Wesley 2009.Yin Wu, Vishal Bhatia, Hugh Lauer, Larry Seiler, *Shear-Image Order Ray Casting Volume Rendering*, in Proc. 2003 Symp. Interact. 3D Graph., 2003, pp. 152–162.
- 3. Edward Angel, Interactive Computer Graphics, Addison Wesley 2009.
- 4. Yin Wu, Vishal Bhatia, Hugh Lauer, Larry Seiler, *Shear-Image Order Ray Casting Volume Rendering*, in Proc. 2003 Symp. Interact. 3D Graph., 2003, pp. 152–162.
- 5. TMS320C6000 Programmer's Guide (SPRU198)
- 6. Hand-Tuning Loops and Control Code on the TMS320C6000 (SPRA666)
- 7. P. Lacroute and M. Levoy, *Fast Volume Rendering Using a Shear-Warp Factorization of the Viewing Transformation*, in Proc. 21st Annu. Conf. Comput. Graph. Interact. Tech., 1994, pp. 451–458.
- 8. TMS320C6000 Optimizing Compiler User's Guide (SPRU187)
- 9. Y. Lamdan, J. Schwartz and H. Wolfson, *Affine Invariant Model-Based Object Recognition*, IEEE Trans. on Robotics and Automation, vol. 6, no. 5, pp. 578-589, October 1990.
- 10. ZOU Xiao-chun, ZHAO Xin-bo, Feng Yan, *An Efficient Medical Image Registration Algorithm Based on Gradient Descent*, 2007 IEEE/ICME International Conference on Complex Medical Engineering, pp 636-639.
- 11. Using TI's Embedded Processor Software Toolkit for Medical Imaging (MED-STK) (SPRABB8).

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated