







CC430F6137, CC430F6135, CC430F6127, CC430F6126, CC430F6125

CC430F5137, CC430F5135, CC430F5133 JAJSG42I – MAY 2009 – REVISED SEPTEMBER 2018

# CC430F613x、CC430F612x、CC430F513x RFコア搭載MSP430™ SoC

# 1 デバイスの概要

INSTRUMENTS

TEXAS

# 1.1 特長

Ŧ

- 低消費電力ワイヤレス通信アプリケーションに適した 本格的なシステム・オン・チップ(SoC)
- 広い電源電圧範囲:3.6V~1.8V
- 超低消費電力
  - CPUアクティブ・モード(AM):160µA/MHz
  - スタンバイ・モード(LPM3 RTCモード):2.0μA
  - オフ・モード(LPM4 RAMの内容保持):1.0µA
  - RX無線部:15mA、250kbps、915MHz
- MSP430™システムおよびペリフェラル
  - 16ビットRISCアーキテクチャ、拡張メモリ、最大
     20MHzのシステム・クロック
  - スタンバイ・モードから6µs以内にウェークアップ
  - SVSおよびブラウンアウトに対応する柔軟な電源管 理システム
  - FLL搭載の統一クロック・システム
  - 16ビット・タイマ TA0:5個のキャプチャ/コンペア・レジスタを備えたTimer\_A
  - 16 ビット・タイマ TA1:3個のキャプチャ/コンペア・レジスタを備えたTimer\_A
  - ハードウェア・リアルタイム・クロック(RTC)
  - 2つのユニバーサル・シリアル通信インターフェイス (USCI)
    - USCI\_A0はUART、IrDA、SPIをサポート
    - USCI\_B0はI<sup>2</sup>C、SPIをサポート
  - 12ビットのA/Dコンバータに内部リファレンス、サン プル・アンド・ホールド、オートスキャン機能を搭載 (CC430F613xおよびCC430F513xのみ)
  - コンパレータ
  - コントラスト制御機能を備えた最大96セグメントの内蔵LCDドライバ(CC430F61xxのみ)
  - 128ビットのAESセキュリティ暗号化/復号化コプロ セッサ
  - 32ビットのハードウェア乗算器
- 1.2 アプリケーション
- ワイヤレスのアナログおよびデジタル・センサ・システム
- ヒート・コスト・アロケータ

- 3チャネルの内蔵DMA
- シリアル・プログラミング機能を搭載、外部からのプログラミング電圧は不要
- 組み込みエミュレーション・モジュール(EEM)
- 高性能のSub-1GHz RFトランシーバ・コア
  - CC1101と同じ
  - 広い電源電圧範囲: 2V~3.6V
  - 周波数帯域:300MHz~348MHz、389MHz~ 464MHz、779MHz~928MHz
  - プログラマブルなデータ・レート:0.6kBaud~
     500kBaud
  - 高感度(0.6kBaud時に-117dBm、1.2kBaud時に-111dBm、315MHz、パケット・エラー・レート1%)
  - 非常に優れたレシーバ選択度およびブロッキング性能
  - プログラマブルな出力電力:全サポート周波数で最 大+12dBm
  - 2-FSK、2-GFSK、MSKに対応、OOKおよびフレキ シブルASKシェーピングにも対応
  - パケット指向システムの柔軟なサポート:同期ワード 検出、アドレス・チェック、柔軟なパケット長、自動 CRC処理をオンチップでサポート
  - 送信前の自動クリア・チャネル評価(CCA)のサポー ト(Listen-Before-Talkシステム用)
  - デジタルRSSI出力
  - EN 300 220 (欧州)およびFCC CFR Part 15 (米 国)準拠を目標とするシステムに好適
  - ワイヤレスM-Bus標準EN 13757-4:2005準拠を目 標とするシステムに好適
  - 既存の無線通信プロトコルとの下位互換性のため、
     非同期および同期のシリアル受信または送信モードをサポート
- デバイスの比較に、供給中の製品ファミリを掲載
- サーモスタット
- AMRまたはAMI計測
- スマート・グリッドのワイヤレス・ネットワーク

1.3 概要

TI CC430ファミリは、RFトランシーバ・コアを内蔵した超低消費電力システム・オン・チップ(SoC)マイクロコントロー ラのラインアップです。幅広いアプリケーションを想定し、搭載ペリフェラル・セットが異なる製品が揃っています。こ のアーキテクチャは5つの低消費電力モードを持ち、携帯用測定器用途でバッテリ駆動時間を延長するよう最適化 されています。このデバイスには、強力なMSP430 16ビットRISC CPU、16ビット・レジスタ群、およびコード効率の 最大化に役立つ定数ジェネレータが搭載されています。



CC430ファミリは、マイクロコントローラ・コア、ペリフェラル、ソフトウェア、RFトランシーバを密接に統合しているため、性能が向上するとともに、真に使いやすいSoCソリューションとなっています。

CC430F61xxシリーズは、最先端のCC1101 Sub-1GHz RFトランシーバの優れた性能と、MSP430 CPUXV2、最大32KBのシステム内プログラム可能フラッシュ・メモリ、最大4KBのRAM、2つの16ビット・タイマ、8本の外部入力と 内部温度およびバッテリ・センサを備えた高性能12ビットADC (CC430F613xのみ)、コンパレータ、USCI、128ビットAESセキュリティ・アクセラレータ、ハードウェア乗算器、DMA、アラーム機能付きRTCモジュール、LCDドライバ、 最大44本のI/Oピンを組み合わせた、マイクロコントローラSoC構成です。

CC430F513xシリーズは、最先端のCC1101 Sub-1GHz RFトランシーバの優れた性能と、MSP430 CPUXV2、最大32KBのシステム内プログラム可能フラッシュ・メモリ、最大4KBのRAM、2つの16ビット・タイマ、6本の外部入力と内部温度およびバッテリ・センサを備えた高性能の12ビットADC、コンパレータ、USCI、128ビットAESセキュリティ・アクセラレータ、ハードウェア乗算器、DMA、アラーム機能付きRTCモジュール、LCDドライバ、最大30本のI/Oピンを組み合わせた、マイクロコントローラSoC構成です。

モジュールの詳細は、『CC430 Family User's Guide』を参照してください。

| 型番             | パッケージ     | 本体サイズ <sup>(2)</sup> |  |  |  |  |
|----------------|-----------|----------------------|--|--|--|--|
| CC430F6137IRGC | VQFN (64) | 9mm×9mm              |  |  |  |  |
| CC430F5137IRGZ | VQFN (48) | 7mm×7mm              |  |  |  |  |

製品情報<sup>(1)</sup>

(1) 最新の製品、パッケージ、および注文情報については、9の「付録:パッケージ・オプション」、または www.ti.comのTI Webサイトを参照してください。

(2) ここに記載されているサイズは概略です。許容公差を含めたパッケージの寸法については、9の「メカニカル・データ」を参照してください。

www.tij.co.jp

#### 1.4 機能ブロック図

CC430F613xの機能ブロック図を、図 1-1に示します。



Copyright © 2017, Texas Instruments Incorporated



www.tij.co.jp

JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018

CC430F612xの機能ブロック図を、図 1-2に示します。



Copyright © 2017, Texas Instruments Incorporated





www.tij.co.jp

CC430F513xの機能ブロック図を、図 1-3に示します。



Copyright © 2017, Texas Instruments Incorporated





# 2 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| 2013호 | F9月6日発行分から2018年09月17日発行分への変更 F                                                                                          | <b>'</b> age         |
|-------|-------------------------------------------------------------------------------------------------------------------------|----------------------|
| •     | 全体を通してドキュメントのフォーマットと編成を変更、セクションの番号追加も含む<br>「製品情報」表を追加                                                                   | <u>1</u><br><u>2</u> |
| •     | 1.4を追加し、すべての機能ブロック図をこのセクションに移動                                                                                          | 3                    |
| •     | Added Section 3. Device Comparison, and moved Table 3-1 to it                                                           | . 7                  |
| •     | Added Section 3.1, Related Products                                                                                     | 7                    |
| •     | Added Section 4. Terminal Configuration and Functions, and moved all pinouts and terminal functions tables to it.       | 8                    |
| •     | Added typical conditions statements at the beginning of Section 5, Specifications                                       | . 17                 |
| •     | Added Section 5, Specifications, and moved all electrical and timing specifications to it                               | . 17                 |
| •     | Added Section 5.2, ESD Ratings                                                                                          | . 17                 |
| •     | Changed the MIN value of the V <sub>(DVCC, BOR, hys)</sub> parameter from 60 mV to 50 mV in Section 5.19, PMM, Brownout |                      |
|       | Reset (BOR)                                                                                                             | 29                   |
| •     | Updated notes (1) and (2) and added note (3) in Section 5.25, Wake-up Times From Low-Power Modes and                    |                      |
|       | Reset                                                                                                                   | 31                   |
| •     | Removed ADC12DIV from the formula for the TYP value in the second row of the t <sub>CONVERT</sub> parameter in          |                      |
|       | Section 5.36, 12-Bit ADC, Timing Parameters (removed because ADC12CLK is after division)                                | . <u>39</u>          |
| •     | For the t <sub>EN_CMP</sub> parameter in Section 5.42, Comparator_B: Removed "CBPWRMD = 10" from the Test               |                      |
|       | Conditions in the first row; added second row with Test Conditions of "CBPWRMD = 10" and a MAX value of                 |                      |
|       | 100 µs                                                                                                                  | <u>44</u>            |
| •     | Changed the test conditions "RF crystal oscillator only" and added note in Section 5.48, Current Consumption,           |                      |
|       | Reduced-Power Modes                                                                                                     | <u>46</u>            |
| •     | Corrected the link for DN013 Programming Output Power on CC1101                                                         | . <u>56</u>          |
| •     | Changed all instances of "bootstrap loader" to "bootloader" throughout document                                         | . <u>65</u>          |
| •     | Corrected spelling of NMIIFG in Table 6-8, System Module Interrupt Vector Registers                                     | . <u>70</u>          |
| •     | 8「デバイスおよびドキュメントのサポート」セクションを追加し、「デバイスの項目表記」、「ESDの注意事項」、「商標」セク                                                            |                      |
|       | ションをこのセクションに移動                                                                                                          | <u>112</u>           |
| •     | 9「メカニカル、パッケージ、および注文情報」を追加                                                                                               | <u>118</u>           |

# 3 Device Comparison

Table 3-1 summarizes the available family members.

|            |                 |              |                        |                    | U                                        | SCI                                    |                     |                    |     |         |
|------------|-----------------|--------------|------------------------|--------------------|------------------------------------------|----------------------------------------|---------------------|--------------------|-----|---------|
| DEVICE     | PROGRAM<br>(KB) | SRAM<br>(KB) | Timer_A <sup>(3)</sup> | LCD_B              | CHANNEL<br>A:<br>UART, LIN,<br>IrDA, SPI | CHANNEL<br>B:<br>SPI, I <sup>2</sup> C | ADC12_A<br>CHANNELS | COMP_B<br>CHANNELS | I/O | PACKAGE |
| CC430F6137 | 32              | 4            | 5, 3                   | 96 seg             | 1                                        | 1                                      | 8 ext,<br>4 int     | 8                  | 44  | 64 RGC  |
| CC430F6135 | 16              | 2            | 5, 3                   | 96 seg             | 1                                        | 1                                      | 8 ext,<br>4 int     | 8                  | 44  | 64 RGC  |
| CC430F6127 | 32              | 4            | 5, 3                   | 96 seg             | 1                                        | 1                                      | N/A <sup>(4)</sup>  | 8                  | 44  | 64 RGC  |
| CC430F6126 | 32              | 2            | 5, 3                   | 96 seg             | 1                                        | 1                                      | N/A                 | 8                  | 44  | 64 RGC  |
| CC430F6125 | 16              | 2            | 5, 3                   | 96 seg             | 1                                        | 1                                      | N/A                 | 8                  | 44  | 64 RGC  |
| CC430F5137 | 32              | 4            | 5, 3                   | N/A <sup>(4)</sup> | 1                                        | 1                                      | 6 ext,<br>4 int     | 6                  | 30  | 48 RGZ  |
| CC430F5135 | 16              | 2            | 5, 3                   | N/A                | 1                                        | 1                                      | 6 ext,<br>4 int     | 6                  | 30  | 48 RGZ  |
| CC430F5133 | 8               | 2            | 5, 3                   | N/A                | 1                                        | 1                                      | 6 ext,<br>4 int     | 6                  | 30  | 48 RGZ  |

Table 3-1. Device Comparison<sup>(1)(2)</sup>

(1) For the most current device, package, and ordering information, see the *Package Option Addendum* in 9, or see the TI website at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(3) Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 5, 3 represents two instantiations of Timer\_A, the first instantiation having 5 capture/compare registers and PWM output generators, and the second instantiation having 3 capture/compare registers and PWM output generators, respectively.

(4) N/A = not available

#### 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

Products for TI Microcontrollers TI's low-power and high-performance MCUs, with wired and wireless connectivity options, are optimized for a broad range of applications.

- Products for MSP430 Ultra-Low-Power Microcontrollers One platform. One ecosystem. Endless possibilities. Enabling the connected world with innovations in ultra-low-power microcontrollers with advanced peripherals for precise sensing and measurement.
- Companion Products for CC430F6137 Review products that are frequently purchased or used in conjunction with this product.
- Reference Designs for CC430F6137 TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.

# 4 Terminal Configuration and Functions

#### 4.1 Pin Diagrams

Figure 4-1 shows the pinout for the CC430F613x devices in the 64-pin RGC package.



CAUTION: The LCDCAP/R33 must be connected to VSS if not used.

NOTE: The secondary digital functions on ports P1, P2, and P3 are fully mappable. This pinout shows only the default mapping. See Table 6-6 for details.

#### Figure 4-1. 64-Pin RGC Package (Top View), CC430F613x





CAUTION: The LCDCAP/R33 must be connected to VSS if not used.

NOTE: The secondary digital functions on ports P1, P2, and P3 are fully mappable. This pinout shows only the default mapping. See Table 6-6 for details.



JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018



Figure 4-3 shows the pinout for the CC430F513x devices in the 48-pin RGZ package.

NOTE: The secondary digital functions on ports P1, P2, and P3 are fully mappable. This pinout shows only the default mapping. See Table 6-6 for details.

#### Figure 4-3. 48-Pin RGZ Package (Top View), CC430F513x



# 4.2 Signal Descriptions

Table 4-1 describes the signals for the CC430F613x and CC430F612x devices. See Table 4-2 for the CC430F513x devices.

| TERMINAL                                     |     | VO(1) | DECODIDION                                                                                                                                                                                                                                                                                              |  |  |
|----------------------------------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                         | NO. | 100   | DESCRIPTION                                                                                                                                                                                                                                                                                             |  |  |
| P1.7/ PM_UCA0CLK/<br>PM_UCB0STE/ R03         | 1   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_A0 clock input/output; USCI_B0 SPI slave transmit enable<br>Input/output port of lowest analog LCD voltage (V5)                                                                                |  |  |
| P1.6/ PM_UCA0TXD/<br>PM_UCA0SIMO/ R13/LCDREF | 2   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_A0 UART transmit data; USCI_A0 SPI slave in master out<br>Input/output port of third most positive analog LCD voltage (V3 or V4)<br>External reference voltage input for regulated LCD voltage |  |  |
| P1.5/ PM_UCA0RXD/<br>PM_UCA0SOMI/ R23        | 3   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_A0 UART receive data; USCI_A0 SPI slave out master in<br>Input/output port of second most positive analog LCD voltage (V2)                                                                     |  |  |
| LCDCAP/ R33                                  | 4   | I/O   | LCD capacitor connection<br>Input/output port of most positive analog LCD voltage (V1)<br>CAUTION: Must be connected to VSS if not used.                                                                                                                                                                |  |  |
| COM0                                         | 5   | 0     | LCD common output COM0 for LCD backplane                                                                                                                                                                                                                                                                |  |  |
| P5.7/ COM1/ S26                              | 6   | I/O   | General-purpose digital I/O<br>LCD common output COM1 for LCD backplane<br>LCD segment output S26                                                                                                                                                                                                       |  |  |
| P5.6/ COM2/ S25                              | 7   | I/O   | General-purpose digital I/O<br>LCD common output COM2 for LCD backplane<br>LCD segment output S25                                                                                                                                                                                                       |  |  |
| P5.5/ COM3/ S24                              | 8   | I/O   | General-purpose digital I/O<br>LCD common output COM3 for LCD backplane<br>LCD segment output S24                                                                                                                                                                                                       |  |  |
| P5.4/ S23                                    | 9   | I/O   | I/O General-purpose digital I/O<br>LCD segment output S23                                                                                                                                                                                                                                               |  |  |
| VCORE                                        | 10  |       | Regulated core power supply                                                                                                                                                                                                                                                                             |  |  |
| DVCC                                         | 11  |       | Digital power supply                                                                                                                                                                                                                                                                                    |  |  |
| P1.4/ PM_UCB0CLK/<br>PM_UCA0STE/ S22         | 12  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_B0 clock input/output<br>Default mapping: USCI_A0 SPI slave transmit enable<br>LCD segment output S22                                                                                          |  |  |
| P1.3/ PM_UCB0SIMO/<br>PM_UCB0SDA/ S21        | 13  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_B0 SPI slave in master out<br>Default mapping: USCI_B0 I <sup>2</sup> C data<br>LCD segment output S21                                                                                         |  |  |
| P1.2/ PM_UCB0SOMI/<br>PM_UCB0SCL/ S20 1      |     | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_B0 SPI slave out master in<br>Default mapping: UCSI_B0 I <sup>2</sup> C clock<br>LCD segment output S20                                                                                        |  |  |
| P1.1/ PM_RFGDO2/ S19                         | 15  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: Radio GDO2 output<br>LCD segment output S19                                                                                                                                                         |  |  |
| P1.0/ PM_RFGDO0/ S18                         | 16  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: Radio GDO0 output<br>LCD segment output S18                                                                                                                                                         |  |  |
| P3.7/ PM_SMCLK/ S17                          | 17  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: SMCLK output<br>LCD segment output S17                                                                                                                                                                                 |  |  |
| P3.6/ PM_RFGDO1/ S16                         | 18  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: Radio GDO1 output<br>LCD segment output S16                                                                                                                                                                            |  |  |

#### Table 4-1. CC430F613x and CC430F612x Terminal Functions

(1) I = input, O = output



#### Table 4-1. CC430F613x and CC430F612x Terminal Functions (continued)

| TERMINAL                           |     |           | DESCRIPTION                                                                                                                                                        |
|------------------------------------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                               | NO. | 1000      | DESCRIPTION                                                                                                                                                        |
| P3.5/ PM_TA0CCR4A/ S15             | 19  | I/O       | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR4 compare output or capture input<br>LCD segment output S15                |
| P3.4/ PM_TA0CCR3A/ S14             | 20  | I/O       | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR3 compare output or capture input<br>LCD segment output S14                |
| P3.3/ PM_TA0CCR2A/ S13             | 21  | I/O       | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR2 compare output or capture input<br>LCD segment output S13                |
| P3.2/ PM_TA0CCR1A/ S12             | 22  | I/O       | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR1 compare output or capture input<br>LCD segment output S12                |
| P3.1/ PM_TA0CCR0A/ S11             | 23  | I/O       | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR0 compare output or capture input<br>LCD segment output S11                |
| P3.0/ PM_CBOUT0/ PM_TA0CLK/<br>S10 | 24  | I/O       | General-purpose digital I/O with mappable secondary function<br>Default mapping: Comparator_B output<br>Default mapping: TA0 clock input<br>LCD segment output S10 |
| DVCC                               | 25  |           | Digital power supply                                                                                                                                               |
| P4.7/ S9                           | 26  | I/O       | General-purpose digital I/O<br>LCD segment output S9                                                                                                               |
| P4.6/ S8                           | 27  | I/O       | General-purpose digital I/O<br>LCD segment output S8                                                                                                               |
| P4.5/ S7                           | 28  | I/O       | General-purpose digital I/O<br>LCD segment output S7                                                                                                               |
| P4.4/ S6                           | 29  | I/O       | General-purpose digital I/O<br>LCD segment output S6                                                                                                               |
| P4.3/ S5                           | 30  | I/O       | General-purpose digital I/O<br>LCD segment output S5                                                                                                               |
| P4.2/ S4                           | 31  | I/O       | General-purpose digital I/O<br>LCD segment output S4                                                                                                               |
| P4.1/ S3                           | 32  | I/O       | General-purpose digital I/O<br>LCD segment output S3                                                                                                               |
| P4.0/ S2                           | 33  | I/O       | General-purpose digital I/O<br>LCD segment output S2                                                                                                               |
| P5.3/ S1                           | 34  | I/O       | General-purpose digital I/O<br>LCD segment output S1                                                                                                               |
| P5.2/ S0                           | 35  | I/O       | General-purpose digital I/O<br>LCD segment output S0                                                                                                               |
| RF_XIN                             | 36  | I         | Input terminal for RF crystal oscillator, or external clock input                                                                                                  |
| RF_XOUT                            | 37  | 0         | Output terminal for RF crystal oscillator                                                                                                                          |
| AVCC_RF                            | 38  |           | Radio analog power supply                                                                                                                                          |
| AVCC_RF                            | 39  |           | Radio analog power supply                                                                                                                                          |
| RF_P                               | 40  | RF<br>I/O | Positive RF input to LNA in receive mode<br>Positive RF output from PA in transmit mode                                                                            |
| RF_N                               | 41  | RF<br>I/O | Negative RF input to LNA in receive mode<br>Negative RF output from PA in transmit mode                                                                            |
| AVCC_RF                            | 42  |           | Radio analog power supply                                                                                                                                          |
| AVCC_RF                            | 43  |           | Radio analog power supply                                                                                                                                          |
| RBIAS                              | 44  |           | External bias resistor for radio reference current                                                                                                                 |
| GUARD                              | 45  |           | Power supply connection for digital noise isolation                                                                                                                |
| PJ.0/ TDO                          | 46  | I/O       | General-purpose digital I/O<br>Test data output port                                                                                                               |



#### Table 4-1. CC430F613x and CC430F612x Terminal Functions (continued)

| TERMINAL                                     |     |       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      |  |  |
|----------------------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                         | NO. | 1/0() | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      |  |  |
| PJ.1/ TDI/ TCLK                              | 47  | I/O   | General-purpose digital I/O<br>Test data input or test clock input                                                                                                                                                                                                                                                                                               |  |  |
| PJ.2/ TMS                                    | 48  | I/O   | General-purpose digital I/O<br>Test mode select                                                                                                                                                                                                                                                                                                                  |  |  |
| PJ.3/ TCK                                    | 49  | I/O   | General-purpose digital I/O<br>Test clock                                                                                                                                                                                                                                                                                                                        |  |  |
| TEST/ SBWTCK                                 | 50  | I     | Test mode pin – select digital I/O on JTAG pins<br>Spy-Bi-Wire input clock                                                                                                                                                                                                                                                                                       |  |  |
| RST/NMI/ SBWTDIO                             | 51  | I/O   | Reset input active low<br>Nonmaskable interrupt input<br>Spy-Bi-Wire data input/output                                                                                                                                                                                                                                                                           |  |  |
| DVCC                                         | 52  |       | Digital power supply                                                                                                                                                                                                                                                                                                                                             |  |  |
| AVSS                                         | 53  |       | Analog ground supply for ADC12                                                                                                                                                                                                                                                                                                                                   |  |  |
| P5.1/ XOUT                                   | 54  | I/O   | General-purpose digital I/O<br>Output terminal of crystal oscillator XT1                                                                                                                                                                                                                                                                                         |  |  |
| P5.0/ XIN                                    | 55  | I/O   | General-purpose digital I/O<br>Input terminal for crystal oscillator XT1                                                                                                                                                                                                                                                                                         |  |  |
| AVCC                                         | 56  |       | Analog power supply                                                                                                                                                                                                                                                                                                                                              |  |  |
| P2.7/ PM_ADC12CLK/<br>PM_DMAE0/ CB7 (/A7)    | 57  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: ADC12CLK output<br>Default mapping: DMA external trigger input<br>Comparator_B input CB7<br>Analog input A7 – 12-bit ADC (CC430F613x only)                                                                                                                   |  |  |
| P2.6/ PM_ACLK/ CB6 (/A6)                     | 58  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: ACLK output<br>Comparator_B input CB6<br>Analog input A6 – 12-bit ADC (CC430F613x only)                                                                                                                                                                      |  |  |
| P2.5/ PM_SVMOUT/ CB5<br>(/A5/ VREF+/ VeREF+) | 59  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: SVM output<br>Comparator_B input CB5<br>Analog input A5 – 12-bit ADC (CC430F613x only)<br>Output of reference voltage to the ADC (CC430F613x only)<br>Input for an external reference voltage to the ADC (CC430F613x only)                                   |  |  |
| P2.4/ PM_RTCCLK/ CB4<br>(/A4/ VREF-/ VeREF-) | 60  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: RTCCLK output<br>Comparator_B input CB4<br>Analog input A4 – 12-bit ADC (CC430F613x only)<br>Negative terminal for the ADC reference voltage for both sources, the internal reference<br>voltage, or an external applied reference voltage (CC430F613x only) |  |  |
| P2.3/ PM_TA1CCR2A/ CB3 (/A3)                 | 61  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: TA1 CCR2 compare output or capture input<br>Comparator_B input CB3<br>Analog input A3 – 12-bit ADC (CC430F613x only)                                                                                                                                         |  |  |
| P2.2/ PM_TA1CCR1A/ CB2 (/A2)                 | 62  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: TA1 CCR1 compare output or capture input<br>Comparator_B input CB2<br>Analog input A2 – 12-bit ADC (CC430F613x only)                                                                                                                                         |  |  |
| P2.1/ PM_TA1CCR0A/ CB1 (/A1)                 | 63  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: TA1 CCR0 compare output or capture input<br>Comparator_B input CB1<br>Analog input A1 – 12-bit ADC (CC430F613x only)                                                                                                                                         |  |  |
| P2.0/ PM_CBOUT1/ PM_TA1CLK/<br>CB0 (/A0)     | 64  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: Comparator_B output<br>Default mapping: TA1 clock input<br>Comparator_B input CB0<br>Analog input A0 – 12-bit ADC (CC430F613x only)                                                                                                                          |  |  |
| VSS, Exposed die attach pad                  |     |       | Ground supply<br><b>CAUTION:</b> The exposed die attach pad must be connected to a solid ground plane as<br>this is the ground connection for the chip.                                                                                                                                                                                                          |  |  |

Copyright © 2009–2018, Texas Instruments Incorporated

Table 4-2 describes the signals for the CC430F513x devices. See Table 4-1 for the CC430F613x and CC430F612x devices.

| TERMINAL                               |     |       | DECODIDEION                                                                                                                                                                                                           |  |  |
|----------------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                   | NO. | 1/01/ | DESCRIPTION                                                                                                                                                                                                           |  |  |
| P2.2/ PM_TA1CCR1A/ CB2/ A2             | 1   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: TA1 CCR1 compare output or capture input<br>Comparator_B input CB2<br>Analog input A2 – 12-bit ADC                |  |  |
| P2.1/ PM_TA1CCR0A/ CB1/ A1             | 2   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: TA1 CCR0 compare output or capture input<br>Comparator_B input CB1<br>Analog input A1 – 12-bit ADC                |  |  |
| P2.0/ PM_CBOUT1/ PM_TA1CLK/<br>CB0/ A0 | 3   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: Comparator_B output<br>Default mapping: TA1 clock input<br>Comparator_B input CB0<br>Analog input A0 – 12-bit ADC |  |  |
| P1.7/ PM_UCA0CLK/<br>PM_UCB0STE        | 4   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_A0 clock input/output<br>Default mapping: USCI_B0 SPI slave transmit enable                                  |  |  |
| P1.6/ PM_UCA0TXD/<br>PM_UCA0SIMO       | 5   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_A0 UART transmit data; USCI_A0 SPI slave in master out                                                       |  |  |
| P1.5/ PM_UCA0RXD/<br>PM_UCA0SOMI       | 6   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_A0 UART receive data<br>Default mapping: USCI_A0 SPI slave out master in                                     |  |  |
| VCORE                                  | 7   |       | Regulated core power supply                                                                                                                                                                                           |  |  |
| DVCC                                   | 8   |       | Digital power supply                                                                                                                                                                                                  |  |  |
| P1.4/ PM_UCB0CLK/<br>PM_UCA0STE        | 9   | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_B0 clock input/output<br>Default mapping: USCI_A0 SPI slave transmit enable                                  |  |  |
| P1.3/ PM_UCB0SIMO/<br>PM_UCB0SDA       | 10  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: USCI_B0 SPI slave in master out Default mapping: USCI_B0 I <sup>2</sup> C data                                       |  |  |
| P1.2/ PM_UCB0SOMI/<br>PM_UCB0SCL       | 11  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: USCI_B0 SPI slave out master in<br>Default mapping: UCSI_B0 I <sup>2</sup> C clock                                |  |  |
| P1.1/ PM_RFGDO2                        | 12  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function Default mapping: Radio GDO2 output                                                                                                    |  |  |
| P1.0/ PM_RFGDO0                        | 13  | I/O   | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: Radio GDO0 output                                                                                                 |  |  |
| P3.7/ PM_SMCLK                         | 14  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: SMCLK output                                                                                                                         |  |  |
| P3.6/ PM_RFGDO1                        | 15  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: Radio GDO1 output                                                                                                                    |  |  |
| P3.5/ PM_TA0CCR4A                      | 16  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR4 compare output or capture input                                                                                             |  |  |
| P3.4/ PM_TA0CCR3A                      | 17  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR3 compare output or capture input                                                                                             |  |  |
| P3.3/ PM_TA0CCR2A                      | 18  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR2 compare output or capture input                                                                                             |  |  |
| P3.2/ PM_TA0CCR1A                      | 19  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR1 compare output or capture input                                                                                             |  |  |
| P3.1/ PM_TA0CCR0A                      | 20  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: TA0 CCR0 compare output or capture input                                                                                             |  |  |
| P3.0/ PM_CBOUT0/ PM_TA0CLK             | 21  | I/O   | General-purpose digital I/O with mappable secondary function<br>Default mapping: Comparator_B output<br>Default mapping: TA0 clock input                                                                              |  |  |

#### Table 4-2. CC430F513x Terminal Functions

(1) I = input, O = output



#### Table 4-2. CC430F513x Terminal Functions (continued)

| TERMINAL                                   |     | VO(1)     | DESCRIPTION                                                                                                                                                                                                                                                                                                                  |  |  |
|--------------------------------------------|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                       | NO. | 1000      | DESCRIPTION                                                                                                                                                                                                                                                                                                                  |  |  |
| DVCC                                       | 22  |           | Digital power supply                                                                                                                                                                                                                                                                                                         |  |  |
| P2.7/ PM_ADC12CLK/<br>PM_DMAE0             | 23  | I/O       | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: ADC12CLK output<br>Default mapping: DMA external trigger input                                                                                                                                                           |  |  |
| P2.6/ PM_ACLK                              | 24  | I/O       | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: ACLK output<br>Input terminal for RF crystal oscillator, or external clock input                                                                                                                                         |  |  |
| RF_XIN                                     | 25  | I         | Input terminal for RF crystal oscillator, or external clock input                                                                                                                                                                                                                                                            |  |  |
| RF_XOUT                                    | 26  | 0         | Output terminal for RF crystal oscillator                                                                                                                                                                                                                                                                                    |  |  |
| AVCC_RF                                    | 27  |           | Radio analog power supply                                                                                                                                                                                                                                                                                                    |  |  |
| AVCC_RF                                    | 28  |           | Radio analog power supply                                                                                                                                                                                                                                                                                                    |  |  |
| RF_P                                       | 29  | RF<br>I/O | Positive RF input to LNA in receive mode<br>Positive RF output from PA in transmit mode                                                                                                                                                                                                                                      |  |  |
| RF_N                                       | 30  | RF<br>I/O | Negative RF input to LNA in receive mode<br>Negative RF output from PA in transmit mode                                                                                                                                                                                                                                      |  |  |
| AVCC_RF                                    | 31  |           | Radio analog power supply                                                                                                                                                                                                                                                                                                    |  |  |
| AVCC_RF                                    | 32  |           | Radio analog power supply                                                                                                                                                                                                                                                                                                    |  |  |
| RBIAS                                      | 33  |           | External bias resistor for radio reference current                                                                                                                                                                                                                                                                           |  |  |
| GUARD                                      | 34  |           | Power supply connection for digital noise isolation                                                                                                                                                                                                                                                                          |  |  |
| PJ.0/ TDO                                  | 35  | I/O       | C General-purpose digital I/O<br>Test data output port                                                                                                                                                                                                                                                                       |  |  |
| PJ.1/ TDI/ TCLK                            | 36  | I/O       | General-purpose digital I/O<br>Test data input or test clock input                                                                                                                                                                                                                                                           |  |  |
| PJ.2/ TMS                                  | 37  | I/O       | General-purpose digital I/O<br>Test mode select                                                                                                                                                                                                                                                                              |  |  |
| PJ.3/ TCK                                  | 38  | I/O       | General-purpose digital I/O<br>Test clock                                                                                                                                                                                                                                                                                    |  |  |
| TEST/ SBWTCK                               | 39  | I         | Test mode pin – select digital I/O on JTAG pins<br>Spy-Bi-Wire input clock                                                                                                                                                                                                                                                   |  |  |
| RST/NMI/ SBWTDIO                           | 40  | I/O       | Reset input active low<br>Nonmaskable interrupt input<br>Spy-Bi-Wire data input/output                                                                                                                                                                                                                                       |  |  |
| DVCC                                       | 41  |           | Digital power supply                                                                                                                                                                                                                                                                                                         |  |  |
| AVSS                                       | 42  |           | Analog ground supply for ADC12                                                                                                                                                                                                                                                                                               |  |  |
| P5.1/ XOUT                                 | 43  | I/O       | General-purpose digital I/O<br>Output terminal of crystal oscillator XT1                                                                                                                                                                                                                                                     |  |  |
| P5.0/ XIN                                  | 44  | I/O       | General-purpose digital I/O<br>Input terminal for crystal oscillator XT1                                                                                                                                                                                                                                                     |  |  |
| AVCC                                       | 45  |           | Analog power supply                                                                                                                                                                                                                                                                                                          |  |  |
| P2.5/ PM_SVMOUT/ CB5/<br>A5/ VREF+/ VeREF+ | 46  | I/O       | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: SVM output<br>Comparator_B input CB5<br>Analog input A5 – 12-bit ADC<br>Output of reference voltage to the ADC<br>Input for an external reference voltage to the ADC                                                     |  |  |
| P2.4/ PM_RTCCLK/ CB4/<br>A4/ VREF-/ VeREF- | 47  | I/O       | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: RTCCLK output<br>Comparator_B input CB4<br>Analog input A4 – 12-bit ADC<br>Negative terminal for the ADC reference voltage for both sources, the internal reference<br>voltage, or an external applied reference voltage |  |  |
| P2.3/ PM_TA1CCR2A/ CB3/ A3                 | 48  | I/O       | General-purpose digital I/O with port interrupt and mappable secondary function<br>Default mapping: TA1 CCR2 compare output or capture input<br>Comparator_B input CB3<br>Analog input A3 – 12-bit ADC                                                                                                                       |  |  |



#### Table 4-2. CC430F513x Terminal Functions (continued)

| TERMINAL                    |     |     | DESCRIPTION                                                                                                                             |  |
|-----------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                        | NO. | 100 | DESCRIPTION                                                                                                                             |  |
| VSS, Exposed die attach pad |     |     | Ground supply<br>The exposed die attach pad must be connected to a solid ground plane as this is<br>the ground connection for the chip. |  |



#### 5 Specifications

All graphs in this section are for typical conditions, unless otherwise noted.

Typical (TYP) values are specified at  $V_{CC} = 3.3$  V and  $T_A = 25^{\circ}C$ , unless otherwise noted.

#### 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                                                     | MIN  | MAX                                      | UNIT |
|-------------------------------------------------------------------------------------|------|------------------------------------------|------|
| Voltage applied at DVCC and AVCC pins to $V_{SS}$                                   | -0.3 | 4.1                                      | V    |
| Voltage applied to any pin (excluding VCORE, RF_P, RF_N, and R_BIAS) <sup>(2)</sup> | -0.3 | V <sub>CC</sub> + 0.3<br>(4.1 V Maximum) | V    |
| Voltage applied to VCORE, RF_P, RF_N, and R_BIAS <sup>(2)</sup>                     | -0.3 | 2.0                                      | V    |
| Input RF level at pins RF_P and RF_N                                                |      | 10                                       | dBm  |
| Diode current at any device terminal                                                |      | ±2                                       | mA   |
| Storage temperature, T <sub>stg</sub> <sup>(3)</sup>                                | -55  | 150                                      | °C   |
| Maximum junction temperature, T <sub>J</sub>                                        |      | 95                                       | °C   |

 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to V<sub>SS</sub>.

(3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

# 5.2 ESD Ratings

|                                        |                         |                                                                                | VALUE | UNIT |
|----------------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic disch | Electrostatia discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | V    |
|                                        | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

#### 5.3 Recommended Operating Conditions

|                 |                                                                                                                                                                                                                                                                           |                                                            | MIN | NOM MAX | UNIT |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----|---------|------|
|                 | Supply voltage range applied at all DVCC and AVCC pins <sup>(1)</sup> during program execution and                                                                                                                                                                        | PMMCOREVx = 0<br>(default after POR)                       | 1.8 | 3.6     |      |
|                 | flash programming with PMM default settings,<br>Radio is not operational with PMMCOREVx = 0<br>or $1^{(2)(3)}$                                                                                                                                                            | PMMCOREVx = 1                                              | 2.0 | 3.6     |      |
|                 | Supply voltage range applied at all DVCC and                                                                                                                                                                                                                              | PMMCOREVx = 2                                              | 2.2 | 3.6     |      |
| V <sub>CC</sub> | AVCC pins <sup>(1)</sup> during program execution, flash<br>programming, and radio operation with PMM<br>default settings <sup>(2)(3)</sup>                                                                                                                               | PMMCOREVx = 3                                              | 2.4 | 3.6     | V    |
|                 | Supply voltage range applied at all DVCC and AVCC pins <sup>(1)</sup> during program execution, flash programming and radio operation with PMMCOREVx = 2, high-side SVS level lowered (SVSHRVL = SVSMHRRL = 1) or high-side SVS disabled (SVSHE = 0) <sup>(2)(3)(4)</sup> | PMMCOREVx = 2,<br>SVSHRVLx = SVSHRRRLx = 1<br>or SVSHE = 0 | 2.0 | 3.6     |      |
| V <sub>SS</sub> | Supply voltage applied at the exposed die attach                                                                                                                                                                                                                          | VSS and AVSS pin                                           |     | 0       | V    |
| T <sub>A</sub>  | Operating free-air temperature                                                                                                                                                                                                                                            |                                                            | -40 | 85      | °C   |

(1) TI recommends powering AVCC and DVCC from the same source. A maximum difference of 0.3 V between AVCC and DVCC can be tolerated during power up and operation.

(2) Modules may have a different supply voltage range specification. See the specification of the respective module in this data sheet.

(3) The minimum supply voltage is defined by the supervisor SVS levels when it is enabled. See the Section 5.21 threshold parameters for the exact values and further details.

(4) Lowering the high-side SVS level or disabling the high-side SVS might cause the LDO to operate out of regulation, but the core voltage will still stay within its limits and is still supervised by the low-side SVS, ensuring reliable operation.

Copyright © 2009–2018, Texas Instruments Incorporated

NSTRUMENTS www.ti.com

EXAS

# JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018

| <b>Recommended Operating</b> | Conditions | (continued) |
|------------------------------|------------|-------------|
|------------------------------|------------|-------------|

|                                           |                                                            |                                      | MIN                                 | NOM                                                                           | MAX | UNIT |
|-------------------------------------------|------------------------------------------------------------|--------------------------------------|-------------------------------------|-------------------------------------------------------------------------------|-----|------|
| TJ                                        | Operating junction temperature                             |                                      | -40                                 |                                                                               | 85  | °C   |
| C <sub>VCORE</sub>                        | Recommended capacitor at VCORE <sup>(5)</sup>              |                                      |                                     | 470                                                                           |     | nF   |
| C <sub>DVCC</sub> /<br>C <sub>VCORE</sub> | Capacitor ratio of capacitor at DVCC to capacitor          | at VCORE                             | 10                                  |                                                                               |     |      |
|                                           |                                                            | PMMCOREVx = 0<br>(default condition) | 0                                   |                                                                               | 8   |      |
| f <sub>SYSTEM</sub>                       | Processor (MCLK) frequency <sup>(6)</sup> (see Figure 5-1) | PMMCOREVx = 1                        | 0                                   |                                                                               | 12  | MHz  |
| 0.012                                     |                                                            | PMMCOREVx = 2                        | 0                                   |                                                                               | 16  |      |
|                                           |                                                            | PMMCOREVx = 3                        | 0                                   |                                                                               | 20  |      |
| P <sub>INT</sub>                          | Internal power dissipation                                 |                                      |                                     | V <sub>CC</sub> × I <sub>DVCC</sub>                                           |     | W    |
| P <sub>IO</sub>                           | D power dissipation of I/O pins powered by DVCC            |                                      | (V <sub>0</sub><br>I <sub>IOH</sub> | <sub>CC</sub> – V <sub>IOH</sub> ) ×<br>+ V <sub>IOL</sub> × I <sub>IOL</sub> |     | W    |
| P <sub>MAX</sub>                          | Maximum allowed power dissipation, $P_{MAX} > P_{IO}$      | + P <sub>INT</sub>                   | (T                                  |                                                                               |     | W    |

(5) A capacitor tolerance of  $\pm 20\%$  or better is required.

(6) Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.



NOTE: The numbers within the fields are the supported PMMCOREVx settings.

Figure 5-1. Maximum System Frequency

# 5.4 Active Mode Supply Current Into V<sub>cc</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted)<sup>(1)</sup> <sup>(2)</sup> <sup>(3)</sup>

|                                     |                     |                 |           |      |      | FF   |      | ICY (f <sub>DCC</sub> | = f <sub>MCL</sub> | LK = f <sub>SMCLK</sub> ) |      |         |      |      |      |
|-------------------------------------|---------------------|-----------------|-----------|------|------|------|------|-----------------------|--------------------|---------------------------|------|---------|------|------|------|
| PARAMETER                           | EXECUTION<br>MEMORY | V <sub>cc</sub> | PMMCOREVx | 1 M  | Hz   | 8 M  | Hz   | 12 N                  | /Hz                | 16 N                      | //Hz | 20 N    | 1Hz  | UNIT |      |
|                                     |                     |                 |           | TYP  | MAX  | TYP  | MAX  | TYP                   | MAX                | TYP                       | MAX  | TYP MAX |      |      |      |
|                                     |                     |                 | 0         | 0.23 | 0.26 | 1.35 | 1.60 |                       |                    |                           |      |         |      |      |      |
| (4)                                 | Floop               | 2.1/            | 1         | 0.25 | 0.28 | 1.55 |      | 2.30                  | 2.65               |                           |      |         |      |      |      |
| AM, Flash                           | T IdSIT             | FIASI           | 3 V       | 2    | 0.27 | 0.30 | 1.75 |                       | 2.60               |                           | 3.45 | 3.90    |      |      | mA   |
|                                     |                     |                 |           |      | 3    | 0.28 | 0.32 | 1.85                  |                    | 2.75                      |      | 3.65    |      | 4.55 | 5.10 |
|                                     |                     |                 | 0         | 0.18 | 0.20 | 0.95 | 1.10 |                       |                    |                           |      |         |      |      |      |
| . (5)                               | DAM                 | 2.1/            | 1         | 0.20 | 0.22 | 1.10 |      | 1.60                  | 1.85               |                           |      |         |      |      |      |
| I <sub>AM, RAM</sub> <sup>(3)</sup> | RAM                 | 3 V             | 2         | 0.21 | 0.24 | 1.20 |      | 1.80                  |                    | 2.40                      | 2.70 |         |      | mA   |      |
|                                     |                     |                 | 3         | 0.22 | 0.25 | 1.30 |      | 1.90                  |                    | 2.50                      |      | 3.10    | 3.60 |      |      |

(1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

(2) The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.

(3) Characterized with program executing typical data processing.  $f_{ACLK} = 32786 \text{ Hz}, f_{DCO} = f_{MCLK} = f_{SMCLK} \text{ at specified frequency}.$ XTS = CPUOFF = SCG0 = SCG1 = OSCOFF = SMCLKOFF = 0.

(4) Active mode supply current when program executes in flash at a nominal supply voltage of 3 V.

(5) Active mode supply current when program executes in RAM at a nominal supply voltage of 3 V.

#### 5.5 Typical Characteristics – Active Mode Supply Currents



Figure 5-2. Active Mode Supply Current vs MCLK Frequency

#### Low-Power Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current 5.6

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1) (2)</sup>

|                         |                                                  |                          |           |      |     | TE  | EMPERA | TURE (T <sub>A</sub> ) |     |     |     |      |
|-------------------------|--------------------------------------------------|--------------------------|-----------|------|-----|-----|--------|------------------------|-----|-----|-----|------|
|                         | PARAMETER                                        | V <sub>cc</sub>          | PMMCOREVx | -40° | °C  | 25° | С      | 60°                    | с   | 85° | С   | UNIT |
|                         |                                                  |                          |           | TYP  | MAX | TYP | MAX    | TYP                    | MAX | ТҮР | MAX |      |
|                         | Low nower mode $O^{(3)}(4)$                      | 2.2 V                    | 0         | 80   | 100 | 80  | 100    | 80                     | 100 | 80  | 100 |      |
| LPM0,1MHz               | Low-power mode 0 (% ( )                          | 3 V                      | 3         | 90   | 110 | 90  | 110    | 90                     | 110 | 90  | 110 | μΑ   |
|                         | L                                                | 2.2 V                    | 0         | 6.5  | 11  | 6.5 | 11     | 6.5                    | 11  | 6.5 | 11  |      |
| ILPM2                   | Low-power mode 2 <sup>(3) (4)</sup>              | 3 V                      | 3         | 7.5  | 12  | 7.5 | 12     | 7.5                    | 12  | 7.5 | 12  | μΑ   |
|                         |                                                  |                          | 0         | 1.8  |     | 2.0 | 2.6    | 3.0                    | 4.0 | 4.4 | 5.9 |      |
| I <sub>LPM3,XT1LF</sub> | Low-power mode 3, crystal mode $^{(6)}$ $^{(4)}$ | 2.1/                     | 1         | 1.9  |     | 2.1 |        | 3.2                    |     | 4.8 |     |      |
|                         |                                                  | 3 V                      | 2         | 2.0  |     | 2.2 |        | 3.4                    |     | 5.1 |     | μΑ   |
|                         |                                                  |                          |           | 3    | 2.0 |     | 2.2    | 2.9                    | 3.5 | 4.8 | 5.3 | 7.4  |
|                         |                                                  |                          | 0         | 0.9  |     | 1.1 | 2.3    | 2.1                    | 3.7 | 3.5 | 5.6 |      |
|                         | Low-power mode 3,                                | 2.14                     | 1         | 1.0  |     | 1.2 |        | 2.3                    |     | 3.9 |     |      |
| ILPM3,VLO               | VLO mode <sup>(7) (4)</sup>                      | 3 V                      | 2         | 1.1  |     | 1.3 |        | 2.5                    |     | 4.2 |     | μΑ   |
|                         |                                                  |                          | 3         | 1.1  |     | 1.3 | 2.6    | 2.6                    | 4.5 | 4.4 | 7.1 |      |
|                         |                                                  |                          | 0         | 0.8  |     | 1.0 | 2.2    | 2.0                    | 3.6 | 3.4 | 5.5 |      |
|                         | 4(8) (4)                                         | 2.14                     | 1         | 0.9  |     | 1.1 |        | 2.2                    |     | 3.8 |     |      |
| ILPM4                   | Low-power mode 4 <sup>(e)</sup> ( <sup>1)</sup>  | 4 <sup>(8) (4)</sup> 3 V | 2         | 1.0  |     | 1.2 |        | 2.4                    |     | 4.1 |     | μA   |
|                         |                                                  |                          | 3         | 1.0  |     | 1.2 | 2.5    | 2.5                    | 4.4 | 4.3 | 7.0 |      |

(1) All inputs are tied to 0 V or to  $V_{CC}.$  Outputs do not source or sink any current.

The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load (2) capacitance are chosen to closely match the required 12.5 pF.

Current for watchdog timer clocked by SMCLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). (3)

 $CPUOFF = 1, SCG0 = 0, SCG1 = 0, OSCOFF = 0 (LPM0), f_{ACLK} = 32768 \text{ Hz}, f_{MCLK} = 0 \text{ MHz}, f_{SMCLK} = f_{DCO} = 1 \text{ MHz}$ Current for brownout, high-side supervisor (SVS<sub>H</sub>) normal mode included. Low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>) (4)disabled. High-side monitor (SVM<sub>H</sub>) disabled. RAM retention enabled.

(5) Current for watchdog timer and RTC clocked by ACLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 0, SCG1 = 1, OSCOFF = 0 (LPM2), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DC0</sub> = 0 MHz, DCO setting = 1 MHz operation, DCO bias generator enabled.

Current for watchdog timer and RTC clocked by ACLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). (6)  $CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3), f_{ACLK} = 32768 \text{ Hz}, f_{MCLK} = f_{SMCLK} = f_{DCO} = 0 \text{ MHz}$ 

Current for watchdog timer and RTC clocked by ACLK included. ACLK = VLO. (7)

 $\begin{array}{l} \mathsf{CPUOFF}=1, \ \mathsf{SCG0}=1, \ \mathsf{SCG1}=1, \ \mathsf{OSCOFF}=0 \ (\mathsf{LPM3}), \ \mathsf{f}_{\mathsf{ACLK}}=\mathsf{f}_{\mathsf{VLO}}, \ \mathsf{f}_{\mathsf{MCLK}}=\mathsf{f}_{\mathsf{SMCLK}}=\mathsf{f}_{\mathsf{DCO}}=0 \ \mathsf{MHz} \\ \mathsf{CPUOFF}=1, \ \mathsf{SCG0}=1, \ \mathsf{SCG1}=1, \ \mathsf{OSCOFF}=1 \ (\mathsf{LPM4}), \ \mathsf{f}_{\mathsf{DCO}}=\mathsf{f}_{\mathsf{ACLK}}= \ \ \mathsf{f}_{\mathsf{MCLK}}=\mathsf{f}_{\mathsf{SMCLK}}=0 \ \mathsf{MHz} \\ \end{array}$ (8)



# 5.7 Typical Characteristics – Low-Power Mode Supply Currents



# 5.8 Low-Power Mode With LCD Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> <sup>(2)</sup>

|                   |                                                                                                     |                             |                             |     |     | TE  | MPERA <sup>-</sup> | TURE (T | ۵)  |     |     |      |     |
|-------------------|-----------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-----|-----|-----|--------------------|---------|-----|-----|-----|------|-----|
|                   | PARAMETER                                                                                           | V <sub>cc</sub>             | PMMCOREVx                   | -40 | °C  | 25° | С                  | 60°     | С   | 85° | С   | UNIT |     |
|                   |                                                                                                     |                             |                             | TYP | MAX | TYP | MAX                | TYP     | MAX | TYP | MAX |      |     |
|                   | Low power mode 2                                                                                    |                             | 0                           | 2.2 |     | 2.4 |                    | 3.5     |     | 4.9 |     |      |     |
| I <sub>LPM3</sub> | (LPM3) current, LCD 4-                                                                              | 2.14                        | 1                           | 2.3 |     | 2.5 |                    | 3.7     |     | 5.3 |     |      |     |
| ext. bias         | mux mode, external                                                                                  | 3 V                         | 2                           | 2.4 |     | 2.6 |                    | 3.9     |     | 5.6 |     | μA   |     |
|                   | blasing                                                                                             |                             | 3                           | 2.4 |     | 2.6 |                    | 4.0     |     | 5.8 |     |      |     |
|                   | Low-power mode 3                                                                                    |                             | 0                           | 3.1 |     | 3.3 | 4.0                | 4.3     |     | 5.8 | 7.4 |      |     |
| I <sub>LPM3</sub> | (LPM3) current, LCD 4-<br>mux mode, internal<br>biasing, charge pump<br>disabled <sup>(3) (5)</sup> | 2.14                        | 1                           | 3.2 |     | 3.4 |                    | 4.5     |     | 6.2 |     |      |     |
| int. bias         |                                                                                                     | biasing, charge pump        | 3 V                         | 2   | 3.3 |     | 3.5                |         | 4.7 |     | 6.5 |      | μΑ  |
|                   |                                                                                                     | disabled <sup>(3) (5)</sup> | disabled <sup>(3) (5)</sup> |     | 3   | 3.3 |                    | 3.5     | 4.3 | 4.8 |     | 6.7  | 8.9 |
|                   |                                                                                                     |                             | 0                           |     |     | 4.0 |                    |         |     |     |     |      |     |
|                   |                                                                                                     | 2.2 V                       | 1                           |     |     | 4.1 |                    |         |     |     |     |      |     |
|                   | Low-power mode 3<br>(LPM3) current LCD 4-                                                           |                             | 2                           |     |     | 4.2 |                    |         |     |     |     |      |     |
| I <sub>LPM3</sub> | mux mode, internal                                                                                  |                             | 0                           |     |     | 4.2 |                    |         |     |     |     | μA   |     |
| LCD,CP            | biasing, charge pump                                                                                | 2.14                        | 1                           |     |     | 4.3 |                    |         |     |     |     |      |     |
|                   | enabled <sup>(3)</sup> <sup>(6)</sup>                                                               | зv                          | 2                           |     |     | 4.5 |                    |         |     |     |     |      |     |
|                   |                                                                                                     |                             | 3                           |     |     | 4.5 |                    |         |     |     |     |      |     |

(1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

(2) The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.

(3) Current for watchdog timer and RTC clocked by ACLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = f<sub>DC0</sub> = 0 MHz Current for brownout, high-side supervisor (SVS<sub>H</sub>) normal mode included. Low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>) disabled. High-side monitor (SVM<sub>H</sub>) disabled. RAM retention enabled.

(4) LCDMx = 11 (4-mux mode), LCDREXT = 1, LCDEXTBIAS = 1 (external biasing), LCD2B = 0 (1/3 bias), LCDCPEN = 0 (charge pump disabled), LCDSSEL = 0, LCDPREx = 101, LCDDIVx = 00011 (f<sub>LCD</sub> = 32768 Hz / 32 / 4 = 256 Hz) Current through external resistors not included (voltage levels are supplied by test equipment). Even segments S0, S2,... = 0, odd segments S1, S3,... = 1. No LCD panel load.

(5) LCDMx = 11 (4-mux mode), LCDREXT = 0, LCDEXTBIAS = 0 (internal biasing), LCD2B = 0 (1/3 bias), LCDCPEN = 0 (charge pump disabled), LCDSSEL = 0, LCDPREx = 101, LCDDIVx = 00011 (f<sub>LCD</sub> = 32768 Hz / 32 / 4 = 256 Hz)

Even segments S0, S2,... = 0, odd segments S1, S3,... = 1. No LCD panel load.
(6) LCDMx = 11 (4-mux mode), LCDREXT = 0, LCDEXTBIAS = 0 (internal biasing), LCD2B = 0 (1/3 bias), LCDCPEN = 1 (charge pump enabled), VLCDx = 1000 (V<sub>LCD</sub> = 3 V, typical), LCDSSEL = 0, LCDPREx = 101, LCDDIVx = 00011 (f<sub>LCD</sub> = 32768 Hz / 32 / 4 = 256 Hz) Even segments S0, S2,... = 0, odd segments S1, S3,... = 1. No LCD panel load.

#### 5.9 Thermal Resistance Characteristics, CC430F51xx

|     |                                                   |              | PACKAGE      | VALUE  |
|-----|---------------------------------------------------|--------------|--------------|--------|
| 0   | lunction to ambient thermal registered, still air | Low-K board  |              | 98°C/W |
| θJA | Sunction-to-ambient thermal resistance, still all | High-K board | 46 QFN (RGZ) | 28°C/W |

#### 5.10 Thermal Resistance Characteristics, CC430F61xx

|                                                                 |                                                   |             | PACKAGE | VALUE  |
|-----------------------------------------------------------------|---------------------------------------------------|-------------|---------|--------|
| $\theta_{JA}$ Junction-to-ambient thermal resistance, still air | lunction to ambient thermal registered, still air | Low-K board |         | 83°C/W |
|                                                                 | High-K board                                      |             | 26°C/W  |        |



## 5.11 Digital Inputs

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | 5 11 5 5                                                                                         |                                                                                                                  |                 |      | ,   |      |      |
|------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------|
|                        | PARAMETER                                                                                        | TEST CONDITIONS                                                                                                  | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|                        | Desitive asian issue threads ald values                                                          |                                                                                                                  | 1.8 V           | 0.80 |     | 1.40 |      |
| V <sub>IT+</sub>       | Positive-going input threshold voltage                                                           |                                                                                                                  | 3 V             | 1.50 |     | 2.10 | v    |
| ¥.                     |                                                                                                  |                                                                                                                  | 1.8 V           | 0.45 |     | 1.00 |      |
| V <sub>IT</sub>        | Negative-going input threshold voltage                                                           |                                                                                                                  | 3 V             | 0.75 |     | 1.65 | V    |
| ¥.                     |                                                                                                  |                                                                                                                  | 1.8 V           | 0.3  |     | 0.8  |      |
| V <sub>hys</sub>       | Input voltage hysteresis ( $v_{IT+} - v_{IT-}$ )                                                 |                                                                                                                  | 3 V             | 0.4  |     | 1.0  | v    |
| R <sub>Pull</sub>      | Pullup or pulldown resistor                                                                      | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$                                                 |                 | 20   | 35  | 50   | kΩ   |
| CI                     | Input capacitance                                                                                | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                             |                 |      | 5   |      | pF   |
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current                                                                   | See (1) (2)                                                                                                      | 1.8 V, 3 V      |      |     | ±50  | nA   |
| t <sub>(int)</sub>     | External interrupt timing (external trigger pulse duration to set interrupt flag) <sup>(3)</sup> | Ports with interrupt capability [see<br>block diagram (1.4) and terminal<br>function descriptions (Section 4.2)] | 1.8 V, 3 V      | 20   |     |      | ns   |

(1)

The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pins, unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is (2) disabled.

An external signal sets the interrupt flag every time the minimum interrupt pulse duration t(int) is met. It may be set by trigger signals (3) shorter than t<sub>(int)</sub>.

### 5.12 Digital Outputs

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                             | TEST CONDITIONS                                          | V <sub>cc</sub>                         | MIN                    | MAX                    | UNIT    |  |
|-----------------------|---------------------------------------|----------------------------------------------------------|-----------------------------------------|------------------------|------------------------|---------|--|
|                       |                                       | $I_{(OHmax)} = -1 \text{ mA}, \text{PxDS.y} = 0^{(2)}$   | 1.01/                                   | V <sub>CC</sub> – 0.25 | V <sub>CC</sub>        |         |  |
|                       | High-level output voltage,            | $I_{(OHmax)} = -3 \text{ mA}, \text{PxDS.y} = 0^{(3)}$   | — 1.8 V                                 | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        | N       |  |
| VOH                   | reduced drive strength <sup>(1)</sup> | $I_{(OHmax)} = -2 \text{ mA}, \text{ PxDS.y} = 0^{(2)}$  | 2.1/                                    | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | V       |  |
|                       |                                       | $I_{(OHmax)} = -6 \text{ mA}, \text{ PxDS.y} = 0^{(3)}$  | 3 V                                     | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        |         |  |
|                       |                                       | $I_{(OLmax)} = 1 \text{ mA}, \text{ PxDS.y} = 0^{(2)}$   | 1.0.\/                                  | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |         |  |
| V                     | Low-level output voltage,             | $I_{(OLmax)} = 3 \text{ mA}, \text{ PxDS.y} = 0^{(3)}$   | 1.8 V                                   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | V       |  |
| VOL                   | reduced drive strength <sup>(1)</sup> | $I_{(OLmax)} = 2 \text{ mA}, \text{ PxDS.y} = 0^{(2)}$   | 2.1/                                    | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | v       |  |
|                       |                                       | $I_{(OLmax)} = 6 \text{ mA}, \text{ PxDS.y} = 0^{(3)}$   | 3 V                                     | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |         |  |
|                       |                                       | $I_{(OHmax)} = -3 \text{ mA}, \text{ PxDS.y} = 1^{(2)}$  | 1.0.\/                                  | V <sub>CC</sub> – 0.25 | V <sub>CC</sub>        |         |  |
| V                     | High-level output voltage,            | $I_{(OHmax)} = -10 \text{ mA}, \text{ PxDS.y} = 1^{(3)}$ | 1.8 V                                   | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        | v       |  |
| ∨он                   | full drive strength                   | $I_{(OHmax)} = -5 \text{ mA}, \text{ PxDS.y} = 1^{(2)}$  | 2.1/                                    | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | v       |  |
|                       |                                       | $I_{(OHmax)} = -15 \text{ mA}, \text{ PxDS.y} = 1^{(3)}$ | 3 V                                     | $V_{CC} - 0.60$        | V <sub>CC</sub>        |         |  |
|                       |                                       | $I_{(OLmax)} = 3 \text{ mA}, \text{ PxDS.y} = 1^{(2)}$   | 1.0.\/                                  | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |         |  |
| V                     | Low-level output voltage,             | $I_{(OLmax)} = 10 \text{ mA}, \text{PxDS.y} = 1^{(3)}$   | 1.0 V                                   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |         |  |
| VOL                   | full drive strength                   | $I_{(OLmax)} = 5 \text{ mA}, \text{ PxDS.y} = 1^{(2)}$   | 2.1/                                    | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | v       |  |
|                       |                                       | $I_{(OLmax)} = 15 \text{ mA}, PxDS.y = 1^{(3)}$          | 3 V                                     | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |         |  |
| f                     | Port output frequency                 | $C = 20 \text{ pc} \text{ B} \frac{(4)}{(5)}$            | $V_{CC} = 1.8 V,$<br>PMMCOREVx = 0      |                        | 16                     | MLI-    |  |
| IPx.y                 | (with load)                           | $G_{L} = 20  \text{pr},  \text{K}_{L} < 7.67$            | V <sub>CC</sub> = 3 V,<br>PMMCOREVx = 2 |                        | 25                     | IVIFIZ  |  |
| 4                     |                                       | Q 20 = ⊑ <sup>(5)</sup>                                  | $V_{CC} = 1.8 V,$<br>PMMCOREVx = 0      |                        | 16                     | N 41 1- |  |
| <sup>I</sup> Port_CLK | Clock output frequency                | $G_L = 20 \text{ pr}^{(v)}$                              | $V_{CC} = 3 V,$<br>PMMCOREVx = 2        |                        | 25                     | IVIHZ   |  |

(1) Selecting reduced drive strength may reduce EMI.

(2) The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

(3) The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.

(4) A resistive divider with 2 x R1 between  $V_{CC}$  and  $V_{SS}$  is used as load. The output is connected to the center tap of the divider. For full drive strength, R1 = 550  $\Omega$ . For reduced drive strength, R1 = 1.6 k $\Omega$ . C<sub>L</sub> = 20 pF is connected to the output to V<sub>SS</sub>.

(5) The output voltage reaches at least 10% and 90%  $V_{CC}$  at the specified toggle frequency.

# 5.13 Typical Characteristics – Outputs, Reduced Drive Strength (PxDS.y = 0)



#### 5.14 Typical Characteristics – Outputs, Full Drive Strength (PxDS.y = 1)





# 5.15 Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                                                        | TEST CONDITIONS                                                                                                                          | V <sub>cc</sub> | MIN TYP   | MAX   | UNIT       |
|-----------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-------|------------|
|                             |                                                                                                  | $f_{OSC}$ = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 1,<br>T <sub>A</sub> = 25°C                                                 |                 | 0.075     |       |            |
| $\Delta I_{\text{DVCC.LF}}$ | Differential XT1 oscillator crystal<br>current consumption from lowest<br>drive setting, LF mode | $f_{OSC} = 32768$ Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 2,<br>$T_A = 25^{\circ}C$                                                   | 3 V             | 0.170     |       | μΑ         |
|                             |                                                                                                  | $f_{OSC}$ = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 3,<br>$T_A$ = 25°C                                                          | -               | 0.290     |       |            |
| f <sub>XT1,LF0</sub>        | XT1 oscillator crystal frequency,<br>LF mode                                                     | XTS = 0, XT1BYPASS = 0                                                                                                                   |                 | 32768     |       | Hz         |
| f <sub>XT1,LF,SW</sub>      | XT1 oscillator logic-level square-<br>wave input frequency, LF mode                              | XTS = 0, XT1BYPASS = 1 <sup>(2) (3)</sup>                                                                                                |                 | 10 32.768 | 50    | kHz        |
|                             | Oscillation allowance for                                                                        | XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 0,<br>f <sub>XT1,LF</sub> = 32768 Hz, C <sub>L,eff</sub> = 6 pF                                   |                 | 210       |       | 1-0        |
| UA <sub>LF</sub>            | LF crystals <sup>(4)</sup>                                                                       | $\begin{array}{l} XTS = 0, \\ XT1BYPASS = 0, XT1DRIVEx = 1, \\ f_{XT1,LF} = 32768 \ \text{Hz}, \ C_{L,eff} = 12 \ \text{pF} \end{array}$ |                 | 300       |       | K12        |
|                             |                                                                                                  | $XTS = 0, XCAPx = 0^{(6)}$                                                                                                               |                 | 2         |       |            |
| <b>C</b>                    | Integrated effective load                                                                        | XTS = 0, XCAPx = 1                                                                                                                       |                 | 5.5       |       | ъĘ         |
| ℃L,eff                      | capacitance, LF mode <sup>(5)</sup>                                                              | XTS = 0, XCAPx = 2                                                                                                                       |                 | 8.5       |       | pr         |
|                             |                                                                                                  | XTS = 0, XCAPx = 3                                                                                                                       |                 | 12.0      |       |            |
|                             | Duty cycle, LF mode                                                                              | XTS = 0, Measured at ACLK,<br>$f_{XT1,LF} = 32768 \text{ Hz}$                                                                            |                 | 30%       | 70%   |            |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency,<br>LF mode <sup>(7)</sup>                                            | $XTS = 0^{(8)}$                                                                                                                          |                 | 10        | 10000 | Hz         |
|                             | Start up time   E mode                                                                           |                                                                                                                                          | 2.1/            | 1000      |       | <b>2</b> 0 |
| 'START,LF                   | Start-up time, LF mode                                                                           | $f_{OSC} = 32768$ Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 3,<br>$T_A = 25^{\circ}$ C, $C_{L,eff} = 12 \text{ pF}$                     | υ               | 500       |       | 1115       |

(1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.

- Keep the trace between the device and the crystal as short as possible.
- Design a good ground plane around the oscillator pins.
- Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
- Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
- Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
- If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) When XT1BYPASS is set, XT1 circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this datasheet.
- (3) Maximum frequency of operation of the entire device cannot be exceeded.
- (4) Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the XT1DRIVEx settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

  - For XT1DRIVEx = 0,  $C_{L,eff} \le 6 \text{ pF}$ For XT1DRIVEx = 1,  $6 \text{ pF} \le C_{L,eff} \le 9 \text{ pF}$
  - For XT1DRIVEx = 2, 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  10 pF For XT1DRIVEx = 3, C<sub>L,eff</sub>  $\geq$  6 pF
- (5) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. (7)
- Frequencies between the MIN and MAX specifications might set the flag.
- Measured with logic-level input frequency but also applies to operation with crystals. (8)

# 5.16 Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                          | TEST CONDITIONS                 | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|---------------------------------|-----------------|-----|-----|-----|------|
| f <sub>VLO</sub>   | VLO frequency                      | Measured at ACLK                | 1.8 V to 3.6 V  | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_T$     | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 4   |     | %/V  |
|                    | Duty cycle                         | Measured at ACLK                | 1.8 V to 3.6 V  | 40% | 50% | 60% |      |

(1) Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) - MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C - (-40^{\circ}C))$ 

(2) Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)

# 5.17 Internal Reference, Low-Frequency Oscillator (REFO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                          | PARAMETER                           | TEST CONDITIONS                 | V <sub>cc</sub> | MIN | TYP   | MAX   | UNIT |
|------------------------------------------|-------------------------------------|---------------------------------|-----------------|-----|-------|-------|------|
| I <sub>REFO</sub>                        | REFO oscillator current consumption | $T_A = 25^{\circ}C$             | 1.8 V to 3.6 V  |     | 3     |       | μA   |
| f <sub>REFO</sub>                        | REFO frequency calibrated           | Measured at ACLK                | 1.8 V to 3.6 V  |     | 32768 |       | Hz   |
|                                          | DEEO abaaluta talaranga palibratad  | Full temperature range          | 1.8 V to 3.6 V  |     |       | ±3.5% |      |
|                                          | REFO absolute tolerance calibrated  | $T_A = 25^{\circ}C$             | 3 V             |     |       | ±1.5% |      |
| $df_{REFO}/d_{T}$                        | REFO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.01  |       | %/°C |
| df <sub>REFO</sub> /dV <sub>C</sub><br>c | REFO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 1.0   |       | %/V  |
|                                          | Duty cycle                          | Measured at ACLK                | 1.8 V to 3.6 V  | 40% | 50%   | 60%   |      |
| t <sub>START</sub>                       | REFO start-up time                  | 40%/60% duty cycle              | 1.8 V to 3.6 V  |     | 25    |       | μs   |

(1) Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C))

(2) Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)

#### 5.18 DCO Frequency

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                               | TEST CONDITIONS                                          | MIN  | TYP MAX | UNIT  |
|------------------------|---------------------------------------------------------|----------------------------------------------------------|------|---------|-------|
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0) <sup>(1)</sup>                     | DCORSELx = 0, $DCOx = 0$ , $MODx = 0$                    | 0.07 | 0.20    | MHz   |
| f <sub>DCO(0,31)</sub> | DCO frequency (0, 31) <sup>(1)</sup>                    | DCORSELx = 0, $DCOx = 31$ , $MODx = 0$                   | 0.70 | 1.70    | MHz   |
| f <sub>DCO(1,0)</sub>  | DCO frequency (1, 0) <sup>(1)</sup>                     | DCORSELx = 1, $DCOx = 0$ , $MODx = 0$                    | 0.15 | 0.36    | MHz   |
| f <sub>DCO(1,31)</sub> | DCO frequency (1, 31) <sup>(1)</sup>                    | DCORSELx = 1, DCOx = 31, MODx = 0                        | 1.47 | 3.45    | MHz   |
| f <sub>DCO(2,0)</sub>  | DCO frequency $(2, 0)^{(1)}$                            | DCORSELx = 2, $DCOx = 0$ , $MODx = 0$                    | 0.32 | 0.75    | MHz   |
| f <sub>DCO(2,31)</sub> | DCO frequency (2, 31) <sup>(1)</sup>                    | DCORSELx = 2, $DCOx = 31$ , $MODx = 0$                   | 3.17 | 7.38    | MHz   |
| f <sub>DCO(3,0)</sub>  | DCO frequency (3, 0) <sup>(1)</sup>                     | DCORSELx = 3, $DCOx = 0$ , $MODx = 0$                    | 0.64 | 1.51    | MHz   |
| f <sub>DCO(3,31)</sub> | DCO frequency (3, 31) <sup>(1)</sup>                    | DCORSELx = 3, $DCOx = 31$ , $MODx = 0$                   | 6.07 | 14.0    | MHz   |
| f <sub>DCO(4,0)</sub>  | DCO frequency (4, 0) <sup>(1)</sup>                     | DCORSELx = 4, $DCOx = 0$ , $MODx = 0$                    | 1.3  | 3.2     | MHz   |
| f <sub>DCO(4,31)</sub> | DCO frequency (4, 31) <sup>(1)</sup>                    | DCORSELx = 4, $DCOx = 31$ , $MODx = 0$                   | 12.3 | 28.2    | MHz   |
| f <sub>DCO(5,0)</sub>  | DCO frequency (5, 0) <sup>(1)</sup>                     | DCORSELx = 5, $DCOx = 0$ , $MODx = 0$                    | 2.5  | 6.0     | MHz   |
| f <sub>DCO(5,31)</sub> | DCO frequency (5, 31) <sup>(1)</sup>                    | DCORSELx = 5, $DCOx = 31$ , $MODx = 0$                   | 23.7 | 54.1    | MHz   |
| f <sub>DCO(6,0)</sub>  | DCO frequency $(6, 0)^{(1)}$                            | DCORSELx = 6, $DCOx = 0$ , $MODx = 0$                    | 4.6  | 10.7    | MHz   |
| f <sub>DCO(6,31)</sub> | DCO frequency (6, 31) <sup>(1)</sup>                    | DCORSELx = 6, $DCOx = 31$ , $MODx = 0$                   | 39.0 | 88.0    | MHz   |
| f <sub>DCO(7,0)</sub>  | DCO frequency (7, 0) <sup>(1)</sup>                     | DCORSELx = 7, $DCOx = 0$ , $MODx = 0$                    | 8.5  | 19.6    | MHz   |
| f <sub>DCO(7,31)</sub> | DCO frequency (7, 31) <sup>(1)</sup>                    | DCORSELx = 7, $DCOx = 31$ , $MODx = 0$                   | 60   | 135     | MHz   |
| S <sub>DCORSEL</sub>   | Frequency step between range<br>DCORSEL and DCORSEL + 1 | $S_{RSEL} = f_{DCO(DCORSEL+1,DCO)}/f_{DCO(DCORSEL,DCO)}$ | 1.2  | 2.3     | ratio |

(1) When selecting the proper DCO frequency range (DCORSELx), the target DCO frequency,  $f_{DCO}$ , should be set to reside within the range of  $f_{DCO(n, 0),MAX} \le f_{DCO} \le f_{DCO(n, 31),MIN}$ , where  $f_{DCO(n, 0),MAX}$  represents the maximum frequency specified for the DCO frequency, range n, tap 0 (DCOx = 0) and  $f_{DCO(n, 31),MIN}$  represents the minimum frequency specified for the DCO frequency, range n, tap 31 (DCOx = 31). This ensures that the target DCO frequency resides within the range selected. It should also be noted that if the actual  $f_{DCO}$  frequency for the selected range causes the FLL or the application to select tap 0 or 31, the DCO fault flag is set to report that the selected range is at its minimum or maximum tap setting.

# DCO Frequency (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                  | TEST CONDITIONS                                           | MIN  | TYP | MAX  | UNIT  |
|-----------------------|--------------------------------------------|-----------------------------------------------------------|------|-----|------|-------|
| S <sub>DCO</sub>      | Frequency step between tap DCO and DCO + 1 | $S_{DCO} = f_{DCO(DCORSEL, DCO+1)}/f_{DCO(DCORSEL, DCO)}$ | 1.02 |     | 1.12 | ratio |
|                       | Duty cycle                                 | Measured at SMCLK                                         | 40%  | 50% | 60%  |       |
| df <sub>DCO</sub> /dT | DCO frequency temperature drift            | f <sub>DCO</sub> = 1 MHz                                  |      | 0.1 |      | %/°C  |
| $df_{DCO}/dV_{CC}$    | DCO frequency voltage drift                | f <sub>DCO</sub> = 1 MHz                                  |      | 1.9 |      | %/V   |



Figure 5-13. Typical DCO Frequency

#### 5.19 PMM, Brownout Reset (BOR)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                                           | TEST CONDITIONS            | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|-------------------------------------------------------------------------------------|----------------------------|------|------|------|------|
| V <sub>(DVCC_BOR_IT-)</sub> | BOR <sub>H</sub> on voltage, DV <sub>CC</sub> falling level                         | $  dDV_{CC}/d_t   < 3 V/s$ |      |      | 1.45 | V    |
| V <sub>(DVCC_BOR_IT+)</sub> | BOR <sub>H</sub> off voltage, DV <sub>CC</sub> rising level                         | $  dDV_{CC}/d_t   < 3 V/s$ | 0.80 | 1.30 | 1.50 | V    |
| V <sub>(DVCC_BOR_hys)</sub> | BOR <sub>H</sub> hysteresis                                                         |                            | 50   |      | 250  | mV   |
| t <sub>RESET</sub>          | Pulse duration required at $\overline{\text{RST}}/\text{NMI}$ pin to accept a reset |                            | 2    |      |      | μs   |

#### 5.20 PMM, Core Voltage

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                          | PARAMETER                                    | TEST CONDITIONS                                               | MIN TYP MAX | UNIT |
|--------------------------|----------------------------------------------|---------------------------------------------------------------|-------------|------|
| V <sub>CORE3</sub> (AM)  | Core voltage, active mode, PMMCOREV = 3      | $2.4 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$   | 1.90        | V    |
| V <sub>CORE2</sub> (AM)  | Core voltage, active mode, PMMCOREV = 2      | $2.2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.80        | V    |
| V <sub>CORE1</sub> (AM)  | Core voltage, active mode, PMMCOREV = 1      | $2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$   | 1.60        | V    |
| V <sub>CORE0</sub> (AM)  | Core voltage, active mode, PMMCOREV = 0      | $1.8 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$   | 1.40        | V    |
| V <sub>CORE3</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 3 | $2.4 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$   | 1.94        | V    |
| V <sub>CORE2</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 2 | $2.2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.84        | V    |
| V <sub>CORE1</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 1 | $2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$   | 1.64        | V    |
| V <sub>CORE0</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 0 | $1.8 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$   | 1.44        | V    |

### 5.21 PMM, SVS High Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                | TEST CONDITIONS                                                                                                      | MIN  | TYP  | MAX  | UNIT |
|-------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                         |                                          | $SVSHE = 0, DV_{CC} = 3.6 V$                                                                                         |      | 0    |      | 2    |
| I <sub>(SVSH)</sub>     | SVS current consumption                  | SVSHE = 1, $DV_{CC}$ = 3.6 V, SVSHFP = 0                                                                             |      | 200  |      | ΠA   |
|                         |                                          | SVSHE = 1, $DV_{CC}$ = 3.6 V, SVSHFP = 1                                                                             |      | 1.5  |      | μA   |
|                         |                                          | SVSHE = 1, SVSHRVL = 0                                                                                               | 1.53 | 1.60 | 1.67 |      |
| V <sub>(SVSH_IT-)</sub> | SVS on voltage lovel <sup>(1)</sup>      | SVSHE = 1, SVSHRVL = 1                                                                                               | 1.73 | 1.80 | 1.87 | V    |
|                         | SVSH on voltage level                    | SVSHE = 1, SVSHRVL = 2                                                                                               | 1.93 | 2.00 | 2.07 | v    |
|                         |                                          | SVSHE = 1, SVSHRVL = 3                                                                                               | 2.03 | 2.10 | 2.17 |      |
|                         |                                          | SVSHE = 1, SVSMHRRL = 0                                                                                              | 1.60 | 1.70 | 1.80 |      |
|                         |                                          | SVSHE = 1, SVSMHRRL = 1                                                                                              | 1.80 | 1.90 | 2.00 |      |
|                         |                                          | SVSHE = 1, SVSMHRRL = 2                                                                                              | 2.00 | 2.10 | 2.20 |      |
| V                       | $SVS_H$ off voltage level <sup>(1)</sup> | SVSHE = 1, SVSMHRRL = 3                                                                                              | 2.10 | 2.20 | 2.30 | V    |
| V(SVSH_IT+)             |                                          | SVSHE = 1, SVSMHRRL = 4                                                                                              | 2.25 | 2.35 | 2.50 |      |
|                         |                                          | SVSHE = 1, SVSMHRRL = 5                                                                                              | 2.52 | 2.65 | 2.78 |      |
|                         |                                          | SVSHE = 1, SVSMHRRL = 6                                                                                              | 2.85 | 3.00 | 3.15 |      |
|                         |                                          | SVSHE = 1, SVSMHRRL = 7                                                                                              | 2.85 | 3.00 | 3.15 |      |
| +                       | SV/S propagation dology                  | SVSHE = 1, $dV_{DVCC}/dt$ = 10 mV/µs, SVSHFP = 1                                                                     |      | 2.5  |      |      |
| <sup>I</sup> pd(SVSH)   | SVS <sub>H</sub> propagation delay       | SVSHE = 1, $dV_{DVCC}/dt = 1 \text{ mV/}\mu s$ , SVSHFP = 0                                                          |      | 20   |      | μs   |
|                         | CV/C on or off dolou time                | $\text{SVSHE} = 0 \rightarrow 1,  \text{dV}_{\text{DVCC}}/\text{dt} = 10 \text{ mV/}\mu\text{s},  \text{SVSHFP} = 1$ |      | 12.5 |      |      |
| (SVSH)                  | Sv S <sub>H</sub> on or on delay lime    | SVSHE = 0 $\rightarrow$ 1, dV <sub>DVCC</sub> /dt = 1 mV/µs, SVSHFP = 0                                              |      | 100  |      | μs   |
| dV <sub>DVCC</sub> /dt  | DV <sub>CC</sub> rise time               |                                                                                                                      | 0    |      | 1000 | V/s  |

(1) The SVS<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the Power Management Module and Supply Voltage Supervisor chapter in the CC430 Family User's Guide on recommended settings and use.

#### 5.22 PMM, SVM High Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                      | TEST CONDITIONS                                                              | MIN  | TYP  | MAX  | UNIT |
|-----------------------|------------------------------------------------|------------------------------------------------------------------------------|------|------|------|------|
|                       |                                                | SVMHE = 0, DV <sub>CC</sub> = 3.6 V                                          |      | 0    |      | -    |
| I <sub>(SVMH)</sub>   | SVM <sub>H</sub> current consumption           | SVMHE = 1, DV <sub>CC</sub> = 3.6 V, SVMHFP = 0                              |      | 200  |      | nA   |
|                       |                                                | SVMHE = 1, DV <sub>CC</sub> = 3.6 V, SVMHFP = 1                              |      | 1.5  |      | μA   |
| V <sub>(SVMH)</sub>   |                                                | SVMHE = 1, SVSMHRRL = 0                                                      | 1.60 | 1.70 | 1.80 |      |
|                       |                                                | SVMHE = 1, SVSMHRRL = 1                                                      | 1.80 | 1.90 | 2.00 |      |
|                       |                                                | SVMHE = 1, SVSMHRRL = 2                                                      | 2.00 | 2.10 | 2.20 |      |
|                       |                                                | SVMHE = 1, SVSMHRRL = 3                                                      | 2.10 | 2.20 | 2.30 |      |
|                       | $SVM_H$ on or off voltage level <sup>(1)</sup> | SVMHE = 1, SVSMHRRL = 4                                                      | 2.25 | 2.35 | 2.50 | V    |
|                       |                                                | SVMHE = 1, SVSMHRRL = 5                                                      | 2.52 | 2.65 | 2.78 |      |
|                       |                                                | SVMHE = 1, SVSMHRRL = 6                                                      | 2.85 | 3.00 | 3.15 |      |
|                       |                                                | SVMHE = 1, SVSMHRRL = 7                                                      | 2.85 | 3.00 | 3.15 |      |
|                       |                                                | SVMHE = 1, SVMHOVPE = 1                                                      |      | 3.75 |      |      |
|                       |                                                | SVMHE = 1, dV <sub>DVCC</sub> /dt = 10 mV/µs, SVMHFP = 1                     |      | 2.5  |      |      |
| <sup>t</sup> pd(SVMH) | SVIM <sub>H</sub> propagation delay            | SVMHE = 1, $dV_{DVCC}/dt = 1 \text{ mV/}\mu \text{s}$ , SVMHFP = 0           |      | 20   |      | μs   |
|                       | C)/M on or off dolou time                      | SVMHE = 0 $\rightarrow$ 1, dV <sub>DVCC</sub> /dt = 10 mV/µs, SVMHFP = 1     |      | 12.5 |      |      |
| <sup>I</sup> (SVMH)   | Svivi <sub>H</sub> on or on delay time         | SVMHE = $0 \rightarrow 1$ , $dV_{DVCC}/dt = 1 \text{ mV/}\mu s$ , SVMHFP = 0 |      | 100  |      | μs   |

(1) The SVM<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* on recommended settings and use.

#### 5.23 PMM, SVS Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                   | TEST CONDITIONS                                                          | MIN | TYP  | MAX | UNIT |
|---------------------|-----------------------------|--------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>(SVSL)</sub> |                             | SVSLE = 0, PMMCOREV = 2                                                  |     | 0    |     | nA   |
|                     | $SVS_L$ current consumption | SVSLE = 1, PMMCOREV = 2, SVSLFP = 0                                      |     | 200  |     | nA   |
|                     |                             | SVSLE = 1, PMMCOREV = 2, SVSLFP = 1                                      |     | 1.5  |     | μA   |
|                     | CV/C means action data      | SVSLE = 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVSLFP = 1                 |     | 2.5  |     |      |
| tpd(SVSL)           | SVSL propagation delay      | SVSLE = 1, dV <sub>CORE</sub> /dt = 1 mV/µs, SVSLFP = 0                  |     | 20   |     | μs   |
| t <sub>(SVSL)</sub> |                             | SVSLE = 0 $\rightarrow$ 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVSLFP = 1 |     | 12.5 |     |      |
|                     | SVSL on or or delay time    | SVSLE = 0 $\rightarrow$ 1, dV <sub>CORE</sub> /dt = 1 mV/µs, SVSLFP = 0  |     | 100  |     | μs   |

# 5.24 PMM, SVM Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                   | TEST CONDITIONS                                                          | MIN | TYP  | MAX | UNIT |
|-----------------------|-----------------------------|--------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>(SVML)</sub>   |                             | SVMLE = 0, PMMCOREV = 2                                                  |     | 0    |     | nA   |
|                       | $SVM_L$ current consumption | SVMLE = 1, PMMCOREV = 2, SVMLFP = 0                                      |     | 200  |     | nA   |
|                       |                             | SVMLE = 1, PMMCOREV = 2, SVMLFP = 1                                      |     | 1.5  |     | μA   |
|                       | CV/M propagation dalay      | SVMLE = 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVMLFP = 1                 |     | 2.5  |     |      |
| <sup>I</sup> pd(SVML) | SVML propagation delay      | SVMLE = 1, dV <sub>CORE</sub> /dt = 1 mV/µs, SVMLFP = 0                  |     | 20   |     | μs   |
| t <sub>(SVML)</sub>   |                             | SVMLE = 0 $\rightarrow$ 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVMLFP = 1 |     | 12.5 |     |      |
|                       | SviviL on or on delay time  | SVMLE = 0 $\rightarrow$ 1, dV <sub>CORE</sub> /dt = 1 mV/µs, SVMLFP = 0  |     | 100  |     | μs   |

#### 5.25 Wake-up Times From Low-Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                                                  |                                                                  | TEST CONDITIO                                                                                                             | NS                          | MIN | TYP | MAX | UNIT |
|----------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-----|-----|------|
| Wake-up time from LPM2, LPM3, or $PMMCOREV = SVSMLRRL = n \frac{f_M}{f_M}$ |                                                                  | f <sub>MCLK</sub> ≥ 4.0 MHz                                                                                               |                             |     | 5   |     |      |
| twake-up-fast                                                              | LPM4 to active mode <sup>(1)</sup>                               | (where n = 0, 1, 2, or 3),<br>SVSLFP = 1                                                                                  | f <sub>MCLK</sub> < 4.0 MHz |     |     | 6   | μs   |
| twake-up-slow                                                              | Wake-up time from LPM2, LPM3, or LPM4 to active mode $^{(2)(3)}$ | $\begin{array}{l} PMMCOREV = SVSMLRRL = n \\ (\text{where } n = 0, \ 1, \ 2, \ \text{or} \ 3), \\ SVSLFP = 0 \end{array}$ | •                           |     | 150 | 165 | μs   |
| t <sub>WAKE-UP-RESET</sub>                                                 | Wake-up time from RST or BOR event to active mode <sup>(4)</sup> |                                                                                                                           |                             |     | 2   | 3   | ms   |

(1) This value represents the time from the wake-up event to the first active edge of MCLK. The wake-up time depends on the performance mode of the low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>).  $t_{WAKE-UP-FAST}$  is possible with SVS<sub>L</sub> and SVM<sub>L</sub> in full performance mode or disabled. For specific register settings, see the *Low-Side SVS and SVM Control and Performance Mode Selection* section in the Power Management Module and Supply Voltage Supervisor chapter of the CC430 Family User's Guide.

This value represents the time from the wake-up event to the first active edge of MCLK. The wake-up time depends on the performance (2) mode of the low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>). t<sub>WAKE-UP-SLOW</sub> is set with SVS<sub>L</sub> and SVM<sub>L</sub> in normal mode (low current mode). For specific register settings, see the *Low-Side SVS and SVM Control and Performance Mode Selection* section in the Power Management Module and Supply Voltage Supervisor chapter of the CC430 Family User's Guide.

The wake-up times from LPM0 and LPM1 to AM are not specified. They are proportional to MCLK cycle time but are not affected by the (3) performance mode settings as for LPM2, LPM3, and LPM4. This value represents the time from the wake-up event to the reset vector execution.

(4)

# 5.26 Timer A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>cc</sub> | MIN MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|---------|------|
| f <sub>TA</sub>     | Timer_A input clock frequency | Internal: SMCLK or ACLK,<br>External: TACLK,<br>Duty cycle = 50% ±10% | 1.8 V, 3 V      | 25      | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs,<br>Minimum pulse duration required for capture    | 1.8 V, 3 V      | 20      | ns   |

JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018



# 5.27 USCI (UART Mode) Clock Frequency

|                     | PARAMETER                                          | TEST CONDITIONS                                                      | MIN | MAX                 | UNIT |
|---------------------|----------------------------------------------------|----------------------------------------------------------------------|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                         | Internal: SMCLK or ACLK,<br>External: UCLK,<br>Duty cycle = 50% ±10% |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                      |     | 1                   | MHz  |

# 5.28 USCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                         | V <sub>cc</sub> | MIN | MAX | UNIT |
|----------------|-----------------------------------|-----------------|-----|-----|------|
|                | IIADT reactive destitute time (1) | 2.2 V           | 50  | 600 | ~~~  |
| ι <sub>τ</sub> |                                   | 3 V             | 50  | 600 | ns   |

(1) Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.

#### 5.29 USCI (SPI Master Mode) Clock Frequency

|                   | PARAMETER                  | TEST CONDITIONS                                   | MIN | MAX                 | UNIT |
|-------------------|----------------------------|---------------------------------------------------|-----|---------------------|------|
| f <sub>USCI</sub> | USCI input clock frequency | Internal: SMCLK or ACLK,<br>Duty cycle = 50% ±10% |     | f <sub>SYSTEM</sub> | MHz  |

#### 5.30 USCI (SPI Master Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (see Figure 5-14 and Figure 5-15)

|                       | PARAMETER                                                           | TEST CONDITIONS          | PMMCOREVx | V <sub>cc</sub> | MIN | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------|--------------------------|-----------|-----------------|-----|-----|------|
| t <sub>SU,MI</sub>    |                                                                     |                          | 0         | 1.8 V           | 55  |     |      |
|                       | COMI input data patun tima                                          |                          | 0         | 3 V             | 38  |     |      |
|                       | SOM input data setup time                                           |                          | 3         | 2.4 V           | 30  |     | ns   |
|                       |                                                                     |                          |           | 3 V             | 25  |     |      |
| t <sub>HD,MI</sub>    |                                                                     |                          | 0         | 1.8 V           | 0   |     | ns   |
|                       | COMI is not data hald time                                          |                          |           | 3 V             | 0   |     |      |
|                       | SOMI input data noid time                                           |                          | 3         | 2.4 V           | 0   |     |      |
|                       |                                                                     |                          |           | 3 V             | 0   |     |      |
|                       | <b>2110 </b>                                                        | UCLK edge to SIMO valid. | 0         | 1.8 V           |     | 20  | -    |
|                       |                                                                     |                          |           | 3 V             |     | 18  |      |
| t <sub>VALID,MO</sub> | SINO output data valid time                                         | C <sub>L</sub> = 20 pF 3 | 2.4 V     |                 |     | ns  |      |
|                       |                                                                     |                          | 3         | 3 V             |     | 15  |      |
| t <sub>HD,MO</sub>    | SIMO output data hold time <sup>(3)</sup> $C_L = 20 \text{ pF}$ $3$ |                          |           | 1.8 V           | -10 |     |      |
|                       |                                                                     | 0                        | 3 V       | -8              |     |     |      |
|                       |                                                                     | C <sub>L</sub> = 20 pF   | 3         | 2.4 V           | -10 |     | ns   |
|                       |                                                                     |                          |           | 3 V             | -8  |     |      |

 (1) f<sub>UCXCLK</sub> = 1/2t<sub>LO/HI</sub> with t<sub>LO/HI</sub> ≥ max(t<sub>VALID,MO(USCI</sub>) + t<sub>SU,SI(Slave</sub>), t<sub>SU,MI(USCI</sub>) + t<sub>VALID,SO(Slave</sub>)) For the slave parameters t<sub>SU,SI(Slave</sub>) and t<sub>VALID,SO(Slave</sub>), see the SPI parameters of the attached slave.
 (2) Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams in Figure 5-14 and Figure 5-15.

(3) Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-14 and Figure 5-15.



XAS







Figure 5-15. SPI Master Mode, CKPH = 1

# 5.31 USCI (SPI Slave Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (see Figure 5-16 and Figure 5-17)

|                       | PARAMETER                                              | TEST CONDITIONS                                | PMMCOREVx | V <sub>cc</sub> | MIN | MAX | UNIT |
|-----------------------|--------------------------------------------------------|------------------------------------------------|-----------|-----------------|-----|-----|------|
|                       | STE lead time, STE low to clock                        |                                                |           | 1.8 V           | 11  |     | ns   |
|                       |                                                        |                                                | 0         | 3 V             | 8   |     |      |
| t <sub>STE,LEAD</sub> |                                                        |                                                |           | 2.4 V           | 7   |     |      |
|                       |                                                        |                                                | 3         | 3 V             | 6   |     |      |
|                       | STE lag time, Last clock to STE<br>high                |                                                | 0         | 1.8 V           | 3   |     | ns   |
|                       |                                                        |                                                |           | 3 V             | 3   |     |      |
| <sup>I</sup> STE,LAG  |                                                        |                                                |           | 2.4 V           | 3   |     |      |
|                       |                                                        |                                                | 3         | 3 V             | 3   |     |      |
|                       | STE access time, STE low to SOMI data out              |                                                | 0         | 1.8 V           |     | 66  | ns   |
|                       |                                                        |                                                | 0         | 3 V             |     | 50  |      |
| <sup>I</sup> STE,ACC  |                                                        |                                                |           | 2.4 V           |     | 36  |      |
|                       |                                                        |                                                | 3         | 3 V             |     | 30  |      |
|                       | STE disable time, STE high to SOMI high impedance      |                                                | 0         | 1.8 V           |     | 30  | ns   |
|                       |                                                        |                                                | 0         | 3 V             |     | 23  |      |
| <sup>I</sup> STE,DIS  |                                                        |                                                | 3         | 2.4 V           |     | 16  |      |
|                       |                                                        |                                                |           | 3 V             |     | 13  |      |
|                       | SIMO input data setup time                             |                                                | 0         | 1.8 V           | 5   |     | ns   |
|                       |                                                        |                                                |           | 3 V             | 5   |     |      |
| t <sub>SU,SI</sub>    |                                                        |                                                |           | 2.4 V           | 2   |     |      |
|                       |                                                        |                                                | 3         | 3 V             | 2   |     |      |
|                       | SIMO input data hold time                              |                                                | 0         | 1.8 V           | 5   |     | ns   |
|                       |                                                        |                                                |           | 3 V             | 5   |     |      |
| t <sub>HD,SI</sub>    |                                                        |                                                |           | 2.4 V           | 5   |     |      |
|                       |                                                        |                                                | 3         | 3 V             | 5   |     |      |
|                       |                                                        |                                                | 0 Valid.  | 1.8 V           |     | 76  | ns   |
|                       | SOMI output data valid time <sup>(2)</sup>             | UCLK edge to SOMI valid, $C_L = 20 \text{ pF}$ |           | 3 V             |     | 60  |      |
| t <sub>VALID,SO</sub> |                                                        |                                                |           | 2.4 V           |     | 44  |      |
|                       |                                                        |                                                | 3         | 3 V             |     | 40  |      |
|                       | SOMI output data hold time <sup><math>(3)</math></sup> | C <sub>L</sub> = 20 pF                         | 0         | 1.8 V           | 18  |     | ns   |
|                       |                                                        |                                                |           | 3 V             | 12  |     |      |
| <sup>t</sup> HD,SO    |                                                        |                                                |           | 2.4 V           | 10  |     |      |
|                       |                                                        |                                                | 3         | 3 V             | 8   |     |      |

(1)

 $f_{UCxCLK} = 1/2t_{LO/HI}$  with  $t_{LO/HI} \ge max(t_{VALID,MO(Master)} + t_{SU,SI(USCI)}, t_{SU,MI(Master)} + t_{VALID,SO(USCI)})$ For the master parameters  $t_{SU,MI(Master)}$  and  $t_{VALID,MO(Master)}$ , see the SPI parameters of the attached master. Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams (2) in Figure 5-16 and Figure 5-17.

(3) Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-16 and Figure 5-17.



JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018



Figure 5-16. SPI Slave Mode, CKPH = 0





# 5.32 USCI (I<sup>2</sup>C Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-18)

|                     | PARAMETER                                           | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN         | MAX                 | UNIT |  |
|---------------------|-----------------------------------------------------|------------------------------------------------------------------|-----------------|-------------|---------------------|------|--|
| f <sub>USCI</sub>   | USCI input clock frequency                          | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |             | f <sub>SYSTEM</sub> | MHz  |  |
| f <sub>SCL</sub>    | SCL clock frequency                                 |                                                                  | 2.2 V, 3 V      | 0           | 400                 | kHz  |  |
| t <sub>HD,STA</sub> | Lold time (repeated) STADT                          | f <sub>SCL</sub> ≤ 100 kHz                                       | 221/21/         | 4.0         |                     | μs   |  |
|                     | Hold lime (repeated) START                          | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3 V      | 0.6         |                     |      |  |
| t <sub>SU,STA</sub> | Setup time for a repeated START                     | f <sub>SCL</sub> ≤ 100 kHz                                       | 2.2 V, 3 V      | 4.7         |                     | μs   |  |
|                     |                                                     | f <sub>SCL</sub> > 100 kHz                                       |                 | 0.6         |                     |      |  |
| t <sub>HD,DAT</sub> | Data hold time                                      |                                                                  | 2.2 V, 3 V      | 0           |                     | ns   |  |
| t <sub>SU,DAT</sub> | Data setup time                                     |                                                                  | 2.2 V, 3 V      | 250         |                     | ns   |  |
| t <sub>SU,STO</sub> | Sotup time for STOP                                 | f <sub>SCL</sub> ≤ 100 kHz                                       | 0.0.1/ 0.1/     | 0.0.1/ 0.1/ | 4.0                 |      |  |
|                     | Setup time for STOP                                 | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3 V      | 0.6         |                     | μs   |  |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter |                                                                  | 2.2 V           | 50          | 600                 | ns   |  |
|                     |                                                     |                                                                  | 3 V             | 50          | 600                 |      |  |



Figure 5-18. I<sup>2</sup>C Mode Timing
JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018

# 5.33 LCD\_B Operating Conditions

| PARAMETER                           |                                                                                                         | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MIN              | NOM                                                                      | MAX                   | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------|-----------------------|------|
| V <sub>CC,LCD_B,CP en,3.6</sub>     | Supply voltage range, charge<br>pump enabled, V <sub>LCD</sub> ≤ 3.6 V                                  | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ | 2.2              |                                                                          | 3.6                   | V    |
| V <sub>CC,LCD_</sub> B,CP en,3.3    | Supply voltage range, charge pump enabled, $V_{LCD} \le 3.3 \text{ V}$                                  | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ | 2.0              |                                                                          | 3.6                   | V    |
| V <sub>CC,LCD_</sub> B,int. bias    | Supply voltage range, internal biasing, charge pump disabled                                            | LCDCPEN = 0, VLCDEXT = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.4              |                                                                          | 3.6                   | V    |
| V <sub>CC,LCD_B,ext. bias</sub>     | Supply voltage range, external biasing, charge pump disabled                                            | LCDCPEN = 0, VLCDEXT = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.4              |                                                                          | 3.6                   | V    |
| V <sub>CC,LCD_</sub> B,VLCDEXT      | Supply voltage range, external<br>LCD voltage, internal or<br>external biasing, charge pump<br>disabled | LCDCPEN = 0, VLCDEXT = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0              |                                                                          | 3.6                   | V    |
| V <sub>LCDCAP/R33</sub>             | External LCD voltage at<br>LCDCAP/R33, internal or<br>external biasing, charge pump<br>disabled         | LCDCPEN = 0, VLCDEXT = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.4              |                                                                          | 3.6                   | V    |
| C <sub>LCDCAP</sub>                 | Capacitor on LCDCAP when<br>charge pump enabled                                                         | LCDCPEN = 1, VLCDx > 0000 (charge<br>pump enabled)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4.7              | 4.7                                                                      | 10                    | μF   |
| f <sub>Frame</sub>                  | LCD frame frequency range                                                                               | $f_{LCD} = 2 \times mux \times f_{FRAME}$ with<br>mux = 1 (static), 2, 3, 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                |                                                                          | 100                   | Hz   |
| f <sub>ACLK,in</sub>                | ACLK input frequency range                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 30               | 32                                                                       | 40                    | kHz  |
| C <sub>Panel</sub>                  | Panel capacitance                                                                                       | 100-Hz frame frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                                                                          | 10000                 | pF   |
| V <sub>R33</sub>                    | Analog input voltage at R33                                                                             | LCDCPEN = 0, VLCDEXT = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.4              |                                                                          | $V_{CC} + 0.2$        | V    |
| V <sub>R23,1/3bias</sub>            | Analog input voltage at R23                                                                             | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>R13</sub> | V <sub>R03</sub> +<br>2/3 ×<br>(V <sub>R33</sub> –<br>V <sub>R03</sub> ) | V <sub>R33</sub>      | V    |
| V <sub>R13,1/3bias</sub>            | Analog input voltage at R13 with 1/3 biasing                                                            | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>R03</sub> | V <sub>R03</sub> +<br>1/3 ×<br>(V <sub>R33</sub> –<br>V <sub>R03</sub> ) | V <sub>R23</sub>      | V    |
| V <sub>R13,1/2bias</sub>            | Analog input voltage at R13 with 1/2 biasing                                                            | LCDREXT = 1, LCDEXTBIAS = 1,<br>LCD2B = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>R03</sub> | V <sub>R03</sub> +<br>1/2 ×<br>(V <sub>R33</sub> –<br>V <sub>R03</sub> ) | V <sub>R33</sub>      | V    |
| V <sub>R03</sub>                    | Analog input voltage at R03                                                                             | R0EXT = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>SS</sub>  |                                                                          |                       | V    |
| V <sub>LCD</sub> – V <sub>R03</sub> | Voltage difference between<br>V <sub>LCD</sub> and R03                                                  | LCDCPEN = 0, R0EXT = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.4              |                                                                          | V <sub>CC</sub> + 0.2 | V    |
| V <sub>LCDREF/R13</sub>             | External LCD reference<br>voltage applied at<br>LCDREF/R13                                              | VLCDREFx = 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.8              | 1.2                                                                      | 1.5                   | V    |

## 5.34 LCD\_B Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>cc</sub> | MIN TYP         | MAX | UNIT |
|-------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----|------|
|                         |                                                       | VLCDx = 0000, VLCDEXT = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.4 V to 3.6 V  | V <sub>CC</sub> |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 0001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.54            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 0010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.60            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 0011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.66            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 0100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.72            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 0101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.78            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 0110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.84            |     |      |
|                         | LCD voltage                                           | LCDCPEN = 1, VLCDx = 0111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.90            |     |      |
| VLCD                    |                                                       | LCDCPEN = 1, VLCDx = 1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 2.96            |     | v    |
|                         |                                                       | LCDCPEN = 1, VLCDx = 1001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 3.02            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 3.08            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 1011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 3.14            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 1100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 V to 3.6 V    | 3.20            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 1101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2 V to 3.6 V  | 3.26            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 1110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2 V to 3.6 V  | 3.32            |     |      |
|                         |                                                       | LCDCPEN = 1, VLCDx = 1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2 V to 3.6 V  | 3.38            | 3.6 |      |
| I <sub>CC,Peak,CP</sub> | Peak supply currents due to<br>charge pump activities | LCDCPEN = 1, VLCDx = 1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2 V           | 200             |     | μA   |
| t <sub>LCD,CP,on</sub>  | Time to charge $C_{LCD}$ when discharged              | $C_{LCDCAP} = 4.7 \mu F,$<br>LCDCPEN = 0 $\rightarrow$ 1,<br>VLCDx = 1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2 V           | 100             | 500 | ms   |
| I <sub>CP,Load</sub>    | Maximum charge pump load current                      | LCDCPEN = 1, VLCDx = 1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.2 V           | 50              |     | μA   |
| R <sub>LCD,Seg</sub>    | LCD driver output<br>impedance, segment lines         | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ | 2.2 V           |                 | 10  | kΩ   |
| R <sub>LCD,COM</sub>    | LCD driver output impedance, common lines             | LCDCPEN = 1, $VLCDx = 1000$ ,<br>$I_{LOAD} = \pm 10 \mu A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2.2 V           |                 | 10  | kΩ   |

#### 5.35 12-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

| 5 II, 5 I 5 I ( ,    |                                                            |                                                                                                                                                                       |                 |     |     |           |      |
|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----------|------|
|                      | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                                       | V <sub>cc</sub> | MIN | TYP | MAX       | UNIT |
| AV <sub>CC</sub>     | Analog supply voltage,<br>full performance                 | AVCC and DVCC are connected together,<br>AVSS and DVSS are connected together,<br>$V_{(AVSS)} = V_{(DVSS)} = 0 V$                                                     |                 | 2.2 |     | 3.6       | V    |
| V <sub>(Ax)</sub>    | Analog input voltage range <sup>(2)</sup>                  | All ADC12 analog input pins Ax                                                                                                                                        |                 | 0   |     | $AV_{CC}$ | V    |
| I <sub>ADC12_A</sub> | Operating supply current into AVCC terminal <sup>(3)</sup> | $ \begin{array}{l} f_{ADC12CLK} = 5.0 \text{ MHz}, \text{ ADC12ON} = 1, \\ \text{REFON} = 0, \text{ SHT0} = 0, \text{ SHT1} = 0, \\ \text{ADC12DIV} = 0 \end{array} $ | 2.2 V           |     | 125 | 155       |      |
|                      |                                                            |                                                                                                                                                                       | 3 V             |     | 150 | 220       | μA   |
| CI                   | Input capacitance                                          | Only one terminal Ax can be selected at one time                                                                                                                      | 2.2 V           |     | 20  | 25        | pF   |
| RI                   | Input MUX ON resistance                                    | $0 V \le V_{Ax} \le AV_{CC}$                                                                                                                                          |                 | 10  | 200 | 1900      | Ω    |

(1) The leakage current is specified by the digital I/O input leakage.

(2) The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results. If the reference voltage is supplied by an external source or if the internal reference voltage is used and REFOUT = 1, then decoupling capacitors are required. See Section 5.40 and Section 5.41.

(3) The internal reference supply current is not included in current consumption parameter I<sub>ADC12 A</sub>.

#### 5.36 12-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                   | TEST CONDITIONS                                                                                                                                          | V <sub>cc</sub> | MIN  | TYP                               | MAX | UNIT |
|-----------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------------------------|-----|------|
| f <sub>ADC12CLK</sub> | ADC conversion clock                        | For specified performance of ADC12 linearity parameters using an external reference voltage or AVCC as reference <sup>(1)</sup>                          | 2.2 V, 3 V      | 0.45 | 4.8                               | 5.0 |      |
|                       |                                             | For specified performance of ADC12 linearity parameters using the internal reference <sup>(2)</sup>                                                      |                 | 0.45 | 2.4                               | 4.0 | MHz  |
|                       |                                             | For specified performance of ADC12 linearity parameters using the internal reference <sup>(3)</sup>                                                      |                 | 0.45 | 2.4                               | 2.7 |      |
| f <sub>ADC12OSC</sub> | Internal ADC12<br>oscillator <sup>(4)</sup> | ADC12DIV = 0, $f_{ADC12CLK} = f_{ADC12OSC}$                                                                                                              | 2.2 V, 3 V      | 4.2  | 4.8                               | 5.4 | MHz  |
| +                     | Conversion time                             | REFON = 0, Internal oscillator,<br>$f_{ADC12OSC}$ = 4.2 MHz to 5.4 MHz                                                                                   | 2.2 V, 3 V      | 2.4  |                                   | 3.1 |      |
| <sup>I</sup> CONVERT  |                                             | External $f_{ADC12CLK}$ from ACLK, MCLK or SMCLK, ADC12SSEL $\neq 0$                                                                                     |                 |      | 13 ×<br>1 / f <sub>ADC12CLK</sub> |     | μs   |
| t <sub>Sample</sub>   | Sampling time                               | $ \begin{array}{l} {{R}_{S}}=400\;\Omega,{{R}_{I}}=1000\;\Omega,{{C}_{I}}=30\;p\text{F},\\ \tau=({{R}_{S}}+{{R}_{I}})\times{{C}_{I}}^{(5)} \end{array} $ | 2.2 V, 3 V      | 1000 |                                   |     | ns   |

(1) REFOUT = 0, external reference voltage: SREF2 = 0, SREF1 = 1, SREF0 = 0. AVCC as reference voltage: SREF2 = 0, SREF1 = 0, SREF0 = 0. The specified performance of the ADC12 linearity is ensured when using the ADC12OSC. For other clock sources, the specified performance of the ADC12 linearity is ensured with f<sub>ADC12CLK</sub> maximum of 5.0 MHz.

(2) SREF2 = 0, SREF1 = 1, SREF0 = 0, ADC12SR = 0, REFOUT = 1

(3) SREF2 = 0, SREF1 = 1, SREF0 = 0, ADC12SR = 0, REFOUT = 0. The specified performance of the ADC12 linearity is ensured when using the ADC12OSC divided by 2.

(4) The ADC12OSC is sourced directly from MODOSC inside the UCS.

(5) Approximately 10 Tau ( $\tau$ ) are needed to get an error of less than ±0.5 LSB:

 $t_{\text{Sample}} = \ln(2^{n+1}) \times (R_S + R_I) \times C_I + 800 \text{ ns}, \text{ where } n = \text{ADC resolution} = 12, R_S = \text{external source resistance}$ 

#### 5.37 12-Bit ADC, Linearity Parameters Using an External Reference Voltage or AVCC as **Reference Voltage**

| over recommended | I ranges of suppl | v voltage and | l operating free-ai | r temperature | (unless otherwise noted) |
|------------------|-------------------|---------------|---------------------|---------------|--------------------------|
|                  |                   | ,             |                     |               | (                        |

|            | PARAMETER                                   | TEST CONDITIONS                                          | V <sub>cc</sub> | MIN T | YP MAX  | UNIT |
|------------|---------------------------------------------|----------------------------------------------------------|-----------------|-------|---------|------|
| -          | late and line anity comer(1)                | $1.4 \text{ V} \le \text{dVREF} \le 1.6 \text{ V}^{(2)}$ | 0.0.1/.0.1/     |       | ±2.0    |      |
| El         | integral linearity error (*)                | 1.6 V < dVREF <sup>(2)</sup>                             | 2.2 V, 3 V      |       | ±1.7    | LOD  |
| ED         | Differential linearity error <sup>(1)</sup> | See <sup>(2)</sup>                                       | 2.2 V, 3 V      |       | ±1.0    | LSB  |
| -          | Offect error <sup>(3)</sup>                 | dVREF ≤ 2.2 V <sup>(2)</sup>                             | 2.2 V, 3 V      | ±1    | .0 ±2.0 | LSB  |
| <b>C</b> 0 | Offset error <sup>(3)</sup>                 | dVREF > 2.2 V <sup>(2)</sup>                             | 2.2 V, 3 V      | ±1    | .0 ±2.0 |      |
| $E_G$      | Gain error <sup>(3)</sup>                   | See <sup>(2)</sup>                                       | 2.2 V, 3 V      | ±1    | .0 ±2.0 | LSB  |
| ET         | Total upodivisted error                     | dVREF ≤ 2.2 V <sup>(2)</sup>                             | 2.2 V, 3 V      | ±1    | .4 ±3.5 | LSB  |
|            | lotal unadjusted error                      | dVREF > 2.2 V <sup>(2)</sup>                             | 2.2 V, 3 V      | ±1    | .4 ±3.5 |      |

Parameters are derived using the histogram method. (1)

The external reference voltage is selected by: SREF2 = 0 or 1, SREF1 = 1, SREF0 = 0. dVREF =  $V_{R+} - V_{R-}$ ,  $V_{R+}$  < AVCC,  $V_{R-}$  > AVSS. Unless otherwise mentioned, dVREF > 1.5 V. Impedance of the external reference voltage R < 100  $\Omega$  and two decoupling capacitors, (2)

10 µF and 100 nF, should be connected to VREF+/VREF- to decouple the dynamic current. Also see the CC430 Family User's Guide. Parameters are derived using a best fit curve. (3)

## 5.38 12-Bit ADC, Linearity Parameters Using the Internal Reference Voltage

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|          | PARAMETER                                                     | TEST CONDIT             | IONS <sup>(1)</sup>             | V <sub>cc</sub> | MIN  | TYP  | MAX                  | UNIT |
|----------|---------------------------------------------------------------|-------------------------|---------------------------------|-----------------|------|------|----------------------|------|
| -        | Integral linearity                                            | ADC12SR = 0, REFOUT = 1 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 221/21/         |      |      | ±1.7                 |      |
|          | error <sup>(2)</sup>                                          | ADC12SR = 0, REFOUT = 0 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |      |      | ±2.5                 | L9B  |
|          | E <sub>D</sub> Differential<br>linearity error <sup>(2)</sup> | ADC12SR = 0, REFOUT = 1 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz |                 | -1.0 |      | +2.0                 |      |
| $E_D$    |                                                               | ADC12SR = 0, REFOUT = 1 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      | -1.0 |      | +1.5                 | LSB  |
|          |                                                               | ADC12SR = 0, REFOUT = 0 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz |                 | -1.0 |      | +2.5                 |      |
| -        | Offect error <sup>(3)</sup>                                   | ADC12SR = 0, REFOUT = 1 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 0.0.1/ 0.1/     |      | ±1.0 | ±2.0                 |      |
| <b>C</b> | Oliset enor                                                   | ADC12SR = 0, REFOUT = 0 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |      | ±1.0 | ±2.0                 | LOD  |
| -        | Coin arrar <sup>(3)</sup>                                     | ADC12SR = 0, REFOUT = 1 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 221/21/         |      | ±1.0 | ±2.0                 | LSB  |
| ⊏G       | Gain enor                                                     | ADC12SR = 0, REFOUT = 0 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |      |      | ±1.5% <sup>(4)</sup> | VREF |
| -        | Total unadjusted                                              | ADC12SR = 0, REFOUT = 1 | f <sub>ADC12CLK</sub> ≤ 4.0 MHz | 0.0.1/ 0.1/     |      | ±1.4 | ±3.5                 | LSB  |
| ΓT       | error                                                         | ADC12SR = 0, REFOUT = 0 | f <sub>ADC12CLK</sub> ≤ 2.7 MHz | 2.2 V, 3 V      |      |      | ±1.5% <sup>(4)</sup> | VREF |

The internal reference voltage is selected by: SREF2 = 0 or 1, SREF1 = 1, SREF0 = 1. dVREF =  $V_{R+} - V_{R-}$ . (1)

Parameters are derived using the histogram method. (2)

(3)Parameters are derived using a best fit curve.

The gain error and total unadjusted error are dominated by the accuracy of the integrated reference module absolute accuracy. In this (4) mode the reference voltage used by the ADC12\_A is not available on a pin.

JAJSG42I - MAY 2009 - REVISED SEPTEMBER 2018

## 5.39 12-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub><sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                     | TEST CONDITIONS                                                     | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT              |
|-----------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|-----------------|------|------|------|-------------------|
| N                           | $S_{ab}(2)(3)$                                                | ADC12ON = 1, INCH = 0Ah,                                            | 2.2 V           |      | 680  |      |                   |
| VSENSOR                     | See (-) (0)                                                   | $T_A = 0^{\circ}C$                                                  | 3 V             |      | 680  |      | mv                |
| то                          | See <sup>(3)</sup>                                            |                                                                     | 2.2 V           |      | 2.25 |      |                   |
| CSENSOR                     |                                                               | ADC12ON = 1, INCH = 0AN                                             | 3 V             |      | 2.25 |      | mv/°C             |
| t <sub>SENSOR(sample)</sub> | Sample time required if channel 10 is selected <sup>(4)</sup> | ADC12ON = 1, INCH = 0Ah,<br>Error of conversion result $\leq$ 1 LSB | 2.2 V           | 30   |      |      |                   |
|                             |                                                               |                                                                     | 3 V             | 30   |      |      | μs                |
|                             | $AV_{CC}$ divider at channel 11, $V_{AVCC}$ factor            | ADC12ON = 1, INCH = 0Bh                                             |                 | 0.48 | 0.5  | 0.52 | V <sub>AVCC</sub> |
| V <sub>MID</sub>            | A)/ divider et channel 11                                     |                                                                     | 2.2 V           | 1.06 | 1.1  | 1.14 | V                 |
|                             | AV <sub>CC</sub> divider at channel 11                        | ADC12ON = 1, INCH = 0BI                                             | 3 V             | 1.44 | 1.5  | 1.56 | v                 |
| t <sub>VMID(sample)</sub>   | Sample time required if channel 11 is selected <sup>(5)</sup> | ADC12ON = 1, INCH = 0Bh,<br>Error of conversion result $\leq$ 1 LSB | 2.2 V, 3 V      | 1000 |      |      | ns                |

(1) The temperature sensor is provided by the REF module. See the REF module parametric, I<sub>REF+</sub>, regarding the current consumption of the temperature sensor.

The temperature sensor offset can be significant. TI recommends a single-point calibration to minimize the offset error of the built-in (2)temperature sensor.

(3) The device descriptor structure contains calibration values for 30°C ±3°C and 85°C ±3°C for each of the available reference voltage levels. The sensor voltage can be computed as V<sub>SENSE</sub> = TC<sub>SENSOR</sub> × (Temperature, °C) + V<sub>SENSOR</sub>, where TC<sub>SENSOR</sub> and V<sub>SENSOR</sub> can be computed from the calibration values for higher accuracy.

The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>. (4)

The on time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed. (5)



Figure 5-19. Typical Temperature Sensor Voltage

## 5.40 REF, External Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                                                                  | PARAMETER                                                                       | TEST CONDITIONS                                                                                                                                                                                                                                                                                            | V <sub>cc</sub> | MIN | TYP  | MAX              | UNIT |
|------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|------------------|------|
| V <sub>eREF+</sub>                                               | Positive external reference voltage input                                       | $V_{eREF+} > V_{REF-}/V_{eREF-}$ <sup>(2)</sup>                                                                                                                                                                                                                                                            |                 | 1.4 |      | AV <sub>CC</sub> | V    |
| V <sub>REF</sub> _/V <sub>eREF</sub> _                           | Negative external reference voltage input                                       | $V_{eREF+} > V_{REF-}/V_{eREF-}^{(3)}$                                                                                                                                                                                                                                                                     |                 | 0   |      | 1.2              | V    |
| (V <sub>eREF+</sub> –<br>V <sub>REF</sub> _/V <sub>eREF</sub> _) | Differential external reference voltage input                                   | $V_{eREF+} > V_{REF-}/V_{eREF-}^{(4)}$                                                                                                                                                                                                                                                                     |                 | 1.4 |      | AV <sub>CC</sub> | V    |
| Iveref+<br>Ivref-/veref-                                         | Static input current                                                            | $ \begin{array}{l} 1.4 \hspace{0.1 cm} V \leq V_{eREF+} \leq V_{AVCC} \hspace{0.1 cm}, \hspace{0.1 cm} V_{eREF-} = 0 \hspace{0.1 cm} V, \\ f_{ADC12CLK} = 5 \hspace{0.1 cm} MHz, \hspace{0.1 cm} ADC12SHTx = 1h, \\ Conversion \hspace{0.1 cm} rate \hspace{0.1 cm} 200 \hspace{0.1 cm} ksps \end{array} $ | 2.2 V, 3 V      |     | ±8.5 | ±26              |      |
|                                                                  |                                                                                 | $\begin{array}{l} 1.4 \ V \leq V_{eREF+} \leq V_{AVCC} \ , \ V_{eREF-} = 0 \ V, \\ f_{ADC12CLK} = 5 \ MHz, \ ADC12SHTx = 8h, \\ Conversion \ rate \ 20 \ ksps \end{array}$                                                                                                                                 | 2.2 V, 3 V      |     |      | ±1               | μΑ   |
| C <sub>VREF+/-</sub>                                             | Capacitance at VREF+ or<br>VREF- terminal, external<br>reference <sup>(5)</sup> |                                                                                                                                                                                                                                                                                                            |                 | 10  |      |                  | μF   |

(1) The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>i</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.

(2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

(3) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

(4) The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

(5) Two decoupling capacitors, 10 μF and 100 nF, should be connected to VREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_A. Also see the *CC430 Family User's Guide*.



#### 5.41 REF, Built-In Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                       | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                                                              | V <sub>cc</sub> | MIN | TYP  | MAX   | UNIT       |
|-----------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-------|------------|
|                       |                                                              | REFVSEL = 2 for 2.5 V,<br>REFON = REFOUT = 1, $I_{VREF+}$ = 0 A                                                                                                                              | 3 V             |     | 2.41 | ±1.5% |            |
| V <sub>REF+</sub>     | Positive built-in reference voltage output                   | $\begin{array}{l} REFVSEL = 1 \text{ for } 2 \text{ V}, \\ REFON = REFOUT = 1, \ I_{VREF+} = 0 \text{ A} \end{array}$                                                                        | 3 V             |     | 1.93 | ±1.5% | V          |
|                       |                                                              | REFVSEL = 0 for 1.5 V,<br>REFON = REFOUT = 1, $I_{VREF+}$ = 0 A                                                                                                                              | 2.2 V, 3 V      |     | 1.45 | ±1.5% |            |
|                       |                                                              | REFVSEL = 0 for 1.5 V, reduced performance                                                                                                                                                   |                 | 1.8 |      |       |            |
| A)/                   | AVCC minimum voltage,                                        | REFVSEL = 0 for 1.5 V                                                                                                                                                                        |                 | 2.2 |      |       | V          |
| AVCC(min)             | active                                                       | REFVSEL = 1 for 2 V                                                                                                                                                                          |                 | 2.3 |      |       | v          |
|                       |                                                              | REFVSEL = 2 for 2.5 V                                                                                                                                                                        |                 | 2.8 |      |       |            |
|                       | Operating supply current into                                | REFON = 1, REFOUT = 0, REFBURST = 0                                                                                                                                                          | 3 V             |     | 100  | 140   | μA         |
| IREF+                 | AVCC terminal <sup>(2)(3)</sup>                              | REFON = 1, REFOUT = 1, REFBURST = 0                                                                                                                                                          | 3 V             |     | 0.9  | 1.5   | mA         |
| I <sub>L(VREF+)</sub> | Load-current regulation,<br>VREF+ terminal <sup>(4)</sup>    | $\begin{array}{l} REFVSEL=0,\ 1,\ \text{or}\ 2,\\ I_{VREF^+}=+10\ \mu\text{A or}\ -1000\ \mu\text{A},\\ AV_{CC}=AV_{CC(min)}\ \text{for each reference level},\\ REFON=REFOUT=1 \end{array}$ |                 |     |      | 2500  | μV/mA      |
| C <sub>VREF+</sub>    | Capacitance at VREF+<br>terminals, internal reference        | REFON = REFOUT = 1                                                                                                                                                                           |                 | 20  |      | 100   | pF         |
| TC <sub>REF+</sub>    | Temperature coefficient of built-in reference <sup>(5)</sup> | I <sub>VREF+</sub> = 0 A,<br>REFVSEL = 0, 1, or 2,<br>REFON = 1, REFOUT = 0 or 1                                                                                                             |                 |     | 30   | 50    | ppm/<br>°C |
| PSRR_DC               | Power supply rejection ratio (DC)                            |                                                                                                                                                                                              |                 |     | 120  | 300   | μV/V       |
| PSRR_AC               | Power supply rejection ratio (AC)                            |                                                                                                                                                                                              |                 |     | 6.4  |       | mV/V       |
|                       | Cattling time of reference                                   | $\begin{array}{l} AV_{CC} = AV_{CC(min)} \text{ to } AV_{CC(max)},\\ \text{REFVSEL} = 0, 1, \text{ or } 2,\\ \text{REFOUT} = 0, \text{ REFON} = 0 \rightarrow 1 \end{array}$                 |                 |     | 75   |       |            |
| t <sub>settle</sub>   | Settling time of reference voltage <sup>(6)</sup>            |                                                                                                                                                                                              |                 |     | 75   |       | μs         |

(1) The reference is supplied to the ADC by the REF module and is buffered locally inside the ADC. The ADC uses two internal buffers, one smaller and one larger for driving the VREF+ terminal. When REFOUT = 1, the reference is available at the VREF+ terminal, as well as, used as the reference for the conversion and uses the larger buffer. When REFOUT = 0, the reference is only used as the reference for the conversion and uses the smaller buffer.

(2) The internal reference current is supplied from the AVCC terminal. Consumption is independent of the ADC12ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an analog-to-digital conversion. REFOUT = 0 represents the current contribution of the smaller buffer. REFOUT = 1 represents the current contribution of the larger buffer without external load.

(3) The temperature sensor is provided by the REF module. Its current is supplied from the AVCC terminal and is equivalent to  $I_{REF+}$  with REFON = 1 and REFOUT = 0.

(4) Contribution only due to the reference and buffer including package. This does not include resistance due to PCB trace or other causes.

(5) Calculated using the box method: (MAX(-40°C to 85°C) – MIN(-40°C to 85°C)) / MIN(-40°C to 85°C)/(85°C – (-40°C)).

(6) The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB. The settling time depends on the external capacitive load when REFOUT = 1.

## 5.42 Comparator\_B

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                                        | TEST CONDITIONS                                      | V <sub>cc</sub> | MIN  | TYP                      | MAX          | UNIT |
|------------------------|------------------------------------------------------------------|------------------------------------------------------|-----------------|------|--------------------------|--------------|------|
| V <sub>CC</sub>        | Supply voltage                                                   |                                                      |                 | 1.8  |                          | 3.6          | V    |
|                        |                                                                  |                                                      | 1.8 V           |      |                          | 40           |      |
|                        | Comparator operating supply                                      | CBPWRMD = 00                                         | 2.2 V           |      | 30                       | 50           |      |
| I <sub>AVCC_COMP</sub> | current into AVCC, Excludes                                      |                                                      | 3 V             |      | 40                       | 65           | μA   |
|                        | reference resistor ladder                                        | CBPWRMD = 01                                         | 2.2 V, 3 V      |      | 10                       | 30           |      |
|                        |                                                                  | CBPWRMD = 10                                         | 2.2 V, 3 V      |      | 0.1                      | 0.5          |      |
| I <sub>AVCC_REF</sub>  | Quiescent current of local reference voltage amplifier into AVCC | CBREFACC = 1, CBREFLx = 01                           |                 |      |                          | 22           | μΑ   |
| V <sub>IC</sub>        | Common mode input range                                          |                                                      |                 | 0    |                          | $V_{CC} - 1$ | V    |
| N/                     |                                                                  | CBPWRMD = 00                                         |                 |      |                          | ±20          |      |
| VOFFSET                | Input onset voltage                                              | CBPWRMD = 01 or 10                                   |                 |      |                          | ±10          | mv   |
| C <sub>IN</sub>        | Input capacitance                                                |                                                      |                 |      | 5                        |              | pF   |
| Р                      |                                                                  | On (switch closed)                                   |                 |      | 3                        | 4            | kΩ   |
| KSIN                   | Series input resistance                                          | Off (switch open)                                    |                 | 30   |                          |              | MΩ   |
| t <sub>PD</sub>        | Propagation delay, response time                                 | CBPWRMD = 00, CBF = 0                                |                 |      |                          | 450          |      |
|                        |                                                                  | CBPWRMD = 01, CBF = 0                                |                 |      |                          | 600          | 115  |
|                        |                                                                  | CBPWRMD = 10, CBF = 0                                |                 |      |                          | 50           | μs   |
|                        |                                                                  | CBPWRMD = 00, CBON = 1, CBF = 1, CBFDLY = 00         |                 | 0.35 | 0.6                      | 1.0          |      |
|                        | Description de la constitución de la constitución                | CBPWRMD = 00, CBON = 1,<br>CBF = 1, CBFDLY = 01      |                 | 0.6  | 1.0                      | 1.8          |      |
| <sup>I</sup> PD,filter | Propagation delay with filter active                             | CBPWRMD = 00, CBON = 1,<br>CBF = 1, CBFDLY = 10      |                 | 1.0  | 1.8                      | 3.4          | μs   |
|                        |                                                                  | CBPWRMD = 00, CBON = 1,<br>CBF = 1, CBFDLY = 11      |                 | 1.8  | 3.4                      | 6.5          |      |
|                        | Comparator enable time, settling                                 | CBON = 0 to CBON = 1,<br>CBPWRMD = 00 or 01          |                 |      | 1                        | 2            |      |
| t <sub>EN_CMP</sub>    | time                                                             | CBON = 0 to CBON = 1,<br>CBPWRMD = 10                |                 |      |                          | 100          | μs   |
| t <sub>EN_REF</sub>    | Resistor reference enable time                                   | CBON = 0 to CBON = 1                                 |                 |      | 0.3                      | 1.5          | μs   |
| V <sub>CB_REF</sub>    | Reference voltage for a given tap                                | VIN = reference into resistor ladder,<br>n = 0 to 31 |                 |      | VIN ×<br>(n + 1)<br>/ 32 |              | V    |



#### 5.43 Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                         | PARAMETER                                                                                      | TJ   | MIN             | TYP             | MAX | UNIT   |
|-----------------------------------------|------------------------------------------------------------------------------------------------|------|-----------------|-----------------|-----|--------|
| DV <sub>CC(PGM/ERASE)</sub>             | Program and erase supply voltage                                                               |      | 1.8             |                 | 3.6 | V      |
| I <sub>PGM</sub>                        | Average supply current from DVCC during program                                                |      |                 | 3               | 5   | mA     |
| I <sub>ERASE</sub>                      | Average supply current from DVCC during erase                                                  |      |                 | 2               | 6.5 | mA     |
| I <sub>MERASE</sub> , I <sub>BANK</sub> | Average supply current from DVCC during mass erase or bank erase                               |      |                 | 2               | 6.5 | mA     |
| t <sub>CPT</sub>                        | Cumulative program time <sup>(1)</sup>                                                         |      |                 |                 | 16  | ms     |
|                                         | Program and erase endurance                                                                    |      | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles |
| t <sub>Retention</sub>                  | Data retention duration                                                                        | 25°C | 100             |                 |     | years  |
| t <sub>Word</sub>                       | Word or byte program time <sup>(2)</sup>                                                       |      | 64              |                 | 85  | μs     |
| t <sub>Block, 0</sub>                   | Block program time for first byte or word <sup>(2)</sup>                                       |      | 49              |                 | 65  | μs     |
| t <sub>Block, 1-(N-1)</sub>             | Block program time for each additional byte or word, except for last byte or word $^{\rm (2)}$ |      | 37              |                 | 49  | μs     |
| t <sub>Block, N</sub>                   | Block program time for last byte or word <sup>(2)</sup>                                        |      | 55              |                 | 73  | μs     |
| t <sub>Erase</sub>                      | Erase time for segment erase, mass erase, and bank erase when available $^{\left( 2\right) }$  |      | 23              |                 | 32  | ms     |
| f <sub>MCLK,MGR</sub>                   | MCLK frequency in marginal read mode<br>(FCTL4.MGR0 = 1 or FCTL4. MGR1 = 1)                    |      | 0               |                 | 1   | MHz    |

(1) The cumulative program time must not be exceeded when writing to a 128-byte flash block. This parameter applies to all programming methods: individual word write, individual byte write, and block write modes.

(2) These values are hardwired into the state machine of the flash controller.

# 5.44 JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                            | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------------|-----------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                          | 2.2 V, 3 V      | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse duration                                                 | 2.2 V, 3 V      | 0.025 |     | 15  | μs   |
| t <sub>SBW, En</sub>  | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) <sup>(1)</sup> | 2.2 V, 3 V      |       |     | 1   | μs   |
| t <sub>SBW,Rst</sub>  | Spy-Bi-Wire return to normal operation time                                          |                 | 15    |     | 100 | μs   |
| 4                     | TOK insult fragments $A$ with $ TAO(2) $                                             | 2.2 V           | 0     |     | 5   | MHz  |
| t <sub>TCK</sub>      | TCK input frequency, 4-wire STAG <sup>4/2</sup>                                      | 3 V             | 0     |     | 10  | MHz  |
| R <sub>internal</sub> | Internal pulldown resistance on TEST                                                 | 2.2 V, 3 V      | 45    | 60  | 80  | kΩ   |

(1) Tools that access the Spy-Bi-Wire interface need to wait for the minimum t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.

(2) f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.

# 5.45 RF1A CC1101-Based Radio Parameters

#### 5.46 Recommended Operating Conditions

| PARAMETER                              | TEST CONDITIONS                                                                                                 | MIN                | TYP | MAX | UNIT  |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|-------|
| V <sub>CC</sub>                        | Supply voltage range during radio operation                                                                     | 2.0                |     | 3.6 | V     |
| PMMCOREVx                              | Core voltage range, PMMCOREVx setting during radio operation                                                    | 2                  |     | 3   |       |
|                                        |                                                                                                                 | 300                |     | 348 |       |
| RF range                               |                                                                                                                 | 389 <sup>(1)</sup> |     | 464 | MHz   |
|                                        |                                                                                                                 | 779                |     | 928 |       |
|                                        | 2-FSK                                                                                                           | 0.6                |     | 500 |       |
| Data rate                              | 2-GFSK, OOK, and ASK                                                                                            | 0.6                |     | 250 | kBaud |
|                                        | (Shaped) MSK (also known as differential offset QPSK) <sup>(2)</sup>                                            | 26                 |     | 500 |       |
| RF crystal frequency                   |                                                                                                                 | 26                 | 26  | 27  | MHz   |
| RF crystal tolerance                   | Total tolerance including initial tolerance, crystal loading, aging, and temperature dependency. <sup>(3)</sup> |                    | ±40 |     | ppm   |
| RF crystal load capacitance            |                                                                                                                 | 10                 | 13  | 20  | pF    |
| RF crystal effective series resistance |                                                                                                                 |                    |     | 100 | Ω     |

(1) If using a 27-MHz crystal, the lower frequency limit for this band is 392 MHz.

(2) If using optional Manchester encoding, the data rate in kbps is half the baud rate.

(3) The acceptable crystal tolerance depends on frequency band, channel bandwidth, and spacing. Also see DN005 -- CC11xx Sensitivity versus Frequency Offset and Crystal Accuracy.

# 5.47 RF Crystal Oscillator, XT2

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 \text{ V}$  (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                    | MIN | TYP | MAX | UNIT |
|------------------------------|-----|-----|-----|------|
| Start-up time <sup>(2)</sup> |     | 150 | 810 | μs   |
| Duty cycle                   | 45% | 50% | 55% |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

(2) The start-up time depends to a very large degree on the used crystal.

# 5.48 Current Consumption, Reduced-Power Modes

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

| PARAMETER           | TEST CONDITIONS                                                         | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| Current consumption | RF crystal oscillator only <sup>(2)</sup>                               |     | 100 |     | μA   |
|                     | IDLE state (including RF crystal oscillator)                            |     | 1.7 |     | ~ ^  |
|                     | FSTXON state (only the frequency synthesizer is running) <sup>(3)</sup> |     | 9.5 |     | mA   |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

To measure the current, follow this sequence:

Enable XT2 with XOSC\_FORCE\_ON = 1.

• Set radio to sleep mode.

(2)

• Disable XT2 clock requests from any module.

(3) This current consumption is also representative of other intermediate states when going from IDLE to RX or TX, including the calibration state.



## 5.49 Current Consumption, Receive Mode

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 \text{ V}$  (unless otherwise noted)<sup>(1)</sup> (2)

| PARAMETER       | FREQ (MHz)                                                                                                                                                                                  | DATA RATE<br>(kBaud) | TEST CONDIT                     | IONS                                            | ТҮР                                             | UNIT       |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------|-------------------------------------------------|-------------------------------------------------|------------|--|
|                 | ETERFREQ (MHz)DATA RATE<br>(kBaud)TEST CONDITIONS1.21.2Input at -100 dBm (close to<br>sensitivity limit)31538.4Register settings optimized for<br>reduced currentInput at -40 dBm (well<br> | 17                   |                                 |                                                 |                                                 |            |  |
|                 |                                                                                                                                                                                             | 1.2                  |                                 | Input at –40 dBm (well above sensitivity limit) | 16                                              |            |  |
|                 | 215                                                                                                                                                                                         | 38.4                 | Register settings optimized for | Input at –100 dBm (close to sensitivity limit)  | 17                                              |            |  |
|                 | 515                                                                                                                                                                                         |                      | reduced current                 | Input at –40 dBm (well above sensitivity limit) | 16                                              |            |  |
|                 |                                                                                                                                                                                             | 250                  |                                 | Input at –100 dBm (close to sensitivity limit)  | 18                                              |            |  |
|                 |                                                                                                                                                                                             | 250                  |                                 | Input at –40 dBm (well above sensitivity limit) | 16.5                                            |            |  |
|                 |                                                                                                                                                                                             | 1.2                  |                                 | Input at –100 dBm (close to sensitivity limit)  | 18                                              |            |  |
|                 |                                                                                                                                                                                             | 1.2                  |                                 | Input at –40 dBm (well above sensitivity limit) | 17                                              |            |  |
| Current         | 422                                                                                                                                                                                         | 29.4                 | Register settings optimized for | Input at –100 dBm (close to sensitivity limit)  | 18                                              | <b>m</b> ( |  |
| consumption, RX | 400                                                                                                                                                                                         | 433 30.4             | reduced current                 | Input at –40 dBm (well above sensitivity limit) | 17                                              | ША         |  |
|                 |                                                                                                                                                                                             | 250                  |                                 | Input at –100 dBm (close to sensitivity limit)  | 18.5                                            |            |  |
|                 |                                                                                                                                                                                             | 250                  |                                 | Input at –40 dBm (well above sensitivity limit) | 17                                              |            |  |
|                 |                                                                                                                                                                                             | 1.2                  |                                 | Input at –100 dBm (close to sensitivity limit)  | 16                                              |            |  |
|                 |                                                                                                                                                                                             | 1.2                  |                                 | Input at –40 dBm (well above sensitivity limit) | 15                                              |            |  |
|                 | 868 045                                                                                                                                                                                     | 20.4                 | Register settings optimized for | Input at –100 dBm (close to sensitivity limit)  | 16                                              |            |  |
|                 | 000, 913                                                                                                                                                                                    | 30.4                 | reduced current <sup>(3)</sup>  | Input at –40 dBm (well above sensitivity limit) | 15                                              |            |  |
|                 |                                                                                                                                                                                             | 250                  |                                 | Input at -100 dBm (close to sensitivity limit)  | 16                                              |            |  |
|                 |                                                                                                                                                                                             |                      | 200                             |                                                 | Input at –40 dBm (well above sensitivity limit) | 15         |  |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).
 Reduced current setting (MDMCFG2.DEM\_DCFILT\_OFF = 1) gives a slightly lower current consumption at the cost of a reduction in

sensitivity. See Section 5.55 through Section 5.58 for additional details on current consumption and sensitivity.

(3) For 868 or 915 MHz, see Figure 5-20 for current consumption with register settings optimized for sensitivity.

# CC430F6137, CC430F6135, CC430F6127, CC430F6126, CC430F6125 CC430F5137, CC430F5135, CC430F5133

JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018



Figure 5-20. Typical RX Current Consumption Over Temperature and Input Power Level, 868 MHz, Sensitivity-Optimized Setting



www.ti.com



## 5.50 Current Consumption, Transmit Mode

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup> (2)

| PARAMETER              | FREQUENCY<br>[MHz} | PATABLE<br>SETTING | OUTPUT<br>POWER (dBm) | ТҮР | UNIT |
|------------------------|--------------------|--------------------|-----------------------|-----|------|
|                        |                    | 0xC0               | maximum               | 26  |      |
|                        | 215                | 0xC4               | +10                   | 25  |      |
|                        | 515                | 0x51               | 0                     | 15  |      |
|                        |                    | 0x29               | -6                    | 15  |      |
|                        |                    | 0xC0               | maximum               | 33  |      |
|                        | 422                | 0xC6               | +10                   | 29  | mA   |
|                        | 433                | 0x50               | 0                     | 17  |      |
| Current concumption TY |                    | 0x2D               | -6                    | 17  |      |
|                        | -                  | 0xC0               | maximum               | 36  |      |
|                        |                    | 0xC3               | +10                   | 33  |      |
|                        | 000                | 0x8D               | 0                     | 18  |      |
|                        |                    | 0x2D               | -6                    | 18  |      |
|                        |                    | 0xC0               | maximum               | 35  |      |
|                        | 015                | 0xC3               | +10                   | 32  |      |
|                        | 915                | 0x8D               | 0                     | 18  |      |
|                        |                    | 0x2D               | -6                    | 18  |      |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).
 Reduced current setting (MDMCFG2.DEM\_DCFILT\_OFF = 1) gives a slightly lower current consumption at the cost of a reduction in sensitivity. See Section 5.55 through Section 5.58 for additional details on current consumption and sensitivity.

## 5.51 Typical TX Current Consumption, 315 MHz

|                         | PATABLE | OUTPUT         | V <sub>cc</sub> | 2 V  | 3 V  | 3.6 V |      |
|-------------------------|---------|----------------|-----------------|------|------|-------|------|
| PARAMETER               | SETTING | POWER<br>(dBm) | T <sub>A</sub>  | 25°C | 25°C | 25°C  | UNIT |
| Current consumption, TX | 0xC0    | maximum        |                 | 27.5 | 26.4 | 28.1  |      |
|                         | 0xC4    | +10            |                 | 25.1 | 25.2 | 25.3  | ~ ^  |
|                         | 0x51    | 0              |                 | 14.4 | 14.6 | 14.7  | mA   |
|                         | 0x29    | -6             |                 | 14.2 | 14.7 | 15.0  |      |

## 5.52 Typical TX Current Consumption, 433 MHz

|                         | PATABLE | OUTPUT         | V <sub>cc</sub> | 2 V  | 3 V  | 3.6 V |      |
|-------------------------|---------|----------------|-----------------|------|------|-------|------|
| PARAMETER               | SETTING | POWER<br>(dBm) | T <sub>A</sub>  | 25°C | 25°C | 25°C  | UNIT |
| Current consumption, TX | 0xC0    | maximum        |                 | 33.1 | 33.4 | 33.8  |      |
|                         | 0xC6    | +10            |                 | 28.6 | 28.8 | 28.8  |      |
|                         | 0x50    | 0              |                 | 16.6 | 16.8 | 16.9  | MA   |
|                         | 0x2D    | -6             |                 | 16.8 | 17.5 | 17.8  |      |

# 5.53 Typical TX Current Consumption, 868 MHz

|                            | PATABLE<br>SETTING | ΡΔΤΔΒΙ F       | ΡΔΤΔΒΙ F       | ΡΔΤΔΒΙ F | OUTPUT | Vcc  |       | 2 V  |      |       | 3 V  |      |      | 3.6 V |  |  |
|----------------------------|--------------------|----------------|----------------|----------|--------|------|-------|------|------|-------|------|------|------|-------|--|--|
| PARAMETER                  |                    | POWER<br>(dBm) | T <sub>A</sub> | –40°C    | 25°C   | 85°C | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | UNIT |       |  |  |
| Current<br>consumption, TX | 0xC0               | maximum        |                | 36.7     | 35.2   | 34.2 | 38.5  | 35.5 | 34.9 | 37.1  | 35.7 | 34.7 |      |       |  |  |
|                            | 0xC3               | +10            |                | 34.0     | 32.8   | 32.0 | 34.2  | 33.0 | 32.5 | 34.3  | 33.1 | 32.2 |      |       |  |  |
|                            | 0x8D               | 0              |                | 18.0     | 17.6   | 17.5 | 18.3  | 17.8 | 18.1 | 18.4  | 18.0 | 17.7 | mA   |       |  |  |
|                            | 0x2D               | -6             |                | 17.1     | 17.0   | 17.2 | 17.8  | 17.8 | 18.3 | 18.2  | 18.1 | 18.1 |      |       |  |  |

# 5.54 Typical TX Current Consumption, 915 MHz

|                            | PATABLE<br>SETTING | PATABI F       | OUTPUT         | Vcc   |      | 2 V  |       |      | 3 V  |       |      | 3.6 V |      |  |
|----------------------------|--------------------|----------------|----------------|-------|------|------|-------|------|------|-------|------|-------|------|--|
| PARAMETER                  |                    | POWER<br>(dBm) | T <sub>A</sub> | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C  | UNIT |  |
| Current<br>consumption, TX | 0xC0               | maximum        |                | 35.5  | 33.8 | 33.2 | 36.2  | 34.8 | 33.6 | 36.3  | 35.0 | 33.8  |      |  |
|                            | 0xC3               | +10            |                | 33.2  | 32.0 | 31.0 | 33.4  | 32.1 | 31.2 | 33.5  | 32.3 | 31.3  | ~^^  |  |
|                            | 0x8D               | 0              |                | 17.8  | 17.4 | 17.1 | 18.1  | 17.6 | 17.3 | 18.2  | 17.8 | 17.5  | mA   |  |
|                            | 0x2D               | -6             |                | 17.0  | 16.9 | 16.9 | 17.7  | 17.6 | 17.6 | 18.1  | 18.0 | 18.0  |      |  |

#### 5.55 RF Receive, Overall

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                                       | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT  |
|-------------------------------------------------|---------------------------------|-----|-----|-----|-------|
| Digital channel filter bandwidth <sup>(2)</sup> |                                 | 58  |     | 812 | kHz   |
| $\mathbf{C}_{\mathbf{r}_{i}}$                   | 25 MHz to 1 GHz                 |     | -68 | -57 | dDa   |
|                                                 | Above 1 GHz                     |     | -66 | -47 | UDIII |
| RX latency                                      | Serial operation <sup>(5)</sup> |     | 9   |     | bit   |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

(2) User programmable. The bandwidth limits are proportional to crystal frequency (given values assume a 26.0 MHz crystal)

(3) Typical radiated spurious emission is -49 dBm measured at the VCO frequency

(4) Maximum figure is the ETSI EN 300 220 limit

(5) Time from start of reception until data is available on the receiver data output pin is equal to 9 bit.

#### 5.56 RF Receive, 315 MHz

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

2-FSK, 1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER            | DATA RATE<br>(kBaud) | TEST CONDITIONS                                                            | ТҮР  | UNIT |
|----------------------|----------------------|----------------------------------------------------------------------------|------|------|
|                      | 0.6                  | 14.3-kHz deviation, 58-kHz digital channel filter bandwidth                | -117 |      |
| Receiver sensitivity | 1.2                  | 5.2-kHz deviation, 58-kHz digital channel filter bandwidth <sup>(2)</sup>  | -111 |      |
|                      | 38.4                 | 20-kHz deviation, 100-kHz digital channel filter bandwidth <sup>(3)</sup>  | -103 | dBm  |
|                      | 250                  | 127-kHz deviation, 540-kHz digital channel filter bandwidth <sup>(4)</sup> | -95  |      |
|                      | 500                  | MSK, 812-kHz digital channel filter bandwidth <sup>(4)</sup>               | -86  |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

(2) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF =1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -109 dBm.

(3) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF =1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -102 dBm.

(4) MDMCFG2.DEM\_DCFILT\_OFF =1 cannot be used for data rates ≥ 250kBaud.

#### 5.57 RF Receive, 433 MHz

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

2-FSK, 1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER            | DATA RATE<br>(kBaud) | TEST CONDITIONS                                                            | ТҮР  | UNIT |
|----------------------|----------------------|----------------------------------------------------------------------------|------|------|
|                      | 0.6                  | 14.3-kHz deviation, 58-kHz digital channel filter bandwidth                | -114 |      |
| Receiver sensitivity | 1.2                  | 5.2-kHz deviation, 58-kHz digital channel filter bandwidth <sup>(2)</sup>  | -111 |      |
|                      | 38.4                 | 20-kHz deviation, 100-kHz digital channel filter bandwidth <sup>(3)</sup>  | -104 | dBm  |
|                      | 250                  | 127-kHz deviation, 540-kHz digital channel filter bandwidth <sup>(4)</sup> | -93  |      |
|                      | 500                  | MSK, 812-kHz digital channel filter bandwidth <sup>(4)</sup>               | -85  |      |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).
 Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF =1. The typical current consumption is then

reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -109 dBm. (3) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF =1. The typical current consumption is then

reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -101 dBm.

(4) MDMCFG2.DEM\_DCFILT\_OFF =1 cannot be used for data rates ≥ 250kBaud.



5.58 RF Receive, 868 or 915 MHz

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 \text{ V}$  (unless otherwise noted)<sup>(1)</sup>

1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER                           | TEST CONDITIONS                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MIN                                                     | TYP  | MAX | UNIT |  |
|-------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------|-----|------|--|
| 0.6-kBaud data rate, 2-F            | SK, 14.3-kHz deviation, 58-kHz digital channel filter bar                       | ndwidth (unless other                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | rwise note                                              | ed)  |     |      |  |
| Receiver sensitivity                |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | -115 |     | dBm  |  |
| 1.2-kBaud data rate, 2-F            | SK, 5.2-kHz deviation, 58-kHz digital channel filter band                       | dwidth (unless otherv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | vise note                                               | d)   |     |      |  |
|                                     |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | -109 |     |      |  |
| Receiver sensitivity <sup>(2)</sup> | 2-GFSK modulation by setting MDMCFG2.MOD_FORMA<br>Gaussian filter with BT = 0.5 | λT = 2,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                         | -109 |     | dBm  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX =0 <sup>(3)</sup>                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | -28  |     | dBm  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit, 100-                          | -100-kHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 39   |     |      |  |
| rejection                           | kHz channel spacing <sup>(4)</sup>                                              | +100-kHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 39   |     | aв   |  |
| Image channel rejection             | IF 152 kHz, desired channel 3 dB above the sensitivity limit                    | hannel 3 dB above the sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                         |      |     |      |  |
| Blooking                            | Desired shannel 2 dB shows the constitution limit <sup>(5)</sup>                | ±2-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         | -48  |     | dBm  |  |
| Вюскіпд                             | Desired channel 3 dB above the sensitivity limit.                               | ±10-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                         | -40  |     | dBm  |  |
| 38.4-kBaud data rate, 2-l           | FSK, 20-kHz deviation, 100-kHz digital channel filter ba                        | eviation, 100-kHz digital channel filter bandwidth (unless othe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         |      |     |      |  |
|                                     |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         |      |     |      |  |
| Receiver sensitivity <sup>(6)</sup> | 2-GFSK modulation by setting MDMCFG2.MOD_FORMA<br>Gaussian filter with BT = 0.5 | odulation by setting MDMCFG2.MOD_FORMAT = 2, lter with $BT = 0.5$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                         |      |     |      |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX =0 <sup>(3)</sup>                                           | IR.CLOSE_IN_RX =0 <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                         |      |     |      |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit, 200-                          | -200-kHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 20   |     |      |  |
| rejection                           | kHz channel spacing <sup>(5)</sup>                                              | el filter bandwidth (unless otherwise noted)<br>-109<br>OD_FORMAT = 2, -109<br>-28<br>nit, 100-<br>-100-kHz offset 39<br>sensitivity 29<br>+100-kHz offset -48<br>$\pm 100$ -kHz offset -48<br>$\pm 10$ -MHz offset -40<br>nel filter bandwidth (unless otherwise noted)<br>-102<br>OD_FORMAT = 2, -101<br>-102<br>OD_FORMAT = 2, -101<br>-102<br>OD_FORMAT = 2, -101<br>-102<br>OD_FORMAT = 2, -101<br>-102<br>-102<br>OD_FORMAT = 2, -101<br>-102<br>-102<br>OD_FORMAT = 2, -101<br>-102<br>-102<br>-102<br>OD_FORMAT = 2, -101<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-90<br>-102<br>-102<br>-90<br>-10<br>-102<br>-90<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-10<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-102<br>-10 | 25                                                      |      | aв  |      |  |
| Image channel rejection             | IF 152 kHz, desired channel 3 dB above the sensitivity lin                      | nit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         | 23   |     | dB   |  |
| Diaglying                           | Desired shannel 2 dB shows the constitution limit <sup>(5)</sup>                | ±2-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         | -48  |     | dBm  |  |
| ыоскінд                             | Desired channel 3 dB above the sensitivity limit.                               | ±10-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ |      |     | dBm  |  |
| 250-kBaud data rate, 2-F            | SK, 127-kHz deviation, 540-kHz digital channel filter ba                        | andwidth (unless othe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | erwise no                                               | ted) |     |      |  |
|                                     |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | -90  |     |      |  |
| Receiver sensitivity <sup>(7)</sup> | 2-GFSK modulation by setting MDMCFG2.MOD_FORMA<br>Gaussian filter with BT = 0.5 | AT = 2,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                         | -90  |     | dBm  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX =0 <sup>(3)</sup>                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | -19  |     | dBm  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit, 750-                          | -750-kHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 24   |     | ٩D   |  |
| rejection                           | kHz channel spacing <sup>(8)</sup>                                              | +750-kHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 30   |     | uв   |  |
| Image channel rejection             | IF 304 kHz, desired channel 3 dB above the sensitivity lin                      | nit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         | 18   |     | dB   |  |
| Blocking                            | Desired channel 2 dB above the constitutiv limit <sup>(8)</sup>                 | ±2-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         | -53  |     | dBm  |  |
| DIOCKIIIG                           |                                                                                 | ±10-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                         | -39  |     | dBm  |  |
| 500-kBaud data rate, MS             | K, 812-kHz digital channel filter bandwidth (unless oth                         | erwise noted)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         |      |     |      |  |
| Receiver sensitivity <sup>(7)</sup> |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | -84  |     | dBm  |  |
| Image channel rejection             | IF 355 kHz, desired channel 3 dB above the sensitivity lin                      | nit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         | -2   |     | dB   |  |
| Blocking                            | Desired channel 2 dB above the constitutity limit (9)                           | ±2-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         | -53  |     | dBm  |  |
| DIOCKING                            |                                                                                 | ±10-MHz offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                         | -38  |     | dBm  |  |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).
 Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF =1. The typical current consumption is then

(2) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF =1. The typical current consumption is ther reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -107 dBm
 (2) See DM010 Close in December with CC1101

(3) See DN010 Close-in Reception with CC1101.

(4) See Figure 5-21 for blocking performance at other offset frequencies.

(5) See Figure 5-22 for blocking performance at other offset frequencies.

(6) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF =1. The typical current consumption is then reduced by approximately 2 mA close to the sensitivity limit. The sensitivity is typically reduced to -100 dBm.

(7) MDMCFG2.DEM\_DCFILT\_OFF = 1 cannot be used for data rates  $\geq$  250kBaud.

(8) See Figure 5-23 for blocking performance at other offset frequencies.

(9) See Figure 5-24 for blocking performance at other offset frequencies.



-40

-30

-20

-10

0

Offset (MHz)

10

20

NOTE: 868 MHz, 2-FSK, 20 kHz deviation, IF is 152.3 kHz, digital channel filter bandwidth is 100 kHz

30

40

Figure 5-22. Typical Selectivity at 38.4-kBaud Data Rate

-1

-0.8 -0.6 -0.4 -0.2

0

Offset (MHz)

0.2

0.4 0.6 0.8

1

TEXAS INSTRUMENTS www.ti.com

JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018



NOTE: 868 MHz, 2-FSK, IF is 304 kHz, digital channel filter bandwidth is 540 kHz





Figure 5-24. Typical Selectivity at 500-kBaud Data Rate

#### 5.59 Typical Sensitivity, 315 MHz, Sensitivity Optimized Setting

| PARAMETER               | TER DATA RATE V <sub>CC</sub> 2 V |    |       |      | 3 V  |       |      | 3.6 V |       |      |      |      |
|-------------------------|-----------------------------------|----|-------|------|------|-------|------|-------|-------|------|------|------|
|                         | (kBaud)                           | TA | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C  | –40°C | 25°C | 85°C | UNIT |
| Sensitivity,<br>315 MHz | 1.2                               |    | -112  | -112 | -110 | -112  | -111 | -109  | -112  | -111 | -108 |      |
|                         | 38.4                              |    | -105  | -105 | -104 | -105  | -103 | -102  | -105  | -104 | -102 | dBm  |
|                         | 250                               |    | -95   | -95  | -92  | -94   | -95  | -92   | -95   | -94  | -91  |      |

#### 5.60 Typical Sensitivity, 433 MHz, Sensitivity Optimized Setting

| PARAMETER               | DATA RATE | A RATE V <sub>CC</sub> 2 V |       |      |      | 3 V   |      |      | 3.6 V |      |      |      |
|-------------------------|-----------|----------------------------|-------|------|------|-------|------|------|-------|------|------|------|
|                         | (kBaud)   | TA                         | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | UNIT |
| Sensitivity,<br>433 MHz | 1.2       |                            | -111  | -110 | -108 | -111  | -111 | -108 | -111  | -110 | -107 |      |
|                         | 38.4      |                            | -104  | -104 | -101 | -104  | -104 | -101 | -104  | -103 | -101 | dBm  |
|                         | 250       |                            | -93   | -94  | -91  | -93   | -93  | -90  | -93   | -93  | -90  |      |

## 5.61 Typical Sensitivity, 868 MHz, Sensitivity Optimized Setting

| PARAMETER               | DATA RATE<br>(kBaud) | Vcc |       | 2 V  |      |       | 3 V  |      |       | 3.6 V |      |        |
|-------------------------|----------------------|-----|-------|------|------|-------|------|------|-------|-------|------|--------|
|                         |                      | TA  | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | –40°C | 25°C  | 85°C | UNIT   |
| Sensitivity,<br>868 MHz | 1.2                  |     | -109  | -109 | -107 | -109  | -109 | -106 | -109  | -108  | -106 |        |
|                         | 38.4                 |     | -102  | -102 | -100 | -102  | -102 | -99  | -102  | -101  | -99  | alData |
|                         | 250                  |     | -90   | -90  | -88  | -89   | -90  | -87  | -89   | -90   | -87  | авт    |
|                         | 500                  |     | -84   | -84  | -81  | -84   | -84  | -80  | -84   | -84   | -80  |        |

## 5.62 Typical Sensitivity, 915 MHz, Sensitivity Optimized Setting

| PARAMETER               | DATA RATE<br>(kBaud) | V <sub>cc</sub> |       | 2 V  |      |       | 3 V  |      |       | 3.6 V |      |        |
|-------------------------|----------------------|-----------------|-------|------|------|-------|------|------|-------|-------|------|--------|
|                         |                      | TA              | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | –40°C | 25°C  | 85°C | UNIT   |
| Sensitivity,<br>915 MHz | 1.2                  |                 | -109  | -109 | -107 | -109  | -109 | -106 | -109  | -108  | -105 |        |
|                         | 38.4                 |                 | -102  | -102 | -100 | -102  | -102 | -99  | -103  | -102  | -99  | alData |
|                         | 250                  |                 | -92   | -92  | -89  | -92   | -92  | -88  | -92   | -92   | -88  | авт    |
|                         | 500                  |                 | -87   | -86  | -81  | -86   | -86  | -81  | -86   | -85   | -80  | 1      |

TEXAS INSTRUMENTS www.ti.com

## 5.63 RF Transmit

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>  $P_{Tx} = +10 \text{ dBm}$  (unless otherwise noted)

| PARAMETER                                   | FREQUENCY<br>(MHz) | TEST CONDITIONS                                                               |                   | ТҮР        | UNIT  |  |
|---------------------------------------------|--------------------|-------------------------------------------------------------------------------|-------------------|------------|-------|--|
|                                             | 315                |                                                                               |                   | 122 + j31  |       |  |
| Differential load impedance <sup>(2)</sup>  | 433                |                                                                               |                   | 116 + j41  | Ω     |  |
|                                             | 868, 915           |                                                                               |                   | 86.5 + j43 |       |  |
|                                             | 315                |                                                                               |                   | +12        |       |  |
| Output power, highest                       | 433                | Delivered to a 50- $\Omega$ single-ended load from                            | CC430 reference   | +13        | dDate |  |
| setting <sup>(3)</sup>                      | 868                | design RF matching network                                                    |                   | +11        | авт   |  |
|                                             | 915                |                                                                               |                   | +11        |       |  |
| Output power, lowest setting <sup>(3)</sup> |                    | Delivered to a 50- $\Omega$ single-ended load from design RF matching network | n CC430 reference | -30        | dBm   |  |
|                                             | 100                | Second harmonic                                                               |                   | -56        |       |  |
|                                             | 433                | Third harmonic                                                                |                   | -57        |       |  |
|                                             |                    | Second harmonic                                                               | -50               |            |       |  |
| Harmonics, radiated (4)(3)(6)               | 868                | Third harmonic                                                                | -52               | dBm        |       |  |
|                                             | 245                | Second harmonic                                                               | -50               |            |       |  |
|                                             | 915                | Third harmonic                                                                |                   | -54        |       |  |
|                                             | 045                | Frequencies below 960 MHz                                                     |                   | < -38      |       |  |
| 315                                         |                    | Frequencies above 960 MHz                                                     | +10 dBm CVV       | < -48      |       |  |
|                                             | 400                | Frequencies below 1 GHz                                                       |                   | -45        |       |  |
|                                             | 433                | Frequencies above 1 GHz                                                       | +10 dBm CVV       | < -48      | dBm   |  |
| Harmonics, conducted                        | 000                | Second harmonic                                                               |                   | -59        |       |  |
|                                             | 808                | Other harmonics                                                               | +10 dBm CW        | < -71      | 1     |  |
|                                             | 015                | Second harmonic                                                               | $11 dPm CW^{(7)}$ | -53        |       |  |
|                                             | 915                | Other harmonics                                                               |                   | < -47      |       |  |
|                                             | 245                | Frequencies below 960 MHz                                                     |                   | < -58      |       |  |
|                                             | 515                | Frequencies above 960 MHz                                                     | +10 dBIII CW      | < -53      |       |  |
|                                             |                    | Frequencies below 1 GHz                                                       |                   | <54        |       |  |
|                                             | 433                | Frequencies above 1 GHz                                                       | +10 dBm CW        | <54        |       |  |
| Spurious emissions,                         |                    | Frequencies from 47 to 74, 87.5 to 118, 174 to 230, 470 to 862 MHz            |                   | <63        | dDate |  |
| included <sup>(8)</sup>                     |                    | Frequencies below 1 GHz                                                       |                   | < -46      | авт   |  |
|                                             | 868                | Frequencies above 1 GHz                                                       | +10 dBm CW        | <59        |       |  |
|                                             | 000                | Frequencies from 47 to 74, 87.5 to 118, 174 to 230, 470 to 862 MHz            |                   | <56        |       |  |
|                                             | F                  | Frequencies below 960 MHz                                                     |                   | < -49      |       |  |
|                                             | 915                | Frequencies above 960 MHz                                                     | +11 dBm CW        | <63        | 3     |  |
| TX latency <sup>(9)</sup>                   |                    | Serial operation                                                              |                   | 8          | bits  |  |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

(2) Differential impedance as seen from the RF port (RF\_P and RF\_N) towards the antenna. Follow the CC430 reference designs available from the TI website.

(3) Output power is programmable, and the full range is available in all frequency bands. Output power may be restricted by regulatory limits. Also see AN050 Using the CC1101 in the European 868MHz SRD Band and DN013 Programming Output Power on CC1101, which gives the output power and harmonics when using multilayer inductors. The output power is then typically +10 dBm when operating at 868 or 915 MHz.

(4) The antennas used during the radiated measurements (SMAFF-433 from R.W.Badland and Nearson S331 868/915) play a part in attenuating the harmonics.

(5) Measured on EM430F6137RF900 with CW, maximum output power

- (6) All harmonics are below -41.2 dBm when operating in the 902 to 928 MHz band.
- (7) Requirement is -20 dBc under FCC 15.247.

(8) All radiated spurious emissions are within the limits of ETSI. Also see DN017 CC11xx 868/915 MHz RF Matching.

(9) Time from sampling the data on the transmitter data input pin until it is observed on the RF output ports

# 5.64 Optimum PATABLE Settings for Various Output Power Levels and Frequency Bands

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

|                    |         | PATABLE SETTING |         |         |  |  |  |  |  |  |  |
|--------------------|---------|-----------------|---------|---------|--|--|--|--|--|--|--|
| OUTPUT POWER (dBm) | 315 MHz | 433 MHz         | 868 MHz | 915 MHz |  |  |  |  |  |  |  |
| -30                | 0x12    | 0x05            | 0x03    | 0x03    |  |  |  |  |  |  |  |
| -12                | 0x33    | 0x26            | 0x25    | 0x25    |  |  |  |  |  |  |  |
| -6                 | 0x29    | 0x2D            | 0x2D    | 0x2D    |  |  |  |  |  |  |  |
| 0                  | 0x51    | 0x50            | 0x8D    | 0x8D    |  |  |  |  |  |  |  |
| 10                 | 0xC4    | 0xC4            | 0xC3    | 0xC3    |  |  |  |  |  |  |  |
| Maximum            | 0xC0    | 0xC0            | 0xC0    | 0xC0    |  |  |  |  |  |  |  |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

## 5.65 Typical Output Power, 315 MHz<sup>(1)</sup>

| DADAMETED             |                 | V <sub>CC</sub> | 2 V  | 3 V  | 3.6 V |      |
|-----------------------|-----------------|-----------------|------|------|-------|------|
| PARAIVIETER           | PATABLE SETTING | T <sub>A</sub>  | 25°C | 25°C | 25°C  | UNIT |
|                       | 0xC0 (maximum)  |                 | 11.9 | 11.8 | 11.8  |      |
|                       | 0xC4 (10 dBm)   |                 | 10.3 | 10.3 | 10.3  |      |
| Output power, 315 MHz | 0xC6 (default)  |                 |      | 9.3  |       | dBm  |
|                       | 0x51 (0 dBm)    |                 | 0.7  | 0.6  | 0.7   |      |
|                       | 0x29 (–6 dBm)   | -6.8            | -5.6 | -5.3 |       |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

## 5.66 Typical Output Power, 433 MHz<sup>(1)</sup>

| DADAMETED             |                 | V <sub>CC</sub> | 2 V  | 3 V  | 3.6 V |      |
|-----------------------|-----------------|-----------------|------|------|-------|------|
| PARAMETER             | PATABLE SETTING | T <sub>A</sub>  | 25°C | 25°C | 25°C  | UNIT |
|                       | 0xC0 (maximum)  | 12.6            | 12.6 | 12.6 |       |      |
|                       | 0xC4 (10 dBm)   |                 | 10.3 | 10.2 | 10.2  |      |
| Output power, 433 MHz | 0xC6 (default)  |                 | 10.0 |      | dBm   |      |
|                       | 0x50 (0 dBm)    | 0.3             | 0.3  | 0.3  |       |      |
|                       | 0x2D (–6 dBm)   | -6.4            | -5.4 | -5.1 |       |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

# 5.67 Typical Output Power, 868 MHz<sup>(1)</sup>

| DADAMETED                | PATABLE SETTING | V <sub>cc</sub> |       | 2 V  |      | 3 V   |      |      |       |      |      |      |
|--------------------------|-----------------|-----------------|-------|------|------|-------|------|------|-------|------|------|------|
| PARAMETER                |                 | T <sub>A</sub>  | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | UNIT |
|                          | 0xC0 (maximum)  |                 | 11.9  | 11.2 | 10.5 | 11.9  | 11.2 | 10.5 | 11.9  | 11.2 | 10.5 |      |
|                          | 0xC3 (10 dBm)   |                 | 10.8  | 10.1 | 9.4  | 10.8  | 10.1 | 9.4  | 10.7  | 10.1 | 9.4  |      |
| Output power,<br>868 MHz | 0xC6 (default)  |                 |       |      |      |       | 8.8  |      |       |      |      | dBm  |
|                          | 0x8D (0 dBm)    |                 | 1.0   | 0.3  | -0.3 | 1.1   | 0.3  | -0.3 | 1.1   | 0.3  | -0.3 |      |
|                          | 0x2D (6 dBm)    |                 | -6.5  | -6.8 | -7.3 | -5.3  | -5.8 | -6.3 | -4.9  | -5.4 | -6.0 |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

# 5.68 Typical Output Power, 915 MHz<sup>(1)</sup>

| DADAMETED                | PATABLE SETTING | V <sub>cc</sub> | 2 V   |      |      |       | 3 V  |      | 3.6 V |      |      |      |
|--------------------------|-----------------|-----------------|-------|------|------|-------|------|------|-------|------|------|------|
| PARAMETER                |                 | TA              | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | –40°C | 25°C | 85°C | UNIT |
|                          | 0xC0 (maximum)  |                 | 12.2  | 11.4 | 10.6 | 12.1  | 11.4 | 10.7 | 12.1  | 11.4 | 10.7 |      |
| Output power,<br>915 MHz | 0xC3 (10 dBm)   |                 | 11.0  | 10.3 | 9.5  | 11.0  | 10.3 | 9.5  | 11.0  | 10.3 | 9.6  |      |
|                          | 0xC6 (default)  |                 |       |      |      |       | 8.8  |      |       |      |      | dBm  |
|                          | 0x8D (0 dBm)    |                 | 1.9   | 1.0  | 0.3  | 1.9   | 1.0  | 0.3  | 1.9   | 1.1  | 0.3  |      |
|                          | 0x2D (-6 dBm)   |                 | -5.5  | -6.0 | -6.5 | -4.3  | -4.8 | -5.5 | -3.9  | -4.4 | -5.1 |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).

#### 5.69 Frequency Synthesizer Characteristics

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

MIN figures are given using a 27MHz crystal. TYP and MAX figures are given using a 26MHz crystal.

| PARAMETER                                      | TEST CONDITIONS             | MIN  | TYP                                 | MAX  | UNIT   |  |
|------------------------------------------------|-----------------------------|------|-------------------------------------|------|--------|--|
| Programmed frequency resolution <sup>(2)</sup> | 26- to 27-MHz crystal       | 397  | f <sub>XOSC</sub> / 2 <sup>16</sup> | 412  | Hz     |  |
| Synthesizer frequency tolerance <sup>(3)</sup> |                             |      | ±40                                 |      | ppm    |  |
|                                                | 50-kHz offset from carrier  |      | -95                                 |      |        |  |
|                                                | 100-kHz offset from carrier |      | -94                                 |      |        |  |
|                                                | 200-kHz offset from carrier |      | -94                                 |      |        |  |
|                                                | 500-kHz offset from carrier |      | -98                                 |      |        |  |
| RF camer phase hoise                           | 1-MHz offset from carrier   |      | -107                                |      | abc/Hz |  |
|                                                | 2-MHz offset from carrier   |      | -112                                |      |        |  |
|                                                | 5-MHz offset from carrier   |      | -118                                |      |        |  |
|                                                | 10-MHz offset from carrier  |      | -129                                |      |        |  |
| PLL turnon and hop time <sup>(4)</sup>         | Crystal oscillator running  | 85.1 | 88.4                                | 88.4 | μs     |  |
| PLL RX to TX settling time <sup>(5)</sup>      |                             | 9.3  | 9.6                                 | 9.6  | μs     |  |
| PLL TX to RX settling time <sup>(6)</sup>      |                             | 20.7 | 21.5                                | 21.5 | μs     |  |
| PLL calibration time <sup>(7)</sup>            |                             | 694  | 721                                 | 721  | μs     |  |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1). (1)

The resolution (in Hz) is equal for all frequency bands. (2)

(3) Depends on crystal used. Required accuracy (including temperature and aging) depends on frequency band and channel bandwidth and spacing.

Time from leaving the IDLE state until arriving in the RX, FSTXON, or TX state, when not performing calibration. (4)

Settling time for the 1-IF step from RX to TX Settling time for the 1-IF step from TX to RX (5)

(6)

Calibration can be initiated manually or automatically before entering or after leaving RX or TX. (7)

5.70 Typical RSSI\_offset Values

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

| DATA RATE (kBaud) | RSSI_OFFSET (dB) |         |  |
|-------------------|------------------|---------|--|
|                   | 433 MHz          | 868 MHz |  |
| 1.2               | 74               | 74      |  |
| 38.4              | 74               | 74      |  |
| 250               | 74               | 74      |  |
| 500               | 74               | 74      |  |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 7-1).



Figure 5-25. Typical RSSI Value vs Input Power Level for Different Data Rates at 868 MHz



## 6 Detailed Description

#### 6.1 Sub-1 GHz Radio

The implemented sub-1 GHz radio module is based on the industry-leading CC1101, requiring very few external components. Figure 6-1 shows a high-level block diagram of the implemented radio.



Figure 6-1. Sub-1 GHz Radio Block Diagram

The radio features a low-IF receiver. The received RF signal is amplified by a low-noise amplifier (LNA) and down-converted in quadrature to the intermediate frequency (IF). At IF, the I/Q signals are digitized. Automatic gain control (AGC), fine channel filtering, demodulation bit, and packet synchronization are performed digitally.

The transmitter part is based on direct synthesis of the RF. The frequency synthesizer includes a completely on-chip LC VCO and a 90° phase shifter for generating the I and Q LO signals to the down-conversion mixers in receive mode.

The 26-MHz crystal oscillator generates the reference frequency for the synthesizer, as well as clocks for the ADC and the digital part.

A memory mapped register interface is used for data access, configuration, and status request by the CPU.

The digital baseband includes support for channel configuration, packet handling, and data buffering.

For complete module descriptions, see the CC430 Family User's Guide.

## 6.2 CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-toregister operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses. The peripherals can be managed with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

#### 6.3 Operating Modes

The CC430 has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

Software can configure the following operating modes:

- Active mode (AM)
- All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
  - FLL loop control remains active
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - FLL loop control is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and FLL loop control and DCOCLK are disabled
  - DC generator of the DCO remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DC generator of the DCO is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
- CPU is disabled
- ACLK is disabled
- MCLK, FLL loop control, and DCOCLK are disabled
- DC generator of the DCO is disabled
- Crystal oscillator is stopped
- Complete data retention



#### 6.4 Interrupt Vector Addresses

The interrupt vectors and the power-up start address are located in the address range 0FFFFh-0FF80h (see Table 6-1). The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

asd

#### Table 6-1. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                                          | INTERRUPT FLAG                                                                                                     | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY    |
|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------|
| System Reset<br>Power-Up<br>External Reset<br>Watchdog Time-out, Password<br>Violation<br>Flash Memory Password Violation | WDTIFG, KEYV (SYSRSTIV) <sup>(1)(2)</sup>                                                                          | Reset               | 0FFFEh          | 63, highest |
| <b>System NMI</b><br>PMM<br>Vacant Memory Access<br>JTAG Mailbox                                                          | SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG,<br>VLRLIFG, VLRHIFG, VMAIFG, JMBNIFG,<br>JMBOUTIFG (SYSSNIV) <sup>(1)(3)</sup> | (Non)maskable       | 0FFFCh          | 62          |
| User NMI<br>NMI<br>Oscillator Fault<br>Flash Memory Access Violation                                                      | NMIIFG, OFIFG, ACCVIFG (SYSUNIV) <sup>(1)(3)</sup>                                                                 | (Non)maskable       | 0FFFAh          | 61          |
| Comparator_B                                                                                                              | Comparator_B Interrupt Flags (CBIV) <sup>(1)</sup>                                                                 | Maskable            | 0FFF8h          | 60          |
| Watchdog Interval Timer Mode                                                                                              | WDTIFG                                                                                                             | Maskable            | 0FFF6h          | 59          |
| USCI_A0 Receive or Transmit                                                                                               | UCA0RXIFG, UCA0TXIFG (UCA0IV) <sup>(1)</sup>                                                                       | Maskable            | 0FFF4h          | 58          |
| USCI_B0 Receive or Transmit                                                                                               | UCB0RXIFG, UCB0TXIFG, I <sup>2</sup> C Status Interrupt<br>Flags (UCB0IV) <sup>(1)</sup>                           | Maskable            | 0FFF2h          | 57          |
| ADC12_A<br>(Reserved on CC430F612x)                                                                                       | ADC12IFG0 ADC12IFG15 (ADC12IV) <sup>(1)</sup>                                                                      | Maskable            | 0FFF0h          | 56          |
| TAO                                                                                                                       | TA0CCR0 CCIFG0                                                                                                     | Maskable            | 0FFEEh          | 55          |
| TA0                                                                                                                       | TA0CCR1 CCIFG1 TA0CCR4 CCIFG4,<br>TA0IFG (TA0IV) <sup>(1)</sup>                                                    | Maskable            | 0FFECh          | 54          |
| RF1A CC1101-based Radio                                                                                                   | Radio Interface Interrupt Flags (RF1AIFIV)<br>Radio Core Interrupt Flags (RF1AIV)                                  | Maskable            | 0FFEAh          | 53          |
| DMA                                                                                                                       | DMA0IFG, DMA1IFG, DMA2IFG (DMAIV) <sup>(1)</sup>                                                                   | Maskable            | 0FFE8h          | 52          |
| TA1                                                                                                                       | TA1CCR0 CCIFG0                                                                                                     | Maskable            | 0FFE6h          | 51          |
| TA1                                                                                                                       | TA1CCR1 CCIFG1 TA1CCR2 CCIFG2,<br>TA1IFG (TA1IV) <sup>(1)</sup>                                                    | Maskable            | 0FFE4h          | 50          |
| I/O Port P1                                                                                                               | P1IFG.0 to P1IFG.7 (P1IV) <sup>(1)</sup>                                                                           | Maskable            | 0FFE2h          | 49          |
| I/O Port P2                                                                                                               | P2IFG.0 to P2IFG.7 (P2IV) <sup>(1)</sup>                                                                           | Maskable            | 0FFE0h          | 48          |
| LCD_B<br>(Reserved on CC430F513x)                                                                                         | LCD_B Interrupt Flags (LCDBIV) <sup>(1)</sup>                                                                      | Maskable            | 0FFDEh          | 47          |
| RTC_A                                                                                                                     | RTCRDYIFG, RTCTEVIFG, RTCAIFG,<br>RT0PSIFG, RT1PSIFG (RTCIV) <sup>(1)</sup>                                        | Maskable            | 0FFDCh          | 46          |
| AES                                                                                                                       | AESRDYIFG                                                                                                          | Maskable            | 0FFDAh          | 45          |
|                                                                                                                           |                                                                                                                    |                     | 0FFD8h          | 44          |
| Reserved                                                                                                                  | Reserved <sup>(4)</sup>                                                                                            |                     | :               | :           |
|                                                                                                                           |                                                                                                                    |                     | 0FF80h          | 0, lowest   |

Multiple source flags (1)

A reset is generated if the CPU tries to fetch instructions from within peripheral space. (2)

(Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.

(3) (4) Reserved interrupt vectors at addresses are not used in this device and can be used for regular program code if necessary. To maintain compatibility with other devices, reserve these locations.

#### 6.5 Memory Organization

Table 6-2 summarizes the memory map of the devices.

|                           |               | CC430F6137<br>CC430F6127<br>CC430F5137 <sup>(1)</sup> | CC430F6126 <sup>(1)</sup> | CC430F6135<br>CC430F6125<br>CC430F5135 <sup>(1)</sup> | CC430F5133 <sup>(1)</sup> |
|---------------------------|---------------|-------------------------------------------------------|---------------------------|-------------------------------------------------------|---------------------------|
| Main Memory<br>(flash)    | Total<br>Size | 32KB                                                  | 32KB                      | 16KB                                                  | 8KB                       |
| Main: Interrupt<br>vector |               | 00FFFFh-00FF80h                                       | 00FFFFh-00FF80h           | 00FFFFh-00FF80h                                       | 00FFFFh-00FF80h           |
| Main: code<br>memory      | Bank 0        | 32KB<br>00FFFFh–008000h                               | 32KB<br>00FFFFh–008000h   | 16KB<br>00FFFFh–00C000h                               | 8KB<br>00FFFFh–00E000h    |
| RAM                       | Total<br>Size | 4KB                                                   | 2KB                       | 2KB                                                   | 2KB                       |
|                           | Sect 1        | 2KB<br>002BFFh–002400h                                | not available             | not available                                         | not available             |
|                           | Sect 0        | 2KB<br>0023FFh–001C00h                                | 2KB<br>0023FFh–001C00h    | 2KB<br>0023FFh-001C00h                                | 2KB<br>0023FFh–001C00h    |
| Device                    |               | 128 B<br>001AFFh–001A80h                              | 128 B<br>001AFFh–001A80h  | 128 B<br>001AFFh–001A80h                              | 128 B<br>001AFFh–001A80h  |
| Descriptor                |               | 128 B<br>001A7Fh–001A00h                              | 128 B<br>001A7Fh–001A00h  | 128 B<br>001A7Fh–001A00h                              | 128 B<br>001A7Fh–001A00h  |
|                           | Info A        | 128 B<br>0019FFh–001980h                              | 128 B<br>0019FFh–001980h  | 128 B<br>0019FFh–001980h                              | 128 B<br>0019FFh–001980h  |
| Information               | Info B        | 128 B<br>00197Fh–001900h                              | 128 B<br>00197Fh–001900h  | 128 B<br>00197Fh–001900h                              | 128 B<br>00197Fh–001900h  |
| memory (flash)            | Info C        | 128 B<br>0018FFh–001880h                              | 128 B<br>0018FFh–001880h  | 128 B<br>0018FFh–001880h                              | 128 B<br>0018FFh–001880h  |
|                           | Info D        | 128 B<br>00187Fh–001800h                              | 128 B<br>00187Fh–001800h  | 128 B<br>00187Fh–001800h                              | 128 B<br>00187Fh–001800h  |
|                           | BSL 3         | 512 B<br>0017FFh–001600h                              | 512 B<br>0017FFh–001600h  | 512 B<br>0017FFh–001600h                              | 512 B<br>0017FFh–001600h  |
| Bootloader                | BSL 2         | 512 B<br>0015FFh–001400h                              | 512 B<br>0015FFh–001400h  | 512 B<br>0015FFh–001400h                              | 512 B<br>0015FFh–001400h  |
| (BSL) memory<br>(flash)   | BSL 1         | 512 B<br>0013FFh–001200h                              | 512 B<br>0013FFh–001200h  | 512 B<br>0013FFh–001200h                              | 512 B<br>0013FFh–001200h  |
|                           | BSL 0         | 512 B<br>0011FFh–001000h                              | 512 B<br>0011FFh–001000h  | 512 B<br>0011FFh–001000h                              | 512 B<br>0011FFh–001000h  |
| Peripherals               |               | 4KB<br>000FFFh–0h                                     | 4KB<br>000FFFh–0h         | 4KB<br>000FFFh-0h                                     | 4KB<br>000FFFh–0h         |

#### Table 6-2. Memory Organization

(1) All memory regions not specified here are vacant memory, and any access to them causes a Vacant Memory Interrupt.



#### 6.6 Bootloader (BSL)

The BSL enables users to program the flash memory or RAM using various serial interfaces. Table 6-3 lists the pin requirements. Access to the device memory through the BSL is protected by a user-defined password. BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For a complete description of the features of the BSL and its implementation, see *MSP430 Programming With the Bootloader (BSL)*.

| DEVICE SIGNAL   | BSL FUNCTION          |  |
|-----------------|-----------------------|--|
| RST/NMI/SBWTDIO | Entry sequence signal |  |
| TEST/SBWTCK     | Entry sequence signal |  |
| P1.6            | Data transmit         |  |
| P1.5            | Data receive          |  |
| VCC             | Power supply          |  |
| VSS             | Ground supply         |  |

#### Table 6-3. UART BSL Pin Requirements and Functions

#### 6.7 JTAG Operation

#### 6.7.1 JTAG Standard Interface

The CC430 family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. Table 6-4 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide*. For a complete description of the features of the JTAG interface and its implementation, see *MSP430 Programming With the JTAG Interface*.

| DEVICE SIGNAL   | DIRECTION | FUNCTION                    |
|-----------------|-----------|-----------------------------|
| PJ.3/TCK        | IN        | JTAG clock input            |
| PJ.2/TMS        | IN        | JTAG state control          |
| PJ.1/TDI/TCLK   | IN        | JTAG data input, TCLK input |
| PJ.0/TDO        | OUT       | JTAG data output            |
| TEST/SBWTCK     | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO | IN        | External reset              |
| VCC             |           | Power supply                |
| VSS             |           | Ground supply               |

#### Table 6-4. JTAG Pin Requirements and Functions

## 6.7.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the CC430 family supports the two wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. Table 6-5 lists the Spy-Bi-Wire interface pin requirements. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide*. For a complete description of the features of the JTAG interface and its implementation, see *MSP430 Programming With the JTAG Interface*.

| DEVICE SIGNAL   | DIRECTION | FUNCTION                      |
|-----------------|-----------|-------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input       |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input/output |
| VCC             |           | Power supply                  |
| VSS             |           | Ground supply                 |

#### Table 6-5. Spy-Bi-Wire Pin Requirements and Functions

#### 6.8 Flash Memory

The flash memory can be programmed through the JTAG port, Spy-Bi-Wire (SBW), or in-system by the CPU. The CPU can perform single-byte, single-word, and long-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (Info A to Info D) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments Info A to Info D can be erased individually, or as a group with the main memory segments. Segments Info A to Info D are also called *information memory*.
- Segment A can be locked separately.

#### 6.9 RAM

The RAM is made up of n sectors. Each sector can be completely powered down to save leakage; however, all data are lost. Features of the RAM include:

- RAM has n sectors of 2KB each.
- Each sector 0 to n can be completely disabled; however, data retention is lost.
- Each sector 0 to n automatically enters low power retention mode when possible.



#### 6.10 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. The peripherals can be managed using all instructions. For complete module descriptions, see the *CC430 Family User's Guide*.

#### 6.10.1 Oscillator and System Clock

The Unified Clock System (UCS) module includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator (VLO), an internal trimmed low-frequency oscillator (REFO), an integrated internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator. The UCS module is designed to meet the requirements of both low system cost and low-power consumption. The UCS module features digital frequency locked loop (FLL) hardware that, in conjunction with a digital modulator, stabilizes the DCO frequency to a programmable multiple of the watch crystal frequency. The internal DCO provides a fast turnon clock source and stabilizes in less than 5 µs. The UCS module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal, a high-frequency crystal, the internal low-frequency oscillator (VLO), or the trimmed low-frequency oscillator (REFO).
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced by same sources made available to ACLK.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources made available to ACLK.
- ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, ACLK/8, ACLK/16, ACLK/32.

#### 6.10.2 Power-Management Module (PMM)

The PMM includes an integrated voltage regulator that supplies the core voltage to the device and contains programmable output levels to provide for power optimization. The PMM also includes supply voltage supervisor (SVS) and supply voltage monitoring (SVM) circuitry, as well as brownout protection. The brownout circuit is implemented to provide the proper internal reset signal to the device during power-on and power-off. The SVS/SVM circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (the device is not automatically reset). SVS and SVM circuitry is available on the primary supply and core supply.

#### 6.10.3 Digital I/O

Up to five 8-bit I/O ports are implemented: ports P1 through P5.

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Programmable pullup or pulldown on all ports.
- Programmable drive strength on all ports.
- Edge-selectable interrupt input capability for all the eight bits of ports P1 and P2.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise (P1 through P5) or word-wise in pairs (PA and PB).

## 6.10.4 Port Mapping Controller

The port mapping controller allows the flexible and reconfigurable mapping of digital functions to port pins of ports P1 through P3 (see Table 6-6). Table 6-7 lists the default settings for all pins that support port mapping.

| VALUE            | PxMAPy MNEMONIC | INPUT PIN FUNCTION<br>(PxDIR.y = 0)         | OUTPUT PIN FUNCTION<br>(PxDIR.y = 1)                                     |  |  |
|------------------|-----------------|---------------------------------------------|--------------------------------------------------------------------------|--|--|
| 0                | PM_NONE         | None                                        | DVSS                                                                     |  |  |
| 1 <sup>(1)</sup> | PM_CBOUT0       | -                                           | Comparator_B output (on TA0 clock input)                                 |  |  |
|                  | PM_TA0CLK       | TA0 clock input                             | _                                                                        |  |  |
| 2 <sup>(1)</sup> | PM_CBOUT1       | -                                           | Comparator_B output (on TA1 clock input)                                 |  |  |
|                  | PM_TA1CLK       | TA1 clock input                             | -                                                                        |  |  |
| 3                | PM_ACLK         | None                                        | ACLK output                                                              |  |  |
| 4                | PM_MCLK         | None                                        | MCLK output                                                              |  |  |
| 5                | PM_SMCLK        | None                                        | SMCLK output                                                             |  |  |
| 6                | PM_RTCCLK       | None                                        | RTCCLK output                                                            |  |  |
| <b>-</b> (1)     | PM_ADC12CLK     | -                                           | ADC12CLK output                                                          |  |  |
| 1.17             | PM_DMAE0        | DMA external trigger input                  | -                                                                        |  |  |
| 8                | PM_SVMOUT       | None                                        | SVM output                                                               |  |  |
| 9                | PM_TA0CCR0A     | TA0 CCR0 capture input CCI0A                | TA0 CCR0 compare output Out0                                             |  |  |
| 10               | PM_TA0CCR1A     | TA0 CCR1 capture input CCI1A                | TA0 CCR1 compare output Out1                                             |  |  |
| 11               | PM_TA0CCR2A     | TA0 CCR2 capture input CCI2A                | TA0 CCR2 compare output Out2                                             |  |  |
| 12               | PM_TA0CCR3A     | TA0 CCR3 capture input CCI3A                | TA0 CCR3 compare output Out3                                             |  |  |
| 13               | PM_TA0CCR4A     | TA0 CCR4 capture input CCI4A                | TA0 CCR4 compare output Out4                                             |  |  |
| 14               | PM_TA1CCR0A     | TA1 CCR0 capture input CCI0A                | TA1 CCR0 compare output Out0                                             |  |  |
| 15               | PM_TA1CCR1A     | TA1 CCR1 capture input CCI1A                | TA1 CCR1 compare output Out1                                             |  |  |
| 16               | PM_TA1CCR2A     | TA1 CCR2 capture input CCI2A                | TA1 CCR2 compare output Out2                                             |  |  |
| 47(2)            | PM_UCA0RXD      | USCI_A0 UART RXD (directi                   | on controlled by USCI – input)                                           |  |  |
| 17/              | PM_UCA0SOMI     | USCI_A0 SPI slave out master                | in (direction controlled by USCI)                                        |  |  |
| 10(2)            | PM_UCA0TXD      | USCI_A0 UART TXD (direction                 | on controlled by USCI – output)                                          |  |  |
| 10(-)            | PM_UCA0SIMO     | USCI_A0 SPI slave in master of              | out (direction controlled by USCI)                                       |  |  |
| 40(3)            | PM_UCA0CLK      | USCI_A0 clock input/output                  | (direction controlled by USCI)                                           |  |  |
| 19(*)            | PM_UCB0STE      | USCI_B0 SPI slave transmit enable           | (direction controlled by USCI - input)                                   |  |  |
| 20(4)            | PM_UCB0SOMI     | USCI_B0 SPI slave out master                | in (direction controlled by USCI)                                        |  |  |
| 2017             | PM_UCB0SCL      | USCI_B0 I <sup>2</sup> C clock (open drain  | and direction controlled by USCI)                                        |  |  |
| 24 (4)           | PM_UCB0SIMO     | USCI_B0 SPI slave in master of              | out (direction controlled by USCI)                                       |  |  |
| 2107             | PM_UCB0SDA      | USCI_B0 I <sup>2</sup> C data (open drain a | and direction controlled by USCI)                                        |  |  |
| 22 (5)           | PM_UCB0CLK      | USCI_B0 clock input/output                  | (direction controlled by USCI)                                           |  |  |
| 22(*)            | PM_UCA0STE      | USCI_A0 SPI slave transmit enable           | USCI_A0 SPI slave transmit enable (direction controlled by USCI – input) |  |  |
| 23               | PM_RFGDO0       | Radio GDO0 (directio                        | Radio GDO0 (direction controlled by Radio)                               |  |  |
| 24               | PM_RFGDO1       | Radio GDO1 (direction controlled by Radio)  |                                                                          |  |  |
| 25               | PM_RFGDO2       | Radio GDO2 (directio                        | Radio GDO2 (direction controlled by Radio)                               |  |  |
|                  |                 |                                             |                                                                          |  |  |

#### Table 6-6. Port Mapping, Mnemonics and Functions

(1) Input or output function is selected by the corresponding setting in the port direction register PxDIR.

(2) UART or SPI functionality is determined by the selected USCI mode.

(3) UCA0CLK function takes precedence over UCB0STE function. If the mapped pin is required as UCA0CLK input or output, USCI\_B0 is forced to 3-wire SPI mode even if 4-wire mode is selected.

(4) SPI or I<sup>2</sup>C functionality is determined by the selected USCI mode. In case the I<sup>2</sup>C functionality is selected the output of the mapped pin drives only the logical 0 to V<sub>SS</sub> level.

(5) UCB0CLK function takes precedence over UCA0STE function. If the mapped pin is required as UCB0CLK input or output, USCI\_A0 is forced to 3-wire SPI mode even if 4-wire mode is selected.

#### JAJSG42I – MAY 2009 – REVISED SEPTEMBER 2018

#### Table 6-6. Port Mapping, Mnemonics and Functions (continued)

| VALUE                    | PxMAPy MNEMONIC | INPUT PIN FUNCTION<br>(PxDIR.y = 0)                                                                                        | OUTPUT PIN FUNCTION<br>(PxDIR.y = 1) |  |
|--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|
| 26                       | Reserved        | None                                                                                                                       | DVSS                                 |  |
| 27                       | Reserved        | None                                                                                                                       | DVSS                                 |  |
| 28                       | Reserved        | None                                                                                                                       | DVSS                                 |  |
| 29                       | Reserved        | None                                                                                                                       | DVSS                                 |  |
| 30                       | Reserved        | None                                                                                                                       | DVSS                                 |  |
| 31 (0FFh) <sup>(6)</sup> | PM_ANALOG       | Disables the output driver and the input Schmitt-trigger to prevent parasitic cross currents when applying analog signals. |                                      |  |

(6) The value of the PM\_ANALOG mnemonic is set to 0FFh. The port mapping registers are only 5 bits wide and the upper bits are ignored, resulting in a read value of 31.

| PIN         | PxMAPy MNEMONIC        | INPUT PIN FUNCTION<br>(PxDIR.y = 0)                                                                                                | OUTPUT PIN FUNCTION<br>(PxDIR.y = 1)                                     |  |
|-------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|
| P1.0/P1MAP0 | PM_RFGDO0              | None                                                                                                                               | Radio GDO0                                                               |  |
| P1.1/P1MAP1 | PM_RFGDO2              | None                                                                                                                               | Radio GDO2                                                               |  |
| P1.2/P1MAP2 | PM_UCB0SOMI/PM_UCB0SCL | USCI_B0 SPI slave out master i<br>USCI_B0 I <sup>2</sup> C clock (open drain a                                                     | n (direction controlled by USCI),<br>and direction controlled by USCI)   |  |
| P1.3/P1MAP3 | PM_UCB0SIMO/PM_UCB0SDA | USCI_B0 SPI slave in master ou<br>USCI_B0 I <sup>2</sup> C data (open drain a                                                      | ut (direction controlled by USCI),<br>nd direction controlled by USCI)   |  |
| P1.4/P1MAP4 | PM_UCB0CLK/PM_UCA0STE  | USCI_B0 clock input/output (<br>USCI_A0 SPI slave transmit enable                                                                  | direction controlled by USCI),<br>(direction controlled by USCI – input) |  |
| P1.5/P1MAP5 | PM_UCA0RXD/PM_UCA0SOMI | USCI_A0 UART RXD (direction<br>USCI_A0 SPI slave out master                                                                        | on controlled by USCI – input),<br>in (direction controlled by USCI)     |  |
| P1.6/P1MAP6 | PM_UCA0TXD/PM_UCA0SIMO | USCI_A0 UART TXD (direction USCI_A0 SPI slave in master or                                                                         | n controlled by USCI – output),<br>ut (direction controlled by USCI)     |  |
| P1.7/P1MAP7 | PM_UCA0CLK/PM_UCB0STE  | USCI_A0 clock input/output (direction controlled by USCI),<br>USCI_B0 SPI slave transmit enable (direction controlled by USCI – ir |                                                                          |  |
| P2.0/P2MAP0 | PM_CBOUT1/PM_TA1CLK    | TA1 clock input                                                                                                                    | Comparator_B output                                                      |  |
| P2.1/P2MAP1 | PM_TA1CCR0A            | TA1 CCR0 capture input CCI0A                                                                                                       | TA1 CCR0 compare output Out0                                             |  |
| P2.2/P2MAP2 | PM_TA1CCR1A            | TA1 CCR1 capture input CCI1A                                                                                                       | TA1 CCR1 compare output Out1                                             |  |
| P2.3/P2MAP3 | PM_TA1CCR2A            | TA1 CCR2 capture input CCI2A                                                                                                       | TA1 CCR2 compare output Out2                                             |  |
| P2.4/P2MAP4 | PM_RTCCLK              | None                                                                                                                               | RTCCLK output                                                            |  |
| P2.5/P2MAP5 | PM_SVMOUT              | None                                                                                                                               | SVM output                                                               |  |
| P2.6/P2MAP6 | PM_ACLK                | None                                                                                                                               | ACLK output                                                              |  |
| P2.7/P2MAP7 | PM_ADC12CLK/PM_DMAE0   | DMA external trigger input                                                                                                         | ADC12CLK output                                                          |  |
| P3.0/P3MAP0 | PM_CBOUT0/PM_TA0CLK    | TA0 clock input                                                                                                                    | Comparator_B output                                                      |  |
| P3.1/P3MAP1 | PM_TA0CCR0A            | TA0 CCR0 capture input CCI0A                                                                                                       | TA0 CCR0 compare output Out0                                             |  |
| P3.2/P3MAP2 | PM_TA0CCR1A            | TA0 CCR1 capture input CCI1A                                                                                                       | TA0 CCR1 compare output Out1                                             |  |
| P3.3/P3MAP3 | PM_TA0CCR2A            | TA0 CCR2 capture input CCI2A                                                                                                       | TA0 CCR2 compare output Out2                                             |  |
| P3.4/P3MAP4 | PM_TA0CCR3A            | TA0 CCR3 capture input CCI3A                                                                                                       | TA0 CCR3 compare output Out3                                             |  |
| P3.5/P3MAP5 | PM_TA0CCR4A            | TA0 CCR4 capture input CCI4A                                                                                                       | TA0 CCR4 compare output Out4                                             |  |
| P3.6/P3MAP6 | PM_RFGDO1              | None                                                                                                                               | Radio GDO1                                                               |  |
| P3.7/P3MAP7 | PM_SMCLK               | None                                                                                                                               | SMCLK output                                                             |  |

## Table 6-7. Default Mapping

## 6.10.5 System Module (SYS)

The SYS module handles many of the system functions within the device. These functions include power on reset and power up clear handling, NMI source selection and management, reset interrupt vector generators (see Table 6-8), bootloader entry mechanisms, and configuration management (device descriptors). SYS also includes a data exchange mechanism through JTAG called a JTAG mailbox that can be used in the application.

| INTERRUPT VECTOR REGISTER | ADDRESS | INTERRUPT EVENT                     | VALUE      | PRIORITY |
|---------------------------|---------|-------------------------------------|------------|----------|
|                           |         | No interrupt pending                | 00h        |          |
|                           |         | Brownout (BOR)                      | 02h        | Highest  |
|                           |         | RST/NMI (POR)                       | 04h        |          |
|                           |         | PMMSWBOR (BOR)                      | 06h        |          |
|                           | -       | Reserved                            | 08h        |          |
|                           | -       | Security violation (BOR)            | 0Ah        |          |
|                           |         | SVSL (POR)                          | 0Ch        |          |
|                           |         | SVSH (POR)                          | 0Eh        |          |
|                           | 01056   | SVML_OVP (POR)                      | 10h        |          |
| SYSKSTIV, System Reset    | UI9En   | SVMH_OVP (POR)                      | 12h        |          |
|                           | -       | PMMSWPOR (POR)                      | 14h        |          |
|                           |         | WDT time-out (PUC)                  | 16h        |          |
|                           | -       | WDT password violation (PUC)        | 18h        |          |
|                           |         | KEYV flash password violation (PUC) | 1Ah        |          |
|                           |         | Reserved                            | 1Ch        |          |
|                           |         | Peripheral area fetch (PUC)         | 1Eh        |          |
|                           | -       | PMM password violation (PUC)        | 20h        |          |
|                           | -       | Reserved                            | 22h to 3Eh | Lowest   |
|                           | -       | No interrupt pending                | 00h        |          |
|                           |         | SVMLIFG                             | 02h        | Highest  |
|                           | -       | SVMHIFG                             | 04h        |          |
|                           | -       | DLYLIFG                             | 06h        |          |
|                           |         | DLYHIFG                             | 08h        |          |
| SYSSNIV, System NMI       | 019Ch   | VMAIFG                              | 0Ah        |          |
|                           |         | JMBINIFG                            | 0Ch        |          |
|                           | -       | JMBOUTIFG                           | 0Eh        |          |
|                           | -       | VLRLIFG                             | 10h        |          |
|                           |         | VLRHIFG                             | 12h        |          |
|                           |         | Reserved                            | 14h to 1Eh | Lowest   |
|                           |         | No interrupt pending                | 00h        |          |
|                           | -       | NMIIFG                              | 02h        | Highest  |
| SYSUNIV, User NMI         | 019Ah   | OFIFG                               | 04h        |          |
|                           |         | ACCVIFG                             | 06h        |          |
|                           |         | Reserved                            | 08h to 1Eh | Lowest   |

## Table 6-8. System Module Interrupt Vector Registers



#### 6.10.6 DMA Controller

The DMA controller allows movement of data from one memory address to another without CPU intervention. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral. Table 6-9 lists the available triggers for DMA operation.

| TRICOFR | CHANNEL                  |                          |                          |  |  |
|---------|--------------------------|--------------------------|--------------------------|--|--|
| TRIGGER | 0                        | 1                        | 2                        |  |  |
| 0       | DMAREQ                   | DMAREQ                   | DMAREQ                   |  |  |
| 1       | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            |  |  |
| 2       | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            |  |  |
| 3       | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            |  |  |
| 4       | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            |  |  |
| 5       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 6       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 7       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 8       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 9       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 10      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 11      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 12      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 13      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 14      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 15      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 16      | UCA0RXIFG                | UCA0RXIFG                | UCA0RXIFG                |  |  |
| 17      | UCA0TXIFG                | UCA0TXIFG                | UCA0TXIFG                |  |  |
| 18      | UCB0RXIFG                | UCB0RXIFG                | UCB0RXIFG                |  |  |
| 19      | UCB0TXIFG                | UCB0TXIFG                | UCB0TXIFG                |  |  |
| 20      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 21      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 22      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 23      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 24      | ADC12IFGx <sup>(2)</sup> | ADC12IFGx <sup>(2)</sup> | ADC12IFGx <sup>(2)</sup> |  |  |
| 25      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 26      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 27      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 28      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 29      | MPY ready                | MPY ready                | MPY ready                |  |  |
| 30      | DMA2IFG                  | DMA0IFG                  | DMA1IFG                  |  |  |
| 31      | DMAE0                    | DMAE0                    | DMAE0                    |  |  |

#### Table 6-9. DMA Trigger Assignments<sup>(1)</sup>

(1) Reserved DMA triggers may be used by other devices in the family. Reserved DMA triggers will not cause any DMA trigger event when selected.

(2) Only on CC430F613x and CC430F513x. Reserved on CC430F612x.

## 6.10.7 Watchdog Timer (WDT\_A)

The primary function of the watchdog timer is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the timer can be configured as an interval timer and can generate interrupts at selected time intervals.

#### 6.10.8 CRC16

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 module signature is based on the CRC-CCITT standard.

#### 6.10.9 Hardware Multiplier

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-, 24-, 16-, and 8-bit operands. The module supports signed and unsigned multiplication as well as signed and unsigned multiply-and-accumulate operations.

#### 6.10.10 AES128 Accelerator

The AES accelerator module performs encryption and decryption of 128-bit data with 128-bit keys according to the Advanced Encryption Standard (AES) (FIPS PUB 197) in hardware.

#### 6.10.11 Universal Serial Communication Interface (USCI)

The USCI module is used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3-pin or 4-pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baud-rate detection, and IrDA.

The USCI\_An module provides support for SPI (3-pin or 4-pin), UART, enhanced UART, and IrDA.

The USCI\_Bn module provides support for SPI (3-pin or 4-pin) and I<sup>2</sup>C.

One USCI\_A0 and one USCI\_B0 modules are implemented.


#### 6.10.12 TA0

TA0 is a 16-bit timer/counter (Timer\_A type) with five capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing. TA0 also has extensive interrupt capabilities (see Table 6-10). Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| DEVICE INPUT SIGNAL           | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL                            |
|-------------------------------|-------------------|--------------|-------------------------|----------------------------------------------------|
| PM_TA0CLK                     | TACLK             |              |                         |                                                    |
| ACLK (internal)               | ACLK              | Timor        |                         |                                                    |
| SMCLK (internal)              | SMCLK             | Timer        | NA NA                   |                                                    |
| RFCLK/192 <sup>(1)</sup>      | INCLK             |              |                         |                                                    |
| PM_TA0CCR0A                   | CCI0A             |              |                         | PM_TA0CCR0A                                        |
| DV <sub>SS</sub>              | CCI0B             | CCDO         | TAO                     |                                                    |
| DV <sub>SS</sub>              | GND               | CCRU         | TAU                     |                                                    |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR1A                   | CCI1A             |              |                         | PM_TA0CCR1A                                        |
| CBOUT (internal)              | CCI1B             | CCR1         | TA1                     | ADC12 (internal) <sup>(2)</sup><br>ADC12SHSx = {1} |
| DV <sub>SS</sub>              | GND               |              |                         |                                                    |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR2A                   | CCI2A             | CCR2         | TA2                     | PM_TA0CCR2A                                        |
| ACLK (internal)               | CCI2B             |              |                         |                                                    |
| DV <sub>SS</sub>              | GND               |              |                         |                                                    |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR3A                   | CCI3A             |              | TA3                     | PM_TA0CCR3A                                        |
| GDO1 from Radio<br>(internal) | CCI3B             | CCR3         |                         |                                                    |
| DV <sub>SS</sub>              | GND               |              |                         |                                                    |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |
| PM_TA0CCR4A                   | CCI4A             |              |                         | PM_TA0CCR4A                                        |
| GDO2 from Radio<br>(internal) | CCI4B             | CCR4         | TA4                     |                                                    |
| DV <sub>SS</sub>              | GND               |              |                         |                                                    |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |

#### Table 6-10. TA0 Signal Connections

(1) If a different RFCLK divider setting is selected for a radio GDO output, this divider setting is also used for the Timer\_A INCLK.

(2) Only on CC430F613x and CC430F513x

### 6.10.13 TA1

TA1 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers. TA1 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-11). TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| DEVICE INPUT SIGNAL            | VICE INPUT SIGNAL MODULE INPUT NAME MODULE BLOCK MODULE OUT |          | DEVICE OUTPUT<br>SIGNAL |                            |
|--------------------------------|-------------------------------------------------------------|----------|-------------------------|----------------------------|
|                                |                                                             |          | SIGNAL                  | PZ                         |
| PM_TA1CLK                      | TACLK                                                       |          |                         |                            |
| ACLK (internal)                | ACLK                                                        | Timor    | NA                      |                            |
| SMCLK (internal)               | SMCLK                                                       | Timer    | INA                     |                            |
| RFCLK/192 <sup>(1)</sup>       | INCLK                                                       |          |                         |                            |
| PM_TA1CCR0A                    | CCI0A                                                       | CCR0     | ТАО                     | PM_TA1CCR0A                |
| RF Async. Output<br>(internal) | CCI0B                                                       |          |                         | RF Async. Input (internal) |
| DV <sub>SS</sub>               | GND                                                         |          |                         |                            |
| DV <sub>CC</sub>               | V <sub>CC</sub>                                             |          |                         |                            |
| PM_TA1CCR1A                    | CCI1A                                                       |          | TA1                     | PM_TA1CCR1A                |
| CBOUT (internal)               | CCI1B                                                       |          |                         |                            |
| DV <sub>SS</sub>               | GND                                                         | CCRT     |                         |                            |
| DV <sub>CC</sub>               | V <sub>CC</sub>                                             |          |                         |                            |
| PM_TA1CCR2A                    | CCI2A                                                       | CCR2 TA2 |                         | PM_TA1CCR2A                |
| ACLK (internal)                | CCI2B                                                       |          | TAO                     |                            |
| DV <sub>SS</sub>               | GND                                                         |          |                         |                            |
| DV <sub>CC</sub>               | V <sub>CC</sub>                                             |          |                         |                            |

| Table | 6-11                        | TA1 | Signal | Connections |
|-------|-----------------------------|-----|--------|-------------|
| Iabic | <b>U</b> <sup>-</sup> I I . | 171 | Signal | Connections |

(1) If a different RFCLK divider setting is selected for a radio GDO output, this divider setting is also used for the Timer\_A INCLK.

## 6.10.14 Real-Time Clock (RTC\_A)

The RTC\_A module can be used as a general-purpose 32-bit counter (counter mode) or as an integrated real-time clock (RTC) (calendar mode). In counter mode, the RTC\_A also includes two independent 8-bit timers that can be cascaded to form a 16-bit timer/counter. Both timers can be read and written by software. Calendar mode integrates an internal calendar which compensates for months with less than 31 days and includes leap year correction. The RTC\_A also supports flexible alarm functions and offset-calibration hardware.

#### 6.10.15 Voltage Reference (REF)

REF generates all of the critical reference voltages that can be used by the various analog peripherals in the device. These peripherals include the ADC12\_A, LCD\_B, and COMP\_B modules.

## 6.10.16 LCD\_B (Only CC430F613x and CC430F612x)

The LCD\_B driver generates the segment and common signals required to drive a liquid crystal display (LCD). The LCD\_B controller has dedicated data memories to hold segment drive information. Common and segment signals are generated as defined by the mode. Static, 2-, 3-, and 4-mux LCDs are supported. The module can provide a LCD voltage independent of the supply voltage with its integrated charge pump. It is possible to control the level of the LCD voltage and thus contrast by software. The module also provides an automatic blinking capability for individual segments.



## 6.10.17 Comparator\_B

The primary function of the Comparator\_B module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

#### 6.10.18 ADC12\_A (Only CC430F613x and CC430F513x)

The ADC12\_A module supports fast 12-bit analog-to-digital conversions. The module implements a 12-bit SAR core, sample select control, reference generator, and a 16-word conversion-and-control buffer. The conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without any CPU intervention.

#### 6.10.19 Embedded Emulation Module (EEM) (S Version)

The EEM supports real-time in-system debugging. The S version of the EEM has the following features:

- Three hardware triggers or breakpoints on memory access
- One hardware trigger or breakpoint on CPU register write access
- · Up to four hardware triggers can be combined to form complex triggers or breakpoints
- One cycle counter
- Clock control on module level

#### 6.10.20 Peripheral File Map

Table 6-12 lists the base address for the registers of each peripheral.

| MODULE NAME                                                      | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|------------------------------------------------------------------|--------------|-------------------------|
| Special Functions (see Table 6-13)                               | 0100h        | 000h-01Fh               |
| PMM (see Table 6-14)                                             | 0120h        | 000h-00Fh               |
| Flash Control (see Table 6-15)                                   | 0140h        | 000h-00Fh               |
| CRC16 (see Table 6-16)                                           | 0150h        | 000h-007h               |
| RAM Control (see Table 6-17)                                     | 0158h        | 000h-001h               |
| Watchdog (see Table 6-18)                                        | 015Ch        | 000h–001h               |
| UCS (see Table 6-19)                                             | 0160h        | 000h-01Fh               |
| SYS (see Table 6-20)                                             | 0180h        | 000h-01Fh               |
| Shared Reference (see Table 6-21)                                | 01B0h        | 000h–001h               |
| Port Mapping Control (see Table 6-22)                            | 01C0h        | 000h–007h               |
| Port Mapping Port P1 (see Table 6-23)                            | 01C8h        | 000h–007h               |
| Port Mapping Port P2 (see Table 6-24)                            | 01D0h        | 000h–007h               |
| Port Mapping Port P3 (see Table 6-25)                            | 01D8h        | 000h–007h               |
| Port P1, P2 (see Table 6-26)                                     | 0200h        | 000h-01Fh               |
| Port P3, P4 (see Table 6-27)<br>(P4 not available on CC430F513x) | 0220h        | 000h–01Fh               |
| Port P5 (see Table 6-28)                                         | 0240h        | 000h-01Fh               |
| Port PJ (see Table 6-29)                                         | 0320h        | 000h-01Fh               |
| TA0 (see Table 6-30)                                             | 0340h        | 000h-03Fh               |
| TA1 (see Table 6-31)                                             | 0380h        | 000h-03Fh               |
| RTC_A (see Table 6-32)                                           | 04A0h        | 000h-01Fh               |
| 32-Bit Hardware Multiplier (see Table 6-33)                      | 04C0h        | 000h-02Fh               |
| DMA Module Control (see Table 6-34)                              | 0500h        | 000h-00Fh               |
| DMA Channel 0 (see Table 6-35)                                   | 0510h        | 000h-00Fh               |
| DMA Channel 1 (see Table 6-36)                                   | 0520h        | 000h-00Fh               |
| DMA Channel 2 (see Table 6-37)                                   | 0530h        | 000h-00Fh               |
| USCI_A0 (see Table 6-38)                                         | 05C0h        | 000h-01Fh               |
| USCI_B0 (see Table 6-39)                                         | 05E0h        | 000h-01Fh               |
| ADC12 (see Table 6-40)<br>(only CC430F613x and CC430F513x)       | 0700h        | 000h-03Fh               |
| Comparator_B (see Table 6-41)                                    | 08C0h        | 000h-00Fh               |
| AES Accelerator (see Table 6-42)                                 | 09C0h        | 000h-00Fh               |
| LCD_B (see Table 6-43)<br>(only CC430F613x and CC430F612x)       | 0A00h        | 000h-05Fh               |
| Radio Interface (see Table 6-44)                                 | 0F00h        | 000h-03Fh               |

#### Table 6-12. Peripherals



#### Table 6-13. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | ACRONYM | OFFSET |
|-----------------------|---------|--------|
| SFR interrupt enable  | SFRIE1  | 00h    |
| SFR interrupt flag    | SFRIFG1 | 02h    |
| SFR reset pin control | SFRRPCR | 04h    |

#### Table 6-14. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION     | ACRONYM  | OFFSET |
|--------------------------|----------|--------|
| PMM control 0            | PMMCTL0  | 00h    |
| PMM control 1            | PMMCTL1  | 02h    |
| SVS high side control    | SVSMHCTL | 04h    |
| SVS low side control     | SVSMLCTL | 06h    |
| PMM interrupt flags      | PMMIFG   | 0Ch    |
| PMM interrupt enable     | PMMIE    | 0Eh    |
| PMM power mode 5 control | PM5CTL0  | 10h    |

#### Table 6-15. Flash Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| Flash control 1      | FCTL1   | 00h    |
| Flash control 3      | FCTL3   | 04h    |
| Flash control 4      | FCTL4   | 06h    |

#### Table 6-16. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION          | ACRONYM   | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRC16DI   | 00h    |
| CRC initialization and result | CRCINIRES | 04h    |

#### Table 6-17. RAM Control Registers (Base Address: 0158h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| RAM control 0        | RCCTL0  | 00h    |

#### Table 6-18. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | ACRONYM | OFFSET |
|------------------------|---------|--------|
| Watchdog timer control | WDTCTL  | 00h    |

#### Table 6-19. UCS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| UCS control 0        | UCSCTL0 | 00h    |
| UCS control 1        | UCSCTL1 | 02h    |
| UCS control 2        | UCSCTL2 | 04h    |
| UCS control 3        | UCSCTL3 | 06h    |
| UCS control 4        | UCSCTL4 | 08h    |
| UCS control 5        | UCSCTL5 | 0Ah    |
| UCS control 6        | UCSCTL6 | 0Ch    |
| UCS control 7        | UCSCTL7 | 0Eh    |
| UCS control 8        | UCSCTL8 | 10h    |

| REGISTER DESCRIPTION          | ACRONYM   | OFFSET |
|-------------------------------|-----------|--------|
| System control                | SYSCTL    | 00h    |
| Bootloader configuration area | SYSBSLC   | 02h    |
| JTAG mailbox control          | SYSJMBC   | 06h    |
| JTAG mailbox input 0          | SYSJMBI0  | 08h    |
| JTAG mailbox input 1          | SYSJMBI1  | 0Ah    |
| JTAG mailbox output 0         | SYSJMBO0  | 0Ch    |
| JTAG mailbox output 1         | SYSJMBO1  | 0Eh    |
| Bus error vector generator    | SYSBERRIV | 18h    |
| User NMI vector generator     | SYSUNIV   | 1Ah    |
| System NMI vector generator   | SYSSNIV   | 1Ch    |
| Reset vector generator        | SYSRSTIV  | 1Eh    |

#### Table 6-21. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | ACRONYM | OFFSET |
|--------------------------|---------|--------|
| Shared reference control | REFCTL  | 00h    |

#### Table 6-22. Port Mapping Control Registers (Base Address: 01C0h)

| REGISTER DESCRIPTION | ACRONYM   | OFFSET |
|----------------------|-----------|--------|
| Port mapping key     | PMAPKEYID | 00h    |
| Port mapping control | PMAPCTL   | 02h    |

#### Table 6-23. Port Mapping Port P1 Registers (Base Address: 01C8h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| Port P1.0 mapping    | P1MAP0  | 00h    |
| Port P1.1 mapping    | P1MAP1  | 01h    |
| Port P1.2 mapping    | P1MAP2  | 02h    |
| Port P1.3 mapping    | P1MAP3  | 03h    |
| Port P1.4 mapping    | P1MAP4  | 04h    |
| Port P1.5 mapping    | P1MAP5  | 05h    |
| Port P1.6 mapping    | P1MAP6  | 06h    |
| Port P1.7 mapping    | P1MAP7  | 07h    |

#### Table 6-24. Port Mapping Port P2 Registers (Base Address: 01D0h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| Port P2.0 mapping    | P2MAP0  | 00h    |
| Port P2.1 mapping    | P2MAP1  | 01h    |
| Port P2.2 mapping    | P2MAP2  | 02h    |
| Port P2.3 mapping    | P2MAP3  | 03h    |
| Port P2.4 mapping    | P2MAP4  | 04h    |
| Port P2.5 mapping    | P2MAP5  | 05h    |
| Port P2.6 mapping    | P2MAP6  | 06h    |
| Port P2.7 mapping    | P2MAP7  | 07h    |



| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| Port P3.0 mapping    | P3MAP0  | 00h    |
| Port P3.1 mapping    | P3MAP1  | 01h    |
| Port P3.2 mapping    | P3MAP2  | 02h    |
| Port P3.3 mapping    | P3MAP3  | 03h    |
| Port P3.4 mapping    | P3MAP4  | 04h    |
| Port P3.5 mapping    | P3MAP5  | 05h    |
| Port P3.6 mapping    | P3MAP6  | 06h    |
| Port P3.7 mapping    | P3MAP7  | 07h    |

#### Table 6-25. Port Mapping Port P3 Registers (Base Address: 01D8h)

#### Table 6-26. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION           | ACRONYM | OFFSET |
|--------------------------------|---------|--------|
| Port P1 input                  | P1IN    | 00h    |
| Port P1 output                 | P1OUT   | 02h    |
| Port P1 direction              | P1DIR   | 04h    |
| Port P1 pullup/pulldown enable | P1REN   | 06h    |
| Port P1 drive strength         | P1DS    | 08h    |
| Port P1 selection              | P1SEL   | 0Ah    |
| Port P1 interrupt vector word  | P1IV    | 0Eh    |
| Port P1 interrupt edge select  | P1IES   | 18h    |
| Port P1 interrupt enable       | P1IE    | 1Ah    |
| Port P1 interrupt flag         | P1IFG   | 1Ch    |
| Port P2 input                  | P2IN    | 01h    |
| Port P2 output                 | P2OUT   | 03h    |
| Port P2 direction              | P2DIR   | 05h    |
| Port P2 pullup/pulldown enable | P2REN   | 07h    |
| Port P2 drive strength         | P2DS    | 09h    |
| Port P2 selection              | P2SEL   | 0Bh    |
| Port P2 interrupt vector word  | P2IV    | 1Eh    |
| Port P2 interrupt edge select  | P2IES   | 19h    |
| Port P2 interrupt enable       | P2IE    | 1Bh    |
| Port P2 interrupt flag         | P2IFG   | 1Dh    |

## Table 6-27. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION           | ACRONYM | OFFSET |
|--------------------------------|---------|--------|
| Port P3 input                  | P3IN    | 00h    |
| Port P3 output                 | P3OUT   | 02h    |
| Port P3 direction              | P3DIR   | 04h    |
| Port P3 pullup/pulldown enable | P3REN   | 06h    |
| Port P3 drive strength         | P3DS    | 08h    |
| Port P3 selection              | P3SEL   | 0Ah    |
| Port P4 input                  | P4IN    | 01h    |
| Port P4 output                 | P4OUT   | 03h    |
| Port P4 direction              | P4DIR   | 05h    |
| Port P4 pullup/pulldown enable | P4REN   | 07h    |
| Port P4 drive strength         | P4DS    | 09h    |
| Port P4 selection              | P4SEL   | 0Bh    |

#### Copyright © 2009–2018, Texas Instruments Incorporated

#### Table 6-28. Port P5 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION           | ACRONYM | OFFSET |
|--------------------------------|---------|--------|
| Port P5 input                  | P5IN    | 00h    |
| Port P5 output                 | P5OUT   | 02h    |
| Port P5 direction              | P5DIR   | 04h    |
| Port P5 pullup/pulldown enable | P5REN   | 06h    |
| Port P5 drive strength         | P5DS    | 08h    |
| Port P5 selection              | P5SEL   | 0Ah    |

#### Table 6-29. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION           | ACRONYM | OFFSET |
|--------------------------------|---------|--------|
| Port PJ input                  | PJIN    | 00h    |
| Port PJ output                 | PJOUT   | 02h    |
| Port PJ direction              | PJDIR   | 04h    |
| Port PJ pullup/pulldown enable | PJREN   | 06h    |
| Port PJ drive strength         | PJDS    | 08h    |

#### Table 6-30. TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION      | ACRONYM  | OFFSET |
|---------------------------|----------|--------|
| TA0 control               | TA0CTL   | 00h    |
| Capture/compare control 0 | TA0CCTL0 | 02h    |
| Capture/compare control 1 | TA0CCTL1 | 04h    |
| Capture/compare control 2 | TA0CCTL2 | 06h    |
| Capture/compare control 3 | TA0CCTL3 | 08h    |
| Capture/compare control 4 | TA0CCTL4 | 0Ah    |
| TA0 counter               | TAOR     | 10h    |
| Capture/compare 0         | TA0CCR0  | 12h    |
| Capture/compare 1         | TA0CCR1  | 14h    |
| Capture/compare 2         | TA0CCR2  | 16h    |
| Capture/compare 3         | TA0CCR3  | 18h    |
| Capture/compare 4         | TA0CCR4  | 1Ah    |
| TA0 expansion 0           | TA0EX0   | 20h    |
| TA0 interrupt vector      | TA0IV    | 2Eh    |

| REGISTER DESCRIPTION      | ACRONYM  | OFFSET |
|---------------------------|----------|--------|
| TA1 control               | TA1CTL   | 00h    |
| Capture/compare control 0 | TA1CCTL0 | 02h    |
| Capture/compare control 1 | TA1CCTL1 | 04h    |
| Capture/compare control 2 | TA1CCTL2 | 06h    |
| TA1 counter               | TA1R     | 10h    |
| Capture/compare 0         | TA1CCR0  | 12h    |
| Capture/compare 1         | TA1CCR1  | 14h    |
| Capture/compare 2         | TA1CCR2  | 16h    |
| TA1 expansion 0           | TA1EX0   | 20h    |
| TA1 interrupt vector      | TA1IV    | 2Eh    |



| REGISTER DESCRIPTION      | ACRONYM        | OFFSET |
|---------------------------|----------------|--------|
| RTC control 0             | RTCCTL0        | 00h    |
| RTC control 1             | RTCCTL1        | 01h    |
| RTC control 2             | RTCCTL2        | 02h    |
| RTC control 3             | RTCCTL3        | 03h    |
| RTC prescaler 0 control   | RTCPS0CTL      | 08h    |
| RTC prescaler 1 control   | RTCPS1CTL      | 0Ah    |
| RTC prescaler 0           | RTCPS0         | 0Ch    |
| RTC prescaler 1           | RTCPS1         | 0Dh    |
| RTC interrupt vector word | RTCIV          | 0Eh    |
| RTC seconds/counter 1     | RTCSEC/RTCNT1  | 10h    |
| RTC minutes/counter 2     | RTCMIN/RTCNT2  | 11h    |
| RTC hours/counter 3       | RTCHOUR/RTCNT3 | 12h    |
| RTC day of week/counter 4 | RTCDOW/RTCNT4  | 13h    |
| RTC days                  | RTCDAY         | 14h    |
| RTC month                 | RTCMON         | 15h    |
| RTC year low              | RTCYEARL       | 16h    |
| RTC year high             | RTCYEARH       | 17h    |
| RTC alarm minutes         | RTCAMIN        | 18h    |
| RTC alarm hours           | RTCAHOUR       | 19h    |
| RTC alarm day of week     | RTCADOW        | 1Ah    |
| RTC alarm days            | RTCADAY        | 1Bh    |

#### Table 6-32. Real-Time Clock Registers (Base Address: 04A0h)

#### Table 6-33. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | ACRONYM   | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16-bit operand 1 – multiply                             | MPY       | 00h    |
| 16-bit operand 1 – signed multiply                      | MPYS      | 02h    |
| 16-bit operand 1 – multiply accumulate                  | MAC       | 04h    |
| 16-bit operand 1 – signed multiply accumulate           | MACS      | 06h    |
| 16-bit operand 2                                        | OP2       | 08h    |
| 16 x 16 result low word                                 | RESLO     | 0Ah    |
| 16 x 16 result high word                                | RESHI     | 0Ch    |
| 16 x 16 sum extension                                   | SUMEXT    | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 × 32 result 0 – least significant word               | RES0      | 24h    |
| 32 × 32 result 1                                        | RES1      | 26h    |
| 32 × 32 result 2                                        | RES2      | 28h    |
| 32 x 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control 0                                         | MPY32CTL0 | 2Ch    |

Copyright © 2009–2018, Texas Instruments Incorporated

#### Table 6-34. DMA Module Control Registers (Base Address: 0500h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| DMA module control 0 | DMACTL0 | 00h    |
| DMA module control 1 | DMACTL1 | 02h    |
| DMA module control 2 | DMACTL2 | 04h    |
| DMA module control 3 | DMACTL3 | 06h    |
| DMA module control 4 | DMACTL4 | 08h    |
| DMA interrupt vector | DMAIV   | 0Ah    |

#### Table 6-35. DMA Channel 0 Registers (Base Address: 0510h)

| REGISTER DESCRIPTION                   | ACRONYM | OFFSET |
|----------------------------------------|---------|--------|
| DMA channel 0 control                  | DMA0CTL | 00h    |
| DMA channel 0 source address low       | DMA0SAL | 02h    |
| DMA channel 0 source address high      | DMA0SAH | 04h    |
| DMA channel 0 destination address low  | DMA0DAL | 06h    |
| DMA channel 0 destination address high | DMA0DAH | 08h    |
| DMA channel 0 transfer size            | DMA0SZ  | 0Ah    |

#### Table 6-36. DMA Channel 1 Registers (Base Address: 0520h)

| REGISTER DESCRIPTION                   | ACRONYM | OFFSET |
|----------------------------------------|---------|--------|
| DMA channel 1 control                  | DMA1CTL | 00h    |
| DMA channel 1 source address low       | DMA1SAL | 02h    |
| DMA channel 1 source address high      | DMA1SAH | 04h    |
| DMA channel 1 destination address low  | DMA1DAL | 06h    |
| DMA channel 1 destination address high | DMA1DAH | 08h    |
| DMA channel 1 transfer size            | DMA1SZ  | 0Ah    |

#### Table 6-37. DMA Channel 2 Registers (Base Address: 0530h)

| REGISTER DESCRIPTION                   | ACRONYM | OFFSET |
|----------------------------------------|---------|--------|
| DMA channel 2 control                  | DMA2CTL | 00h    |
| DMA channel 2 source address low       | DMA2SAL | 02h    |
| DMA channel 2 source address high      | DMA2SAH | 04h    |
| DMA channel 2 destination address low  | DMA2DAL | 06h    |
| DMA channel 2 destination address high | DMA2DAH | 08h    |
| DMA channel 2 transfer size            | DMA2SZ  | 0Ah    |



| REGISTER DESCRIPTION       | ACRONYM    | OFFSET |
|----------------------------|------------|--------|
| USCI control 1             | UCA0CTL1   | 00h    |
| USCI control 0             | UCA0CTL0   | 01h    |
| USCI baud rate 0           | UCA0BR0    | 06h    |
| USCI baud rate 1           | UCA0BR1    | 07h    |
| USCI modulation control    | UCA0MCTL   | 08h    |
| USCI status                | UCA0STAT   | 0Ah    |
| USCI receive buffer        | UCA0RXBUF  | 0Ch    |
| USCI transmit buffer       | UCA0TXBUF  | 0Eh    |
| USCI LIN control           | UCA0ABCTL  | 10h    |
| USCI IrDA transmit control | UCA0IRTCTL | 12h    |
| USCI IrDA receive control  | UCA0IRRCTL | 13h    |
| USCI interrupt enable      | UCA0IE     | 1Ch    |
| USCI interrupt flags       | UCA0IFG    | 1Dh    |
| USCI interrupt vector word | UCA0IV     | 1Eh    |

## Table 6-38. USCI\_A0 Registers (Base Address: 05C0h)

| Table 6-39. USCI_B0 Registers | (Base Address: 05E0h) |
|-------------------------------|-----------------------|
|-------------------------------|-----------------------|

| REGISTER DESCRIPTION             | ACRONYM   | OFFSET |
|----------------------------------|-----------|--------|
| USCI synchronous control 1       | UCB0CTL1  | 00h    |
| USCI synchronous control 0       | UCB0CTL0  | 01h    |
| USCI synchronous bit rate 0      | UCB0BR0   | 06h    |
| USCI synchronous bit rate 1      | UCB0BR1   | 07h    |
| USCI synchronous status          | UCB0STAT  | 0Ah    |
| USCI synchronous receive buffer  | UCBORXBUF | 0Ch    |
| USCI synchronous transmit buffer | UCB0TXBUF | 0Eh    |
| USCI I2C own address             | UCB0I2COA | 10h    |
| USCI I2C slave address           | UCB0I2CSA | 12h    |
| USCI interrupt enable            | UCB0IE    | 1Ch    |
| USCI interrupt flags             | UCB0IFG   | 1Dh    |
| USCI interrupt vector word       | UCB0IV    | 1Eh    |



| REGISTER DESCRIPTION  | ACRONYM     | OFFSET |
|-----------------------|-------------|--------|
| Control 0             | ADC12CTL0   | 00h    |
| Control 1             | ADC12CTL1   | 02h    |
| Control 2             | ADC12CTL2   | 04h    |
| Interrupt flag        | ADC12IFG    | 0Ah    |
| Interrupt enable      | ADC12IE     | 0Ch    |
| Interrupt vector word | ADC12IV     | 0Eh    |
| ADC memory-control 0  | ADC12MCTL0  | 10h    |
| ADC memory-control 1  | ADC12MCTL1  | 11h    |
| ADC memory-control 2  | ADC12MCTL2  | 12h    |
| ADC memory-control 3  | ADC12MCTL3  | 13h    |
| ADC memory-control 4  | ADC12MCTL4  | 14h    |
| ADC memory-control 5  | ADC12MCTL5  | 15h    |
| ADC memory-control 6  | ADC12MCTL6  | 16h    |
| ADC memory-control 7  | ADC12MCTL7  | 17h    |
| ADC memory-control 8  | ADC12MCTL8  | 18h    |
| ADC memory-control 9  | ADC12MCTL9  | 19h    |
| ADC memory-control 10 | ADC12MCTL10 | 1Ah    |
| ADC memory-control 11 | ADC12MCTL11 | 1Bh    |
| ADC memory-control 12 | ADC12MCTL12 | 1Ch    |
| ADC memory-control 13 | ADC12MCTL13 | 1Dh    |
| ADC memory-control 14 | ADC12MCTL14 | 1Eh    |
| ADC memory-control 15 | ADC12MCTL15 | 1Fh    |
| Conversion memory 0   | ADC12MEM0   | 20h    |
| Conversion memory 1   | ADC12MEM1   | 22h    |
| Conversion memory 2   | ADC12MEM2   | 24h    |
| Conversion memory 3   | ADC12MEM3   | 26h    |
| Conversion memory 4   | ADC12MEM4   | 28h    |
| Conversion memory 5   | ADC12MEM5   | 2Ah    |
| Conversion memory 6   | ADC12MEM6   | 2Ch    |
| Conversion memory 7   | ADC12MEM7   | 2Eh    |
| Conversion memory 8   | ADC12MEM8   | 30h    |
| Conversion memory 9   | ADC12MEM9   | 32h    |
| Conversion memory 10  | ADC12MEM10  | 34h    |
| Conversion memory 11  | ADC12MEM11  | 36h    |
| Conversion memory 12  | ADC12MEM12  | 38h    |
| Conversion memory 13  | ADC12MEM13  | 3Ah    |
| Conversion memory 14  | ADC12MEM14  | 3Ch    |
| Conversion memory 15  | ADC12MEM15  | 3Eh    |

## Table 6-40. ADC12\_A Registers (Base Address: 0700h)



| Table 6-41. | Comparator | <b>B</b> Registers | (Base Addres | s: 08C0h) |
|-------------|------------|--------------------|--------------|-----------|
|             |            |                    |              |           |

| REGISTER DESCRIPTION         | ACRONYM | OFFSET |
|------------------------------|---------|--------|
| Comp_B control 0             | CBCTL0  | 00h    |
| Comp_B control 1             | CBCTL1  | 02h    |
| Comp_B control 2             | CBCTL2  | 04h    |
| Comp_B control 3             | CBCTL3  | 06h    |
| Comp_B interrupt             | CBINT   | 0Ch    |
| Comp_B interrupt vector word | CBIV    | 0Eh    |

#### Table 6-42. AES Accelerator Registers (Base Address: 09C0h)

| REGISTER DESCRIPTION      | ACRONYM  | OFFSET |
|---------------------------|----------|--------|
| AES accelerator control 0 | AESACTL0 | 00h    |
| Reserved                  |          | 02h    |
| AES accelerator status    | AESASTAT | 04h    |
| AES accelerator key       | AESAKEY  | 06h    |
| AES accelerator data in   | AESADIN  | 008h   |
| AES accelerator data out  | AESADOUT | 00Ah   |

#### Table 6-43. LCD\_B Registers (Base Address: 0A00h)

| REGISTER DESCRIPTION        | ACRONYM    | OFFSET |
|-----------------------------|------------|--------|
| LCD_B control 0             | LCDBCTL0   | 000h   |
| LCD_B control 1             | LCDBCTL1   | 002h   |
| LCD_B blinking control      | LCDBBLKCTL | 004h   |
| LCD_B memory control        | LCDBMEMCTL | 006h   |
| LCD_B voltage control       | LCDBVCTL   | 008h   |
| LCD_B port control 0        | LCDBPCTL0  | 00Ah   |
| LCD_B port control 1        | LCDBPCTL1  | 00Ch   |
| LCD_B charge pump control   | LCDBCTL0   | 012h   |
| LCD_B interrupt vector word | LCDBIV     | 01Eh   |
| LCD_B memory 1              | LCDM1      | 020h   |
| LCD_B memory 2              | LCDM2      | 021h   |
|                             |            |        |
| LCD_B memory 14             | LCDM14     | 02Dh   |
| LCD_B blinking memory 1     | LCDBM1     | 040h   |
| LCD_B blinking memory 2     | LCDBM2     | 041h   |
|                             |            |        |
| LCD_B blinking memory 14    | LCDBM14    | 04Dh   |

| REGISTER DESCRIPTION                     | ACRONYM     | OFFSET |
|------------------------------------------|-------------|--------|
| Radio interface control 0                | RF1AIFCTL0  | 00h    |
| Radio interface control 1                | RF1AIFCTL1  | 02h    |
| Radio interface error flag               | RF1AIFERR   | 06h    |
| Radio interface error vector word        | RF1AIFERRV  | 0Ch    |
| Radio interface interrupt vector word    | RF1AIFIV    | 0Eh    |
| Radio instruction word                   | RF1AINSTRW  | 10h    |
| Radio instruction word, 1-byte auto-read | RF1AINSTR1W | 12h    |
| Radio instruction word, 2-byte auto-read | RF1AINSTR2W | 14h    |
| Radio data in                            | RF1ADINW    | 16h    |
| Radio status word                        | RF1ASTATW   | 20h    |
| Radio status word, 1-byte auto-read      | RF1ASTAT1W  | 22h    |
| Radio status word, 2-byte auto-read      | RF1AISTAT2W | 24h    |
| Radio data out                           | RF1ADOUTW   | 28h    |
| Radio data out, 1-byte auto-read         | RF1ADOUT1W  | 2Ah    |
| Radio data out, 2-byte auto-read         | RF1ADOUT2W  | 2Ch    |
| Radio core signal input                  | RF1AIN      | 30h    |
| Radio core interrupt flag                | RF1AIFG     | 32h    |
| Radio core interrupt edge select         | RF1AIES     | 34h    |
| Radio core interrupt enable              | RF1AIE      | 36h    |
| Radio core interrupt vector word         | RF1AIV      | 38h    |

## Table 6-44. Radio Interface Registers (Base Address: 0F00h)

#### 6.11 Input/Output Diagrams

## 6.11.1 Port P1 (P1.0 to P1.4) Input/Output With Schmitt Trigger

Figure 6-2 shows the port diagram. Table 6-45 summarizes the selection of the pin functions.



CC430F513x devices do not provide LCD functionality on port P1 pins.

Figure 6-2. Port P1 (P1.0 to P1.4) Diagram

|                 |   |                                                   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |                     |                                    |
|-----------------|---|---------------------------------------------------|----------------------------------------|---------|---------------------|------------------------------------|
| PIN NAME (P1.x) |   | FUNCTION                                          | P1DIR.x                                | P1SEL.x | P1MAPx              | LCDS18 to<br>LCDS22 <sup>(2)</sup> |
| P1.0/P1MAP/S18  |   | P1.0 (I/O)                                        | I: 0; O: 1                             | 0       | Х                   | 0                                  |
|                 | 0 | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$     | 0                                  |
|                 | 0 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31                | 0                                  |
|                 |   | S18 (not available on CC430F513x)                 | Х                                      | Х       | Х                   | 1                                  |
|                 |   | P1.1 (I/O)                                        | I: 0; O: 1                             | 0       | Х                   | 0                                  |
|                 |   | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$     | 0                                  |
| P1.1/P1MAP1/519 | 1 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31                | 0                                  |
|                 |   | S19 (not available on CC430F513x)                 | Х                                      | Х       | Х                   | 1                                  |
|                 |   | P1.2 (I/O)                                        | I: 0; O: 1                             | 0       | Х                   | 0                                  |
|                 | 2 | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$     | 0                                  |
| P1.2/P1WAP2/520 | 2 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31                | 0                                  |
|                 |   | S22 (not available on CC430F513x)                 | Х                                      | Х       | Х                   | 1                                  |
|                 |   | P1.3 (I/O)                                        | I: 0; O: 1                             | 0       | Х                   | 0                                  |
|                 | _ | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | ≤ 30 <sup>(3)</sup> | 0                                  |
| P1.3/P1MAP3/521 | 3 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31                | 0                                  |
|                 |   | S21 (not available on CC430F513x)                 | Х                                      | Х       | Х                   | 1                                  |
|                 |   | P1.4 (I/O)                                        | I: 0; O: 1                             | 0       | Х                   | 0                                  |
|                 |   | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$     | 0                                  |
| P1.4/P1MAP4/S22 | 4 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31                | 0                                  |
|                 |   | S22 (not available on CC430F513x)                 | Х                                      | Х       | Х                   | 1                                  |

#### Table 6-45. Port P1 (P1.0 to P1.4) Pin Functions

(1) X = don't care

(2) (3)

LCDSx not available in CC430F513x. According to mapped function – see Table 6-6.

## 6.11.2 Port P1 (P1.5 to P1.7) Input/Output With Schmitt Trigger

Figure 6-3 shows the port diagram. Table 6-46 summarizes the selection of the pin functions.



CC430F513x devices do not provide LCD functionality on port P1 pins.

Figure 6-3. Port P1 (P1.5 to P1.7) Diagram

|                  |   | FUNCTION                                                | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |                     |  |
|------------------|---|---------------------------------------------------------|----------------------------------------|---------|---------------------|--|
| PIN NAME (PI.X)  | X | FUNCTION                                                | P1DIR.x                                | P1SEL.x | P1MAPx              |  |
|                  |   | P1.5 (I/O)                                              | I: 0; O: 1                             | 0       | Х                   |  |
| P1.5/P1MAP5/R23  | 5 | Mapped secondary digital function – see Table 6-6       | 0; 1 <sup>(2)</sup>                    | 1       | ≤ 30 <sup>(2)</sup> |  |
|                  |   | R23 <sup>(3)</sup> (not available on CC430F513x)        | Х                                      | 1       | = 31                |  |
|                  |   | P1.6 (I/O)                                              | I: 0; O: 1                             | 0       | х                   |  |
| P1.6/P1MAP6/R13/ | 6 | Mapped secondary digital function – see Table 6-6       | 0; 1 <sup>(2)</sup>                    | 1       | ≤ 30 <sup>(2)</sup> |  |
| LODITEI          |   | R13/LCDREF <sup>(3)</sup> (not available on CC430F513x) | Х                                      | 1       | = 31                |  |
| P1.7/P1MAP7/R03  |   | P1.7 (I/O)                                              | I: 0; O: 1                             | 0       | Х                   |  |
|                  | 7 | Mapped secondary digital function – see Table 6-6       | 0; 1 <sup>(2)</sup>                    | 1       | ≤ 30 <sup>(2)</sup> |  |
|                  |   | R03 <sup>(3)</sup> (not available on CC430F513x)        | Х                                      | 1       | = 31                |  |

#### Table 6-46. Port P1 (P1.5 to P1.7) Pin Functions

(1) X = don't care

According to mapped function – see Table 6-6.

(2) (3) Setting P1SEL.x bit together with P1MAPx = PM\_ANALOG disables the output driver and the input Schmitt trigger.

## 6.11.3 Port P2 (P2.0 to P2.7) Input/Output With Schmitt Trigger

Figure 6-4 through Figure 6-6 show the port diagrams. Table 6-47 summarizes the selection of the pin functions.



Figure 6-4. Port P2 (P2.0 to P2.3) Diagram

### CC430F6137, CC430F6135, CC430F6127, CC430F6126, CC430F6125 CC430F5137, CC430F5135, CC430F5133



www.ti.com





Figure 6-5. Port P2 (P2.4 and P2.5) Diagram



JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018



Figure 6-6. Port P2 (P2.6 and P2.7) Diagram

|                                       |   |                                                              | CC                  | CONTROL BITS OR SIGNALS <sup>(1)</sup> |                     |        |  |  |
|---------------------------------------|---|--------------------------------------------------------------|---------------------|----------------------------------------|---------------------|--------|--|--|
| PIN NAME (P2.x)                       | x | FUNCTION                                                     | P2DIR.x             | P2SEL.x                                | P2MAPx              | CBPD.x |  |  |
| P2.0/P2MAP0/CB0<br>(/A0)              |   | P2.0 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
|                                       | _ | Mapped secondary digital function – see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
|                                       | 0 | A0 (not available on CC430F612x) <sup>(3)</sup>              | Х                   | 1                                      | = 31                | Х      |  |  |
|                                       |   | CB0 <sup>(4)</sup>                                           | Х                   | Х                                      | Х                   | 1      |  |  |
| P2.1/P2MAP1/CB1<br>(/A1)              |   | P2.1 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
|                                       |   | Mapped secondary digital function – see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
|                                       | 1 | A1 (not available on CC430F612x) <sup>(3)</sup>              | Х                   | 1                                      | = 31                | Х      |  |  |
|                                       |   | CB1 <sup>(4)</sup>                                           | Х                   | Х                                      | Х                   | 1      |  |  |
|                                       |   | P2.2 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
| P2.2/P2MAP2/CB2                       | _ | Mapped secondary digital function – see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
| (/A2)                                 | 2 | A2 (not available on CC430F612x) <sup>(3)</sup>              | Х                   | 1                                      | = 31                | Х      |  |  |
|                                       |   | CB2 <sup>(4)</sup>                                           | Х                   | Х                                      | Х                   | 1      |  |  |
| P2.3/P2MAP3/CB3<br>(/A3)              |   | P2.3 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
|                                       | ~ | Mapped secondary digital function – see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
|                                       | 3 | A3 (not available on CC430F612x) <sup>(3)</sup>              | Х                   | 1                                      | = 31                | Х      |  |  |
|                                       |   | CB3 <sup>(4)</sup>                                           | Х                   | Х                                      | Х                   | 1      |  |  |
| P2.4/P2MAP4/CB4<br>(/A4/VREF-/VeREF-) |   | P2.4 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
|                                       |   | Mapped secondary digital function – see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
|                                       | 4 | A4/VREF-/VeREF- (not available on CC430F612x) <sup>(3)</sup> | Х                   | 1                                      | = 31                | Х      |  |  |
|                                       |   | CB4 <sup>(4)</sup>                                           | Х                   | Х                                      | Х                   | 1      |  |  |
|                                       |   | P2.5 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
| P2.5/P2MAP5/CB5                       | - | Mapped secondary digital function – see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
| (/A5/VREF+/VeREF+)                    | 5 | A5/VREF+/VeREF+ (not available on CC430F612x) <sup>(3)</sup> | Х                   | 1                                      | = 31                | Х      |  |  |
|                                       |   | CB5 <sup>(4)</sup>                                           | Х                   | Х                                      | Х                   | 1      |  |  |
|                                       |   | P2.6 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
|                                       |   | Mapped secondary digital function – see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
| (/A6)                                 | 6 | A6 (not available on CC430F612x and CC430F513x) $^{\rm (3)}$ | х                   | 1                                      | = 31                | х      |  |  |
|                                       |   | CB6 (not available on CC430F513x) <sup>(4)</sup>             | Х                   | Х                                      | Х                   | 1      |  |  |
|                                       |   | P2.7 (I/O)                                                   | l: 0; 0: 1          | 0                                      | Х                   | 0      |  |  |
|                                       |   | Mapped secondary digital function - see Table 6-6            | 0; 1 <sup>(2)</sup> | 1                                      | ≤ 30 <sup>(2)</sup> | 0      |  |  |
| (/A7)                                 | 7 | A7 (not available on CC430F612x and CC430F513x) $^{\rm (3)}$ | Х                   | 1                                      | = 31                | Х      |  |  |
|                                       |   | CB7 (not available on CC430F513x) <sup>(4)</sup>             | Х                   | Х                                      | Х                   | 1      |  |  |

#### Table 6-47. Port P2 (P2.0 to P2.7) Pin Functions

(1) X = don't care

(2)

According to mapped function – see Table 6-6. Setting P2SEL.x bit together with P2MAPx = PM\_ANALOG disables the output driver and the input Schmitt trigger.

(3) (4) Setting the CBPD.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CBx input pin to the comparator multiplexer with the CBx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CBPD.x bit.

## 6.11.4 Port P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger

Figure 6-7 shows the port diagram. Table 6-48 summarizes the selection of the pin functions.



Figure 6-7. Port P3 (P3.0 to P3.7) Diagram

|                 |   |                                                   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |                 |                                    |  |
|-----------------|---|---------------------------------------------------|----------------------------------------|---------|-----------------|------------------------------------|--|
| PIN NAME (P3.x) | x | FUNCTION                                          | P3DIR.x                                | P3SEL.x | P3MAPx          | LCDS10 to<br>LCDS17 <sup>(2)</sup> |  |
| P3.0/P3MAP0/S10 |   | P3.0 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 |   | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
|                 | 0 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S10 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |
|                 |   | P3.1 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 |   | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
| P3.1/P3MAP1/S11 | 1 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S11 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |
|                 |   | P3.2 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 |   | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
| P3.2/P3MAP7/512 | 2 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S12 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |
|                 |   | P3.3 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 | _ | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
| P3.3/P3MAP3/S13 | 3 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S13 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |
|                 |   | P3.4 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 |   | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
| P3.4/P3MAP4/S14 | 4 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S14 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |
|                 |   | P3.5 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 | _ | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
| P3.5/P3MAP5/S15 | 5 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S15 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |
|                 |   | P3.6 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 |   | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
| P3.6/P3MAP6/S16 | 6 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S16 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |
|                 |   | P3.7 (I/O)                                        | I: 0; O: 1                             | 0       | Х               | 0                                  |  |
|                 | - | Mapped secondary digital function – see Table 6-6 | 0; 1 <sup>(3)</sup>                    | 1       | $\leq 30^{(3)}$ | 0                                  |  |
| P3.//P3MAP//51/ | 1 | Output driver and input Schmitt trigger disabled  | Х                                      | 1       | = 31            | 0                                  |  |
|                 |   | S17 (not available on CC430F513x)                 | Х                                      | Х       | Х               | 1                                  |  |

#### Table 6-48. Port P3 (P3.0 to P3.7) Pin Functions

X = don't care (1)

(2) (3)

LCDSx not available in CC430F513x. According to mapped function – see Table 6-6.

## 6.11.5 Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger (CC430F613x and CC430F612x Only)

Figure 6-8 shows the port diagram. Table 6-49 summarizes the selection of the pin functions.



Figure 6-8. Port P4 (P4.0 to P4.7) Diagram (CC430F613x and CC430F612x Only)

|                  | N NAME (P4.x) x FUNCTION |            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |                   |  |
|------------------|--------------------------|------------|----------------------------------------|---------|-------------------|--|
| PIN NAME (P4.x)  |                          |            | P4DIR.x                                | P4SEL.x | LCDS2 to<br>LCDS9 |  |
|                  |                          | P4.0 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
| P4.0/P4MAP0/S2   | 0                        | N/A        | 0                                      | 1       | 0                 |  |
|                  | 0                        | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S2         | Х                                      | Х       | 1                 |  |
|                  |                          | P4.1 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
| P4 1/P4MAP1/S3   |                          | N/A        | 0                                      | 1       | 0                 |  |
| P4.1/P4MAP1/53   | 1                        | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S3         | Х                                      | Х       | 1                 |  |
|                  |                          | P4.2 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
|                  | _                        | N/A        | 0                                      | 1       | 0                 |  |
| P4.2/P4MAP7/54   | 2                        | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S4         | Х                                      | Х       | 1                 |  |
| P4.3/P4MAP3/S5   |                          | P4.3 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
|                  | 3                        | N/A        | 0                                      | 1       | 0                 |  |
|                  |                          | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S5         | Х                                      | Х       | 1                 |  |
|                  |                          | P4.4 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
|                  |                          | N/A        | 0                                      | 1       | 0                 |  |
| P4.4/P4MAP4/S6   | 4                        | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S6         | Х                                      | Х       | 1                 |  |
|                  |                          | P4.5 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
|                  | _                        | N/A        | 0                                      | 1       | 0                 |  |
| P4.5/P4MAP5/57   | 5                        | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S7         | х                                      | х       | 1                 |  |
|                  |                          | P4.6 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
|                  | ~                        | N/A        | 0                                      | 1       | 0                 |  |
| P4.0/P4MAP6/58   | 6                        | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S8         | Х                                      | Х       | 1                 |  |
|                  |                          | P4.7 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
|                  | 7                        | N/A        | 0                                      | 1       | 0                 |  |
| F4.1/F4IVIAF1/39 | <i>'</i>                 | DVSS       | 1                                      | 1       | 0                 |  |
|                  |                          | S9         | Х                                      | Х       | 1                 |  |

## Table 6-49. Port P4 (P4.0 to P4.7) Pin Functions (CC430F613x and CC430F612x Only)

(1) X = don't care

## 6.11.6 Port P5 (P5.0 and P5.1) Input/Output With Schmitt Trigger

Figure 6-9 and Figure 6-10 show the port diagrams. Table 6-50 summarizes the selection of the pin functions.



Figure 6-9. Port P5 (P5.0) Diagram

## CC430F6137, CC430F6135, CC430F6127, CC430F6126, CC430F6125 CC430F5137, CC430F5135, CC430F5133

TEXAS INSTRUMENTS

JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018

www.ti.com



#### Figure 6-10. Port P5 (P5.1) Diagram

| PIN NAME (P5.x) | × | EUNCTION                         | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |         |           |
|-----------------|---|----------------------------------|----------------------------------------|---------|---------|-----------|
|                 | × | FUNCTION                         | P5DIR.x P5SEL.0                        | P5SEL.0 | P5SEL.1 | XT1BYPASS |
|                 |   | P5.0 (I/O)                       | I: 0; O: 1                             | 0       | Х       | Х         |
| P5.0/XIN        | 0 | XIN crystal mode <sup>(2)</sup>  | Х                                      | 1       | Х       | 0         |
|                 |   | XIN bypass mode <sup>(2)</sup>   | Х                                      | 1       | Х       | 1         |
| P5.1/XOUT       |   | P5.1 (I/O)                       | l: 0; O: 1                             | 0       | Х       | Х         |
|                 | 1 | XOUT crystal mode <sup>(3)</sup> | Х                                      | 1       | Х       | 0         |
|                 |   | P5.1 (I/O) <sup>(3)</sup>        | Х                                      | 1       | Х       | 1         |

(1) X = don't care

(2) Setting P5SEL.0 causes the general-purpose I/O to be disabled. Pending the setting of XT1BYPASS, P5.0 is configured for crystal mode or bypass mode.

(3) Setting P5SEL.0 causes the general-purpose I/O to be disabled in crystal mode. When using bypass mode, P5.1 can be used as general-purpose I/O.

# 6.11.7 Port P5 (P5.2 to P5.4) Input/Output With Schmitt Trigger (CC430F613x and CC430F612x Only)

Figure 6-11 shows the port diagram. Table 6-51 and Table 6-52 summarize the selection of the pin functions.



Figure 6-11. Port P5 (P5.2 to P5.4) Diagram (CC430F613x and CC430F612x Only)

#### Table 6-51. Port P5 (P5.2 to P5.3) Pin Functions (CC430F613x and CC430F612x Only)

|                 |   |            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |                   |  |
|-----------------|---|------------|----------------------------------------|---------|-------------------|--|
| PIN NAME (P5.x) | x | FUNCTION   | P5DIR.x                                | P5SEL.x | LCDS0 to<br>LCDS1 |  |
|                 |   | P5.2 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
| P5.2/S0         | 2 | N/A        | 0                                      | 1       | 0                 |  |
|                 | 2 | DVSS       | 1                                      | 1       | 0                 |  |
|                 |   | S0         | Х                                      | х       | 1                 |  |
| P5.3/S1         |   | P5.3 (I/O) | I: 0; O: 1                             | 0       | 0                 |  |
|                 | 2 | N/A        | 0                                      | 1       | 0                 |  |
|                 | 3 | DVSS       | 1                                      | 1       | 0                 |  |
|                 |   | S1         | Х                                      | Х       | 1                 |  |

(1) X = don't care

#### Table 6-52. Port P5 (P5.4) Pin Functions (CC430F613x and CC430F612x Only)

| PIN NAME (P5.x) | x | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-----------------|---|------------|----------------------------------------|---------|--------|--|
|                 |   | FUNCTION   | P5DIR.x                                | P5SEL.x | LCDS23 |  |
| P5.4/S23        | 4 | P5.4 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | N/A        | 0                                      | 1       | 0      |  |
|                 |   | DVSS       | 1                                      | 1       | 0      |  |
|                 |   | S23        | Х                                      | Х       | 1      |  |

(1) X = don't care

# 6.11.8 Port P5 (P5.5 to P5.7) Input/Output With Schmitt Trigger (CC430F613x and CC430F612x Only)



Figure 6-12 shows the port diagram. Table 6-53 summarizes the selection of the pin functions.

Figure 6-12. Port P5 (P5.5 to P5.7) Diagram (CC430F613x and CC430F612x Only)

#### Table 6-53. Port P5 (P5.5 to P5.7) Pin Functions (CC430F613x and CC430F612x Only)

| PIN NAME (P5.x) |   | FUNCTION            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |                     |  |
|-----------------|---|---------------------|----------------------------------------|---------|---------------------|--|
|                 |   |                     | P5DIR.x                                | P5SEL.x | LCDS24 to<br>LCDS26 |  |
| P5.5/COM3/S24   | 5 | P5.5 (I/O)          | I: 0; O: 1                             | 0       | 0                   |  |
|                 |   | COM3 <sup>(2)</sup> | Х                                      | 1       | х                   |  |
|                 |   | S24 <sup>(2)</sup>  | Х                                      | 0       | 1                   |  |
| P5.6/COM2/S25   | 6 | P5.6 (I/O)          | I: 0; O: 1                             | 0       | 0                   |  |
|                 |   | COM2 <sup>(2)</sup> | Х                                      | 1       | Х                   |  |
|                 |   | S25 <sup>(2)</sup>  | Х                                      | 0       | 1                   |  |
|                 | 7 | P5.7 (I/O)          | I: 0; O: 1                             | 0       | 0                   |  |
| P5.7/COM1/S26   |   | COM1 <sup>(2)</sup> | Х                                      | 1       | Х                   |  |
|                 |   | S26 <sup>(2)</sup>  | Х                                      | 0       | 1                   |  |

(1) X = don't care

(2) Setting P5SEL.x bit disables the output driver and the input Schmitt trigger.

## 6.11.9 Port J (PJ.0) JTAG Pin TDO, Input/Output With Schmitt Trigger or Output

Figure 6-13 shows the port diagram. Table 6-54 summarizes the selection of the pin functions.



Figure 6-13. Port PJ (PJ.0) Diagram

#### 6.11.10 Port J (PJ.1 to PJ.3) JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output

Figure 6-14 shows the port diagram. Table 6-54 summarizes the selection of the pin functions.



Figure 6-14. Port PJ (PJ.1 to PJ.3) Diagram

| PIN NAME (PJ.x) |   | FUNCTION                          | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |  |
|-----------------|---|-----------------------------------|-------------------------------------------|--|
|                 |   |                                   | PJDIR.x                                   |  |
|                 | 0 | PJ.0 (I/O) <sup>(2)</sup>         | I: 0; O: 1                                |  |
| PJ.0/TDO        | 0 | TDO <sup>(3)</sup>                | Х                                         |  |
|                 | 4 | PJ.1 (I/O) <sup>(2)</sup>         | I: 0; O: 1                                |  |
| PJ. I/TDI/TCLK  | 1 | TDI/TCLK <sup>(3) (4)</sup>       | Х                                         |  |
| DI O/TMO        | ~ | PJ.2 (I/O) <sup>(2)</sup>         | I: 0; O: 1                                |  |
| PJ.2/11015      | 2 | TMS <sup>(3)</sup> <sup>(4)</sup> | Х                                         |  |
| DI ATOK         | ~ | PJ.3 (I/O) <sup>(2)</sup>         | I: 0; O: 1                                |  |
| FJ.3/IUN        | 3 | TCK <sup>(3) (4)</sup>            | Х                                         |  |

(1) X = don't care

(2) Default condition

(3) The pin direction is controlled by the JTAG module.

(4) In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are do not care.

#### 6.12 Device Descriptor

Table 6-55 lists the content of the device descriptor tag-length-value (TLV) structure for CC430F613x and CC430F513x device types.

Table 6-56 lists the content of the device descriptor tag-length-value (TLV) structure for CC430F612x device types.

| DESCRIPTION        |                                                | ADDRESS | SIZE      | VALUE    |          |          |          |          |
|--------------------|------------------------------------------------|---------|-----------|----------|----------|----------|----------|----------|
|                    |                                                |         | (bytes)   | F6137    | F6135    | F5137    | F5135    | F5133    |
|                    | Info length                                    | 01A00h  | 1         | 06h      | 06h      | 06h      | 06h      | 06h      |
| Info Block         | CRC length                                     | 01A01h  | 1         | 06h      | 06h      | 06h      | 06h      | 06h      |
|                    | CRC value                                      | 01A02h  | 2         | Per unit |
|                    | Device ID                                      | 01A04h  | 1         | 61h      | 61h      | 51h      | 51h      | 51h      |
|                    | Device ID                                      | 01A05h  | 1         | 37h      | 35h      | 37h      | 35h      | 33h      |
|                    | Hardware revision                              | 01A06h  | 1         | Per unit |
|                    | Firmware revision                              | 01A07h  | 1         | Per unit |
|                    | Die record tag                                 | 01A08h  | 1         | 08h      | 08h      | 08h      | 08h      | 08h      |
|                    | Die record length                              | 01A09h  | 1         | 0Ah      | 0Ah      | 0Ah      | 0Ah      | 0Ah      |
| Die Deserd         | Lot/wafer ID                                   | 01A0Ah  | 4         | Per unit |
| Die Record         | Die X position                                 | 01A0Eh  | 2         | Per unit |
|                    | Die Y position                                 | 01A10h  | 2         | Per unit |
|                    | Test results                                   | 01A12h  | 2         | Per unit |
|                    | ADC12 calibration tag                          | 01A14h  | 1         | 11h      | 11h      | 11h      | 11h      | 11h      |
|                    | ADC12 calibration length                       | 01A15h  | 1         | 10h      | 10h      | 10h      | 10h      | 10h      |
|                    | ADC gain factor                                | 01A16h  | 2         | Per unit |
|                    | ADC offset                                     | 01A18h  | 2         | Per unit |
|                    | ADC 1.5-V reference<br>Temperature sensor 30°C | 01A1Ah  | 2         | Per unit |
| ADC12              | ADC 1.5-V reference<br>Temperature sensor 85°C | 01A1Ch  | 2         | Per unit |
| Calibration        | ADC 2.0-V reference<br>Temperature sensor 30°C | 01A1Eh  | 2         | Per unit |
| -                  | ADC 2.0-V reference<br>Temperature sensor 85°C | 01A20h  | 2         | Per unit |
|                    | ADC 2.5-V reference<br>Temperature sensor 30°C | 01A22h  | 2         | Per unit |
|                    | ADC 2.5-V reference<br>Temperature sensor 85°C | 01A24h  | 2         | Per unit |
| REF<br>Calibration | REF calibration tag                            | 01A26h  | 1         | 12h      | 12h      | 12h      | 12h      | 12h      |
|                    | REF calibration length                         | 01A27h  | 1         | 06h      | 06h      | 06h      | 06h      | 06h      |
|                    | 1.5-V reference factor                         | 01A28h  | 2         | Per unit |
|                    | 2.0-V reference factor                         | 01A2Ah  | 2         | Per unit |
|                    | 2.5-V reference factor                         | 01A2Ch  | 2         | Per unit |
| Peripheral         | Peripheral descriptor tag                      | 01A2Eh  | 1         | 02h      | 02h      | 02h      | 02h      | 02h      |
| Descriptor<br>(PD) | Peripheral descriptor length                   | 01A2Fh  | 1         | 57h      | 57h      | 55h      | 55h      | 55h      |
|                    | Peripheral descriptors                         | 01A30h  | PD Length |          |          |          |          |          |

#### Table 6-55. Device Descriptor Table (CC430F613x and CC430F513x)



|                               |                              | ADDRESS | SIZE<br>(bytes) | VALUE     |           |           |  |
|-------------------------------|------------------------------|---------|-----------------|-----------|-----------|-----------|--|
| DE                            | F6127                        |         |                 | F6126     | F6125     |           |  |
|                               | Info length                  | 01A00h  | 1               | 06h       | 06h       | 06h       |  |
| Info Block                    | CRC length                   | 01A01h  | 1               | 06h       | 06h       | 06h       |  |
|                               | CRC value                    | 01A02h  | 2               | Per unit  | Per unit  | Per unit  |  |
|                               | Device ID                    | 01A04h  | 1               | 61h       | 61h       | 61h       |  |
|                               | Device ID                    | 01A05h  | 1               | 27h       | 26h       | 25h       |  |
|                               | Hardware revision            | 01A06h  | 1               | Per unit  | Per unit  | Per unit  |  |
|                               | Firmware revision            | 01A07h  | 1               | Per unit  | Per unit  | Per unit  |  |
| Die Record                    | Die record tag               | 01A08h  | 1               | 08h       | 08h       | 08h       |  |
|                               | Die record length            | 01A09h  | 1               | 0Ah       | 0Ah       | 0Ah       |  |
|                               | Lot/wafer ID                 | 01A0Ah  | 4               | Per unit  | Per unit  | Per unit  |  |
|                               | Die X position               | 01A0Eh  | 2               | Per unit  | Per unit  | Per unit  |  |
|                               | Die Y position               | 01A10h  | 2               | Per unit  | Per unit  | Per unit  |  |
|                               | Test results                 | 01A12h  | 2               | Per unit  | Per unit  | Per unit  |  |
| Empty Descriptor              | Empty tag                    | 01A14h  | 1               | 05h       | 05h       | 05h       |  |
|                               | Empty tag length             | 01A15h  | 1               | 10h       | 10h       | 10h       |  |
|                               |                              | 01A16h  | 16              | undefined | undefined | undefined |  |
| REF Calibration               | REF calibration I            | 01A26h  | 1               | 12h       | 12h       | 12h       |  |
|                               | REF calibration length       | 01A27h  | 1               | 06h       | 06h       | 06h       |  |
|                               | 1.5-V reference factor       | 01A28h  | 2               | Per unit  | Per unit  | Per unit  |  |
|                               | 2.0-V reference factor       | 01A2Ah  | 2               | Per unit  | Per unit  | Per unit  |  |
|                               | 2.5-V reference factor       | 01A2Ch  | 2               | Per unit  | Per unit  | Per unit  |  |
| Peripheral Descriptor<br>(PD) | Peripheral descriptor tag    | 01A2Eh  | 1               | 02h       | 02h       | 02h       |  |
|                               | Peripheral descriptor length | 01A2Fh  | 1               | 55h       | 55h       | 55h       |  |
|                               | Peripheral descriptors       | 01A30h  | PD Length       |           |           |           |  |

## Table 6-56. Device Descriptor Table (CC430F612x)

## 7 Applications, Implementation, and Layout

#### NOTE

Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 7.1 Application Circuits

Figure 7-1 shows a typical application circuit for the CC430F61xx. Table 7-1 lists the bill of materials.


JAJSG42I-MAY 2009-REVISED SEPTEMBER 2018



Copyright © 2017, Texas Instruments Incorporated

For a complete reference design including layout, see the CC430 wireless development tools and the *MSP430 Hardware Tools User's Guide*.

### Figure 7-1. Typical Application Circuit CC430F61xx

Figure 7-2 shows a typical application circuit for the CC430F51xx. Table 7-1 lists the bill of materials.



For a complete reference design including layout, see the CC430 wireless development tools and the *MSP430* Hardware Tools User's Guide.

### Figure 7-2. Typical Application Circuit CC430F51xx



#### Table 7-1. Bill of Materials

| Components                               | For 315 MHz        | For 433 MHz        | For 868 or 915 MHz | Comment                                           |
|------------------------------------------|--------------------|--------------------|--------------------|---------------------------------------------------|
| C1, C3, C4, C5, C7,<br>C9, C11, C13, C15 |                    | 100 nF             |                    | Decoupling capacitors                             |
| C8, C10, C12, C14                        |                    | 10 µF              |                    | Decoupling capacitors                             |
| C2, C6, C16, C17,<br>C18                 |                    | 2 pF               |                    | Decoupling capacitors                             |
| C19                                      |                    | 470 nF             |                    | V <sub>CORE</sub> capacitor                       |
| C20                                      |                    | 2.2 nF             |                    | RST decoupling cap (optimized for SBW)            |
| C21, C22                                 |                    | 27 pF              |                    | Load capacitors for 26 MHz crystal <sup>(1)</sup> |
| R1                                       |                    | 56 kΩ              |                    | R_BIAS (±1% required)                             |
| R2                                       |                    | 47 kΩ              |                    | RST pullup                                        |
| L1, L2                                   | Capacitors: 220 pF | 0.016 µH           | 0.012 µH           |                                                   |
| L3, L4                                   | 0.033 µH           | 0.027 µH           | 0.018 µH           |                                                   |
| L5                                       | 0.033 µH           | 0.047 µH           | 0.015 µH           |                                                   |
| L6                                       | dnp <sup>(2)</sup> | dnp <sup>(2)</sup> | 0.0022 µH          |                                                   |
| L7                                       | 0.033 µH           | 0.051 µH           | 0.015 µH           |                                                   |
| C23                                      | dnp <sup>(2)</sup> | 2.7 pF             | 1 pF               |                                                   |
| C24                                      | 220 pF             | 220 pF             | 100 pF             |                                                   |
| C25                                      | 6.8 pF             | 3.9 pF             | 1.5 pF             |                                                   |
| C26                                      | 6.8 pF             | 3.9 pF             | 1.5 pF             |                                                   |
| C27                                      | 220 pF             | 220 pF             | 1.5 pF             |                                                   |
| C28                                      | 10 pF              | 4.7 pF             | 8.2 pF             |                                                   |
| C29                                      | 220 pF             | 220 pF             | 1.5 pF             |                                                   |

(1) The load capacitance  $C_L$  seen by the crystal is  $C_L = 1 / ((1 / C21) + (1 / C22)) + C_{parasitic}$ . The parasitic capacitance  $C_{parasitic}$  includes pin capacitance and PCB stray capacitance. It can typically be estimated to be approximately 2.5 pF.

(2) dnp = do not populate

## 8 デバイスおよびドキュメントのサポート

### 8.1 使い始めと次の手順

MSP430™ファミリのデバイス、および開発に役立つツールやライブラリの概要については、「Getting Started」ページを参照してください。

### 8.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices. Each MSP MCU commercial family member has one of two prefixes: MSP or XMS. These prefixes represent evolutionary stages of product development from engineering prototypes (XMS) through fully qualified production devices (MSP).

**XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications

**MSP** – Fully qualified production device

XMS devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format.  $\boxtimes$  8-1 provides a legend for reading the complete device name.



| MSP 430                     | F 5 438 A                                                                                                                                                                                  | I ZQW T                           | -EP                                                                                                                                                                                  |  |  |  |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Processor Family            |                                                                                                                                                                                            |                                   | Optional: Additional Features                                                                                                                                                        |  |  |  |
| Device Ty                   | pe                                                                                                                                                                                         | Packagi                           | ng                                                                                                                                                                                   |  |  |  |
|                             | Series                                                                                                                                                                                     | Optional: Tem                     | perature Range                                                                                                                                                                       |  |  |  |
|                             | Feature Set Or                                                                                                                                                                             | otional: A = Revi                 | sion                                                                                                                                                                                 |  |  |  |
| Processor Family            | CC = Embedded RF Radio<br>MSP = Mixed-Signal Processor<br>XMS = Experimental Silicon<br>PMS = Prototype Device                                                                             |                                   |                                                                                                                                                                                      |  |  |  |
| MCU Platform                | 430 = MSP430 low-                                                                                                                                                                          | ow-power microcontroller platform |                                                                                                                                                                                      |  |  |  |
| Device Type                 | Memory Type<br>C = ROM<br>F = Flash<br>FR = FRAM<br>G = Flash or FRAM<br>L = No Nonvolatile                                                                                                | (Value Line)<br>Memory            | Specialized Application<br>AFE = Analog Front End<br>BQ = Contactless Power<br>CG = ROM Medical<br>FE = Flash Energy Meter<br>FG = Flash Medical<br>FW = Flash Electronic Flow Meter |  |  |  |
| Series                      | 1 = Up to 8 MHz<br>2 = Up to 16 MHz<br>3 = Legacy<br>4 = Up to 16 MHz w                                                                                                                    | vith LCD                          | 5 = Up to 25 MHz<br>6 = Up to 25 MHz with LCD<br>0 = Low-Voltage Series                                                                                                              |  |  |  |
| Feature Set                 | Various levels of int                                                                                                                                                                      | egration within a                 | a series                                                                                                                                                                             |  |  |  |
| Optional: A = Revision      | N/A                                                                                                                                                                                        |                                   |                                                                                                                                                                                      |  |  |  |
| Optional: Temperature Range | $S = 0^{\circ}C \text{ to } 50^{\circ}C \\ C = 0^{\circ}C \text{ to } 70^{\circ}C \\ I = -40^{\circ}C \text{ to } 85^{\circ}C \\ T = -40^{\circ}C \text{ to } 105^{\circ}C \\ \end{array}$ | ;                                 |                                                                                                                                                                                      |  |  |  |
| Packaging                   | http://www.ti.com/pa                                                                                                                                                                       | ackaging                          |                                                                                                                                                                                      |  |  |  |
| Optional: Tape and Reel     | T = Small reel<br>R = Large reel                                                                                                                                                           |                                   |                                                                                                                                                                                      |  |  |  |

|                               | No markings = Tube or tray                                                                                                     |  |  |  |  |  |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Optional: Additional Features | -EP = Enhanced Product (–40°C to 105°C)<br>-HT = Extreme Temperature Parts (–55°C to 150°C)<br>-Q1 = Automotive Q100 Qualified |  |  |  |  |  |  |

図 8-1. Device Nomenclature

### 8.3 ツールとソフトウェア

CC430マイクロコントローラは、広範なソフトウェアおよびハードウェア開発ツールによりサポートされています。ツールはTIおよびさまざまなサードパーティーから入手できます。

#### 設計キットと評価モジュール

- **CC430 Sub-GHz RF実験ボード** MSP-EXPCC430RFx実験キットは、MSP430ファミリの超低消費電力マイクロ コントローラの製品であるCC430デバイス用の、完全なSub-GHz開発プラットフォームです。このキッ トには、Sub-GHzワイヤレス・モジュールとして、MSP-EXP430F6137Rxベース基板(CC430F6137 搭載)と、MSP-EXP430F5137Rxサテライト基板(CC430F5137搭載)の2つが含まれます。
- **Chronos:** 腕時計型ワイヤレス開発ツール eZ430-Chronosは、CC430をベースに高度に集積化された開発ツー ルで、スポーツ・ウォッチに収められています。この製品は、ウォッチ・システムのリファレンス・プラット フォーム、パーソナル・エリア・ネットワークの個人用ディスプレイ、またはリモート・データ収集用のワ イヤレス・センサ・ノードとして使用できます。
- Sub-1GHz RFスペクトラム・アナライザ・ツール MSP-SA430-SUB1GHZスペクトラム・アナライザは、CC430ベー スのリファレンス・デザインで、Sub-GHz周波数範囲のRF開発をすぐに開始するための簡単かつ安 価なツールを実装するために使用できます。RFリンクを内蔵した電子機器はますます増加していま す。RFトランシーバは安価ですが、そのシステムを設計およびデバッグするための機器は安価では ありません。CC430ベースのスペクトラム・アナライザは、高価な測定機器の必要性を減らすことがで きる、安価な開発ツールを提供します。

#### ソフトウェア

- MSP430Ware<sup>™</sup>ソフトウェア MSP430Wareソフトウェアは、すべてのMSP430デバイス向けのサンプル・コード、 データシート、その他の設計リソースを、1つの便利なパッケージとしてまとめたものです。既存の MSP430用設計リソースの完全なコレクションに加えて、MSP430WareソフトウェアにはMSPドライ バ・ライブラリという高レベルのAPIも含まれています。このライブラリにより、MSP430ハードウェアを簡 単にプログラムできます。MSP430WareソフトウェアはCCSのコンポーネントとして、またはスタンドア ロンのパッケージとして入手できます。
- CC430F613xのサンプル・コード 各種のアプリケーションの要求に応じて、各内蔵ペリフェラルを設定するCサンプ ル・コードです。
- ULP (超低消費電力) Advisor ULP (超低消費電力) Advisorは、MSP430およびMSP432マイクロコントローラ独 自の超低消費電力機能を十分に活用できる最も効率的なコードを作成できるように開発者を導くた めのツールです。熟練度にかかわらずすべてのマイクロコントローラ開発者を対象とするULP Advisorは、詳細なULPチェックリストと照らし合わせてコードをチェックし、アプリケーションの消費電 流をナノ・アンペア単位で低減します。

#### 開発ツール

- MSPマイクロコントローラ用のCode Composer Studio<sup>™</sup>統合開発環境 Code Composer Studio は、すべての MSP マイクロコントローラ・デバイスをサポートする統合開発環境 (IDE) です。Code Composer Studio は、組み込みアプリケーションの開発とデバッグに使用される、組み込み用ソフトウェア・ユー ティリティのスイートです。最適化C/C++コンパイラ、ソース・コード・エディタ、プロジェクト・ビルド環 境、デバッガ、プロファイラなど、多数の機能が含まれています。
- GCC MSP430マイクロコントローラ用のオープンソース・コンパイラ TIは、Red Hat社と提携し、コミュニティ主導 のMSPGCCの後継版として、包括的にサポートされている新しいオープンソース・コンパイラを提供 しています。この無料のGCC 4.9コンパイラは、すべてのMSP430デバイスをサポートしており、コー ド・サイズに制限はありません。さらに、このコンパイラはスタンドアロンで使用することも、Code Composer Studio v6.0またはそれ以降から選択することもできます。
- MSP MCUプログラマおよびデバッガ MSP-FETは強力なエミュレーション開発ツールで、多くの場合、デバッグ・ プローブと呼ばれています。ユーザーはこのツールを使用して、MSP低消費電力マイクロコントロー ラ(MCU)のアプリケーション開発を迅速に開始できます。
- MSP-GANG量産プログラマ MSP GANGプログラマは、最大8つの同じデバイスを同時にプログラムできるデバイ ス・プログラマです。MSP GANGプログラマでは、標準のRS-232またはUSB接続を使用してホスト PCに接続でき、柔軟なプログラミング・オプションを使用して、ユーザーがプロセスを完全にカスタマ イズできます。

### 8.4 ドキュメントのサポート

以下のドキュメントでは、CC430F613x、CC430F612x、CC430F513xデバイスについて説明しています。これらの ドキュメントのコピーは、www.ti.comで入手できます。

#### ドキュメントの更新通知を受け取る方法

ドキュメント更新の通知を、シリコンの正誤表も含めて受け取るには、ti.comでお使いの製品のフォルダへ移動しま す(プロダクト・フォルダへのリンクについては、8.5を参照してください)。右上の隅にある「通知を受け取る」ボタンを クリックします。これによって登録が行われ、変更された製品情報の概要を毎週受け取ることができます。変更の詳 細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

#### 正誤表

| <b>『CC430F6137</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |
|-----------------------------|----------------------------|
| <b>『CC430F6135</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |
| <b>『CC430F6127</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |
| <b>『CC430F6126</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |
| <b>『CC430F6125</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |
| <b>『CC430F5137</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |
| <b>『CC430F5135</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |
| <b>『CC430F5133</b> デバイス正誤表』 | には、機能仕様に対する既知の例外が記載されています。 |

#### ユーザー・ガイド

- **『CC430**ファミリ ユーザー・ガイド』 このデバイス・ファミリで利用可能なモジュールとペリフェラルについての詳細情 報です。
- 『MSP430用Code Composer Studio ユーザー・ガイド』このユーザー・ガイドでは、MSP430超低消費電力マイ クロコントローラでTI Code Composer Studio IDEを使用する方法について説明しています。
- 『MSP430™フラッシュ・デバイス・ブートローダ(BSL)ユーザー・ガイド』 MSP430ブートローダ(BSL、従来の名前 はブートストラップ・ローダ)を使用すると、プロトタイプ作成フェーズ、最終的な量産、およびサービス 中に、MSP430マイクロコントローラの組み込みメモリと通信を行うことができます。必要に応じて、プ ログラム可能メモリ(フラッシュ・メモリ)とデータ・メモリ(RAM)の両方を変更できます。このブートローダ は、一部のデジタル・シグナル・プロセッサ(DSP)に見られる、外部メモリからDSPの内部メモリへプロ グラム・コード(およびデータ)を自動的にロードする、ブートストラップ・ローダ・プログラムとは異なるこ とに注意してください。
- 『JTAGインターフェイスによるMSP430のプログラミング』 このドキュメントでは、JTAG通信ポートを使用して MSP430のフラッシュ・ベースおよびFRAMベースのマイクロコントローラ・ファミリのメモリ・モジュール を消去、プログラム、検証するために必要な機能について解説しています。さらに、すべての MSP430デバイスで利用可能なJTAGアクセス・セキュリティ・ヒューズのプログラム方法についても解 説しています。このドキュメントには、標準の4線式JTAGインターフェイスと2線式JTAGインターフェイ スの両方を使用してデバイスにアクセスする方法が解説されています。2線式JTAGインターフェイス はSpy-Bi-Wire (SBW)とも呼ばれます。
- 『MSP430ハードウェア・ツール ユーザー・ガイド』このマニュアルには、TI MSP-FET430フラッシュ・エミュレーショ ン・ツール(FET)のハードウェアについて解説されています。このFETは、MSP430 超低消費電力マ イクロコントローラ用のプログラム開発ツールです。利用可能なインターフェイスとして、パラレル・ポー ト・インターフェイスとUSBインターフェイスの両方について解説されています。

#### アプリケーション・レポート

- 『MSP430 32kHz水晶発振器』 適切な水晶、正しい負荷回路、および適切な基板レイアウトの選択は、安定した水晶発振器のために重要です。このアプリケーション・レポートでは、水晶発振器の機能について要約し、MSP430の超低消費電力動作用の適切な水晶を選択するためのパラメータについて説明します。また、正しい基板レイアウトについてのヒントや例も紹介しています。このドキュメントには、量産時の安定した発振器の動作を保証するために行うことができる、発振器のテストについての詳細情報も記載されています。
- 『MSP430 システム・レベルESDの考慮事項』 シリコン・テクノロジがますます低電圧化し、コスト効率に優れ非常 に消費電力の低いコンポーネントを設計する必要性が高まっていくにつれ、システム・レベルESD の要求はますます高くなりつつあります。このアプリケーション・レポートでは、基板設計者とOEM が堅牢なシステム・レベルのデザインを理解し設計できるよう、3種類の異なるESDトピックについて扱

います。(1) コンポーネント・レベルESDテストとシステム・レベルESDテスト、その違い、コンポーネント・レベルESD評価ではシステム・レベルの耐性が保証されない理由。(2) 筐体、ケーブル、PCBレイアウト、オンボードのESD保護デバイスなど各レベルにおいてシステム・レベルのESD保護を行うための、一般的な設計ガイドライン。(3) System Efficient ESD Design (SEED)の概要、システム・レベルESD耐性を達成するオンボードおよびオンチップESD保護のコデザイン手法、サンプル・シミュレーションとテスト結果。現実世界でのシステム・レベルのESD保護設計の例のいくつかと、その結果についても解説します。

- 『DN005 CC11xxの感度と周波数オフセットおよび水晶振動子の精度との関係』 このデザイン・ノートでは、さまざ まなデータ・レートについて、CC11xx (CC1100、CC1100E、CC1101、CC1110、CC1111)の感度 と周波数オフセットとの関係のプロットを示します。水晶振動子に必要な精度は、これらのプロットから 計算されます。結果はCC430にも適用されます。
- 『AN050 欧州の868MHz SRD帯域におけるCC1101の使用』 CC1101は真に低コストで、高度に統合された、非常に柔軟なRFトランシーバです。CC1101は、315、433、868、915MHzのSRD/ISM帯域を使用する低消費電力のアプリケーションを主な用途として設計されています。このアプリケーション・ノートでは、EN 300 220の要件に準拠するために欧州の863~870MHz SRD周波数帯域でCC1101を使う方法について説明します。このアプリケーション・ノートは、CC1101と同じ無線を使用するCC1110、CC1111、CC430 SoCにも適用できます。
- 『DN010 CC1101での近距離受信』 このドキュメントでは、CC1100EおよびCC1101を近距離アプリケーションで 使用する方法について解説します。これらのチップは、250kbpsにおける飽和限界がおよそ-15dBm であり、一部の近距離アプリケーションでは問題となる可能性があります。2つの解決策を提案してい ます。1つは2重送信方式で、もう1つは近距離受信中にレシーバのダイナミック・レンジをシフトする 方法です。
- 『DN013 CC1101での出力電力のプログラミング』 CC1101のRF出力電力レベルは、PATABLEレジスタで設定します。このレジスタの設定は、各種高調波の電力レベルとデバイスの消費電流にも影響を及ぼします。したがって、最適なレジスタ設定を選択する際には、これらのパラメータを考慮する必要があります。このドキュメントでは、CC1101の完全なPA表が、標準出力電力、高調波、消費電流も含めて、25℃/電源電圧3.0Vの条件で、さまざまなレジスタ設定について示されています。
- 『DN017 CC11xxの868/915MHz RFマッチング』 このデザイン・ノートでは、RFマッチング、およびCC11xxを使用して製品を設計するときに重要な観点について簡単に説明します。CC11xxファミリはすべてRFフロント・エンドが同じであるため、デバイスとアンテナとの間で同じマッチング回路を使用できます。 TIは、すべてのCC11xx製品についてリファレンス・デザインを提供しています。これらのリファレンス・デザインでは、デカップリング・コンデンサやマッチング回路内の部品に推奨される配置や値を示しています。

### 8.5 関連リンク

表 8-1 に、クイック・アクセス・リンクの一覧を示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフトウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。

| 製品         | プロダクト・フォルダ | ご注文はこちら | 技術資料    | ツールとソフトウェア | サポートとコミュニティ |
|------------|------------|---------|---------|------------|-------------|
| CC430F6137 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| CC430F6135 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| CC430F6127 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| CC430F6126 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| CC430F6125 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| CC430F5137 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| CC430F5135 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| CC430F5133 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |

#### 表 8-1. 関連リンク

### 8.6 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### TI E2E<sup>™</sup> Community

*TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### **TI Embedded Processors Wiki**

*Texas Instruments Embedded Processors Wiki.* Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

### 8.7 商標

MSP430, MSP430Ware, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 8.8 静電気放電に関する注意事項



すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。

静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感 であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。

### 8.9 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

### 8.10 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

## 9 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバイスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



## PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-----|-------------------------------|----------------------------|--------------|---------------------|
| CC430F5133IRGZ        | Active        | Production           | VQFN (RGZ)   48 | 52   TUBE             | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5133      |
| CC430F5133IRGZ.B      | Active        | Production           | VQFN (RGZ)   48 | 52   TUBE             | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5133      |
| CC430F5133IRGZR       | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5133      |
| CC430F5133IRGZR.B     | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5133      |
| CC430F5133IRGZT       | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5133      |
| CC430F5133IRGZT.B     | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5133      |
| CC430F5135IRGZ        | Active        | Production           | VQFN (RGZ)   48 | 52   TUBE             | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5135      |
| CC430F5135IRGZ.B      | Active        | Production           | VQFN (RGZ)   48 | 52   TUBE             | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5135      |
| CC430F5135IRGZR       | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5135      |
| CC430F5135IRGZR.B     | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5135      |
| CC430F5135IRGZT       | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5135      |
| CC430F5135IRGZT.B     | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5135      |
| CC430F5137IRGZ        | Active        | Production           | VQFN (RGZ)   48 | 52   TUBE             | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5137      |
| CC430F5137IRGZ.B      | Active        | Production           | VQFN (RGZ)   48 | 52   TUBE             | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5137      |
| CC430F5137IRGZR       | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5137      |
| CC430F5137IRGZR.B     | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | CC430<br>F5137      |

17-Jun-2025

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|--------------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| CC430F5137IRGZRG4     | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430<br>F5137      |
| CC430F5137IRGZRG4.B   | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430<br>F5137      |
| CC430F5137IRGZT       | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430<br>F5137      |
| CC430F5137IRGZT.B     | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430<br>F5137      |
| CC430F6125IRGCR       | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 85    | CC430F6125          |
| CC430F6125IRGCR.B     | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6125          |
| CC430F6126IRGCR       | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 85    | CC430F6126          |
| CC430F6126IRGCR.B     | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6126          |
| CC430F6127IRGCR       | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 85    | CC430F6127          |
| CC430F6127IRGCR.B     | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6127          |
| CC430F6127IRGCT       | Active        | Production           | VQFN (RGC)   64 | 250   SMALL T&R       | Yes                | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 85    | CC430F6127          |
| CC430F6127IRGCT.B     | Active        | Production           | VQFN (RGC)   64 | 250   SMALL T&R       | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6127          |
| CC430F6135IRGCR       | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 85    | CC430F6135          |
| CC430F6135IRGCR.B     | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6135          |
| CC430F6135IRGCT.B     | Active        | Production           | VQFN (RGC)   64 | 250   SMALL T&R       | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6135          |
| CC430F6137IRGCR       | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 85    | CC430F6137          |
| CC430F6137IRGCR.B     | Active        | Production           | VQFN (RGC)   64 | 2000   LARGE T&R      | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6137          |
| CC430F6137IRGCT       | Active        | Production           | VQFN (RGC)   64 | 250   SMALL T&R       | Yes                | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 85    | CC430F6137          |
| CC430F6137IRGCT.B     | Active        | Production           | VQFN (RGC)   64 | 250   SMALL T&R       | Yes                | NIPDAU                               | Level-3-260C-168 HR               | -40 to 85    | CC430F6137          |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

(3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



www.ti.com

## PACKAGE OPTION ADDENDUM

17-Jun-2025

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CC430F5133IRGZR   | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| CC430F5135IRGZR   | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| CC430F5137IRGZR   | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| CC430F5137IRGZRG4 | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Jun-2025



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CC430F5133IRGZR   | VQFN         | RGZ             | 48   | 2500 | 350.0       | 350.0      | 43.0        |
| CC430F5135IRGZR   | VQFN         | RGZ             | 48   | 2500 | 350.0       | 350.0      | 43.0        |
| CC430F5137IRGZR   | VQFN         | RGZ             | 48   | 2500 | 350.0       | 350.0      | 43.0        |
| CC430F5137IRGZRG4 | VQFN         | RGZ             | 48   | 2500 | 350.0       | 350.0      | 43.0        |

### TEXAS INSTRUMENTS

www.ti.com

18-Jun-2025

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CC430F5133IRGZ   | RGZ          | VQFN         | 48   | 52  | 381    | 8.92   | 2286   | 0      |
| CC430F5133IRGZ.B | RGZ          | VQFN         | 48   | 52  | 381    | 8.92   | 2286   | 0      |
| CC430F5135IRGZ   | RGZ          | VQFN         | 48   | 52  | 381    | 8.92   | 2286   | 0      |
| CC430F5135IRGZ.B | RGZ          | VQFN         | 48   | 52  | 381    | 8.92   | 2286   | 0      |
| CC430F5137IRGZ   | RGZ          | VQFN         | 48   | 52  | 381    | 8.92   | 2286   | 0      |
| CC430F5137IRGZ.B | RGZ          | VQFN         | 48   | 52  | 381    | 8.92   | 2286   | 0      |

## **RGC 64**

9 x 9, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGC0064B**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# RGC0064B

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# RGC0064B

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **RGZ 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGZ0048B**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGZ0048B**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGZ0048B**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みま す)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある 「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証 も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様 のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様の アプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任 を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツル メンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらの リソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権の ライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、 費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは 一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 <del>テキサス・インスツルメンツの販売条件</del>、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ ースを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated