LMH6321 JAJSAC3D - APRIL 2006 - REVISED SEPTEMBER 2021 # LMH6321 調整可能な電流制限機能搭載、300mA、高速バッファ # 1 特長 - 高いスルーレート: 1800V/us - 広い帯域幅:110MHz - 連続出力電流:±300mA - 出力電流制限値の許容誤差:±5mA、±5% - 広い電源電圧範囲:5V~±15V - 広い温度範囲:-40℃~+125℃ - 調整可能な電流制限 - 大きな容量性負荷を駆動可能 - サーマル・シャットダウン・エラー・フラグ # 2 アプリケーション - ライン・ドライバ - ピン・ドライバ - ソナー・ドライバ - モーター制御 # $V_{IN}$ Vout - GND 図 3-1. 接続図:8 ピン SO PowerPAD #### 3 概要 LMH6321 は、1800V/µs のスルーレートで出力を駆動で き、50Ω 負荷駆動時の小信号帯域幅が 110MHz である 高速ユニティ・ゲイン・バッファです。 ±300mA を連続的に 駆動でき、大きな容量性負荷を駆動しても発振しません。 LMH6321 は調整可能な電流制限機能を備えています。 電流制限値は、±5mA、±5% の精度で 10mA から 300mA まで連続的に調整できます。この電流制限値は、 外部リファレンス電流を抵抗で調整することで設定します。 必要に応じて DAC に抵抗を接続して基準電流を作ること で、基準電流を簡単かつ即座に調整できます。ソース電 流とシンク電流には同じ電流制限値が適用されます。 LMH6321 は省スペースの 8 ピン SO PowerPAD または 7 ピン DDPAK パワー・パッケージで供給されます。放熱 性能を高めるため、SO PowerPAD™ パッケージはパッケ ージ下面に露出パッドを備えています。LMH6321 は、オ ペアンプの帰還ループ内で使用して電流出力を増加させ ることも、スタンドアローンのバッファとして使用することもで きます。 表 3-1. 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | |---------|----------------------|-----------------|--| | LMH6231 | SO PowerPAD (8) | 1.7mm × 1.27mm | | | | DDPAK (7) | 4.65mm × 1.27mm | | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 A. V<sup>-</sup>ピンは各パッケージの下面のタブに接続されています。 図 3-2. 接続図: 7 ピン DDPAK(A) # **Table of Contents** | 1 特長 | 1 | 6.4 Source Inductance | 16 | |--------------------------------------|---|------------------------------------------------------|-----------------| | 2 アプリケーション | | 6.5 Overvoltage Protection | 16 | | 3 概要 | | 6.6 Bandwidth and Stability | | | 4 Revision History | | 6.7 Output Current and Short Circuit Protection | 17 | | 5 Specifications | | 6.8 Thermal Management | 18 | | 5.1 Absolute Maximum Ratings | | 6.9 Error Flag Operation | <mark>21</mark> | | 5.2 Operating Ratings | | 6.10 Single Supply Operation | <mark>21</mark> | | 5.3 Thermal Information | | 6.11 Slew Rate | 22 | | 5.4 ±15 V Electrical Characteristics | | 7 Device and Documentation Support | 24 | | 5.5 ±5 V Electrical Characteristics | | 7.1 Receiving Notification of Documentation Updates. | 24 | | 5.6 Typical Characteristics | | 7.2 サポート・リソース | 24 | | 6 Application Hints | | 7.3 Trademarks | | | 6.1 Buffers | | 7.4 Electrostatic Discharge Caution | 24 | | 6.2 Supply Bypassing | | 7.5 Glossary | | | 6.3 Load Impedence | | 8 Mechanical, Packaging, and Orderable Information | | **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision C (March 2013) to Revision D (September 2021) | Page | |----------------------------------------------------------------------------------------------------------------------------------|------| | <ul><li>文書全体にわたって表、図、相互参照の採番方法を更新</li></ul> | 1 | | • 製品情報の表を追加 | 1 | | • Removed the Thermal Resistance ( $\theta_{JA}$ ), ( $\theta_{JC}$ ), and SO PowerPAD Package details from the <i>Operating</i> | | | Ratings table | 3 | | Added the Thermal Information section | 3 | | Added the Device and Documentation Support sections | 24 | | Added the Mechanical, Packaging, and Orderable Information section | 24 | | Changes from Revision B (March 2013) to Revision C (March 2013) | Page | | Changed layout of National Data Sheet to TI format | 22 | #### **5 Specifications** #### 5.1 Absolute Maximum Ratings #### See (1) (2) | ESD Tolerance (3) | Human Body Model | 2.5 kV | |-------------------------------------------|------------------|----------------------| | | Machine Model | 250 V | | Supply Voltage | · | 36 V (±18 V) | | Input to Output Voltage (4) | | ±5 V | | Input Voltage | | ±V <sub>SUPPLY</sub> | | Output Short-Circuit to GND (5) | Continuous | | | Storage Temperature Range | −65°C to +150°C | | | Junction Temperature (T <sub>JMAX</sub> ) | | +150°C | | Lead Temperature (Soldering, 10 seconds) | | 260°C | | Power Dissipation | (6) | | | C <sub>L</sub> Pin to GND Voltage | ±1.2 V | | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications and the test conditions, see the Electrical Characteristics Table. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) Human Body Model is 1.5 k $\Omega$ in series with 100 pF. Machine Model is 0 $\Omega$ in series with 200 pF. - (4) If the input-output voltage differential exceeds ±5 V, internal clamping diodes will turn on. The current through these diodes should be limited to 5 mA max. Thus for an input voltage of ±15 V and the output shorted to ground, a minimum of 2 kΩ should be placed in series with the input. - (5) The maximum continuous current must be limited to 300 mA. See セクション 6 for more details. - (6) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = T<sub>J(MAX)</sub>-T<sub>A</sub>)/θ<sub>JA</sub>. See セクション 6.8 of セクション 6. #### 5.2 Operating Ratings | Operating Temperature Range | -40°C to +125°C | |-----------------------------|-----------------| | Operating Supply Range | 5 V to ±16 V | #### 5.3 Thermal Information | | | LMH6321 | | | |-----------------------------|----------------------------------------------|------------------|--------|------| | | | DDA SO Power Pad | DDAPAK | | | THERMAL METRIC <sup>1</sup> | | 8 Pins | 7 Pins | UNIT | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 37.8 | 21.5 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 51.6 | 34.4 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 11.7 | 6.7 | °C/W | | <b>Ψ</b> JT | Junction-to-top characterization parameter | 2.5 | 3.2 | °C/W | | Ψ <sub>ЈВ</sub> | Junction-to-board characterization parameter | 11.7 | 6.3 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.6 | 1.1 | °C/W | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 5.4 ±15 V Electrical Characteristics The following specifications apply for Supply Voltage = $\pm 15$ V, $V_{CM}$ = 0, $R_L \ge 100$ k $\Omega$ and $R_S$ = 50 $\Omega$ , $C_L$ open, unless otherwise noted. *Italicized* limits apply for $T_A$ = $T_J$ = $T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A$ = $T_J$ = 25°C. | Symbol | noted. <i>Italicized</i> limits apply for Parameter | Condition | | Min | Тур | Max | Units | |------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------|--------------|----------------|-------| | A <sub>V</sub> | Voltage Gain | $R_L = 1 k\Omega, V_{IN} = \pm 10 V$ | | 0.99<br><i>0.</i> 98 | 0.995 | | V/V | | | | $R_L = 50 \Omega, V_{IN} = \pm 10 V$ | | 0.86<br>0.84 | 0.92 | | V/V | | V <sub>OS</sub> | Input Offset Voltage | $R_L = 1 k\Omega$ , $R_S = 0 V$ | $R_L = 1 \text{ k}\Omega, R_S = 0 \text{ V}$ | | ±4 | ±35<br>±52 | mV | | I <sub>B</sub> | Input Bias Current | $V_{IN} = 0 \text{ V}, R_L = 1 \text{ k}\Omega, R_S = 0$ | V | | ±2 | ±15<br>±17 | μΑ | | R. <sub>IN</sub> | Input Resistance | R <sub>·L</sub> = 50 Ω | | | 250 | | kΩ | | C <sub>IN</sub> | Input Capacitance | | | | 3.5 | | pF | | R <sub>O</sub> | Output Resistance | I <sub>O</sub> = ±10 mA | | | 5 | | Ω | | I <sub>S</sub> | Power Supply Current | R <sub>L</sub> = ∞, V <sub>IN</sub> = 0 | | | 11 | 14.5<br>16.5 | mA | | | | | 750 μA into<br>C <sub>L</sub> Pin | | 14.9 | 18.5<br>20.5 | , \ | | V <sub>O</sub> 1 | Positive Output Swing | $I_{O}$ = 300 mA, $R_{S}$ = 0 V, $V_{IN}$ : | _ | 11.2<br>10.8 | 11.9 | | V | | | Negative Output Swing | $I_{O}$ = 300 mA, $R_{S}$ = 0 V, $V_{IN}$ : | = ±V <sub>S</sub> | | -11.3 | -10.3<br>-9.8 | V | | V <sub>O</sub> 2 | Positive Output Swing | $R_L = 1 k\Omega$ , $R_S = 0 V$ , $V_{IN} = \pm$ | :V <sub>S</sub> | 13.1<br>12.9 | 13.4 | | | | | Negative Output Swing | $R_L = 1 k\Omega$ , $R_S = 0 V$ , $V_{IN} = \pm$ | :V <sub>S</sub> | | -13.4 | -12.9<br>-12.6 | V | | V <sub>O</sub> 3 | Positive Output Swing | $R_L = 50 \Omega$ , $R_S = 0 V$ , $V_{IN} = \pm V_S$ | | 11.6<br>11.2 | 12.2 | | V | | | Negative Output Swing | $R_L = 50 \Omega$ , $R_S = 0 V$ , $V_{IN} = \pm V_S$ | | | -11.9 | -10.9<br>-10.6 | V | | V <sub>EF</sub> | Error Flag Output Voltage | $R_L = \infty$ , $V_{IN} = 0$ ,<br>EF pulled up with 5 k $\Omega$<br>to +5 V | Normal During Thermal Shutdown | | 5.00<br>0.25 | | V | | T <sub>SH</sub> | Thermal Shutdown Temperature | Measure Quantity is Die (Ju<br>Temperature | inction) | | 168 | | °C | | | | Hysteresis | | | 10 | | | | l <sub>sн</sub> | Supply Current at Thermal<br>Shutdown | EF pulled up with 5 kΩ to + | 5 V | | 3 | | mA | | PSSR | Power Supply Rejection Ratio | $R_L = 1 k\Omega, V_{IN} = 0 V,$<br>$V_S = \pm 5 V \text{ to } \pm 15 V$ | Positive | 54 | | ٩D | | | | | | Negative | 58<br><i>54</i> | 64 | | dB | | SR | Slew Rate | $V_{IN} = \pm 11 \text{ V}, R_{L} = 1 \text{ k}\Omega$<br>$V_{IN} = \pm 11 \text{ V}, R_{L} = 50 \Omega$ | | | 2900 | | V/µs | | | | | | | 1800 | | ν/μ5 | | BW | -3 dB Bandwidth | $V_{IN}$ = ±20 m $V_{PP}$ , $R_L$ = 50 $\Omega$ | | | 110 | | MHz | | LSBW | Large Signal Bandwidth | $V_{IN} = 2 V_{PP}, R_L = 50 \Omega$ | | | 48 | | MHz | | HD2 | 2 <sup>nd</sup> Harmonic Distortion | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 100 kHz | R <sub>L</sub> = 50 Ω | | -59 | | | | | | | R <sub>L</sub> = 100 Ω | | -70 | | dBc | | | | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 1 MHz | R <sub>L</sub> = 50 Ω | | -57 | | ubc | | | | R <sub>L</sub> = 100 Ω | | | -68 | | | #### 5.4 ±15 V Electrical Characteristics (continued) The following specifications apply for Supply Voltage = $\pm 15$ V, $V_{CM}$ = 0, $R_L \ge 100$ k $\Omega$ and $R_S$ = 50 $\Omega$ , $C_L$ open, unless otherwise noted. *Italicized* limits apply for $T_A$ = $T_J$ = $T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A$ = $T_J$ = 25°C. | Symbol | Parameter | Condition | ıs | Min | Тур | Max | Units | |-------------------|----------------------------------------------|-------------------------------------------------------------------------|------------------------------------|--------------|------|---------------------|--------------------| | HD3 | 3rd Harmonic Distortion | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 100 kHz | R <sub>L</sub> = 50 Ω | | -59 | | | | | | | R <sub>L</sub> = 100 Ω | | -70 | | 40. | | | | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 1 MHz | R <sub>L</sub> = 50 Ω | | -62 | | - dBc | | | | | R <sub>L</sub> = 100 Ω | | -73 | | | | e <sub>n</sub> | Input Voltage Noise | f ≥ 10 kHz | | | 2.8 | | nV/√ <del>Hz</del> | | i <sub>n</sub> | Input Current Noise | f ≥ 10 kHz | | | 2.4 | | pA/√ <del>Hz</del> | | I <sub>SC</sub> 1 | Output Short Circuit Current<br>Source (1) | V <sub>O</sub> = 0 V,<br>Program Current | Sourcing<br>V <sub>IN</sub> = +3 V | 4.5<br>4.5 | 10 | 15.5<br>15.5 | | | | | into C <sub>L</sub> = 25 μA | Sinking<br>V <sub>IN</sub> = −3 V | 4.5<br>4.5 | 10 | 15.5<br><i>15.5</i> | – mA | | | | V <sub>O</sub> = 0 V<br>Program Current<br>into C <sub>L</sub> = 750 μA | Sourcing<br>V <sub>IN</sub> = +3 V | 280<br>273 | 295 | 308<br>325 | - mA | | | | | Sinking<br>V <sub>IN</sub> = −3 V | 280<br>275 | 295 | 310<br>325 | | | I <sub>SC</sub> 2 | Output Short Circuit Current<br>Source | $R_S = 0 \text{ V}, V_{IN} = +3 \text{ V}^{(1)}$ (2) | ' | 320<br>300 | 570 | 750<br>920 | | | | Output Short Circuit Current Sink | $R_S = 0 \text{ V}, V_{IN} = -3 \text{ V}^{(1)}$ (2) | | 300<br>305 | 515 | 750<br>910 | – mA | | V/I Section | 1 | | | | | | | | CLV <sub>OS</sub> | Current Limit Input Offset Voltage | $R_L = 1 \text{ k}\Omega, \text{ GND} = 0 \text{ V}$ | | | ±0.5 | ±4.0<br>±8.0 | mV | | CLI <sub>B</sub> | Current Limit Input Bias Current | $R_L = 1 k\Omega$ | | -0.5<br>-0.8 | -0.2 | | μA | | CL<br>CMRR | Current Limit Common Mode<br>Rejection Ratio | $R_L = 1 \text{ k}\Omega$ , GND = -13 to + | 14 V | 60<br>56 | 69 | | dB | <sup>(1)</sup> $V_{IN} = + \text{ or } -4 \text{ V at } T_J = -40^{\circ}\text{C}.$ #### 5.5 ±5 V Electrical Characteristics The following specifications apply for Supply Voltage = $\pm 5$ V, $V_{CM}$ = 0, $R_L \ge 100$ k $\Omega$ and $R_S = 50$ $\Omega$ , $C_L$ Open, unless otherwise noted. *Italicized* limits apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25$ °C. | Symbol | Parameter | Co | nditions | Min | Тур | Max | Units | |-----------------|----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|---------------------|-------|--------------|-------| | A <sub>V</sub> | Voltage Gain | $R_L = 1 k\Omega, V_{IN} = \pm 3 V$ | $R_L = 1 \text{ k}\Omega, V_{IN} = \pm 3 \text{ V}$ | | 0.994 | | V/V | | | | $R_L = 50 \Omega$ , $V_{IN} = \pm 3 V$ | | 0.86<br><i>0.84</i> | 0.92 | | V/V | | V <sub>OS</sub> | Offset Voltage | $R_L = 1 k\Omega, R_S = 0 V$ | $R_L = 1 \text{ k}\Omega, R_S = 0 \text{ V}$ | | ±2.5 | ±35<br>±50 | mV | | I <sub>B</sub> | Input Bias Current | $V_{IN} = 0 \text{ V}, \text{ R}_L = 1 \text{ k}\Omega, \text{ F}$ | $V_{IN} = 0 \text{ V}, R_L = 1 \text{ k}\Omega, R_S = 0 \text{ V}$ | | ±2 | ±15<br>±17 | μA | | R <sub>IN</sub> | Input Resistance | R <sub>L</sub> = 50 Ω | $R_L = 50 \Omega$ | | 250 | | kΩ | | C <sub>IN</sub> | Input Capacitance | | | | 3.5 | | pF | | R <sub>O</sub> | Output Resistance | I <sub>OUT</sub> = ±10 mA | | | 5 | | Ω | | I <sub>S</sub> | Power Supply Current | R <sub>L</sub> = ∞, V <sub>IN</sub> = 0 V | | | 10 | 13.5<br>14.7 | mA | | | | | 750 μA into CL Pin | | 14 | 17.5<br>19.5 | | <sup>(2)</sup> For the condition where the C<sub>L</sub> pin is left open the output current should not be continuous, but instead, should be limited to low duty cycle pulse mode such that the RMS output current is less than or equal to 300 mA. ### 5.5 ±5 V Electrical Characteristics (continued) The following specifications apply for Supply Voltage = $\pm 5$ V, $V_{CM}$ = 0, $R_L \ge 100$ k $\Omega$ and $R_S = 50$ $\Omega$ , $C_L$ Open, unless otherwise noted. *Italicized* limits apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25^{\circ}C$ . | Symbol | Parameter | Condition | | Min | Тур | Max | Units | |-------------------|----------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------|--------------|------|--------------|-------| | V <sub>O</sub> 1 | Positive Output Swing | I <sub>O</sub> = 300 mA, R <sub>S</sub> = 0 V, V <sub>IN</sub> | | 1.3 | 1.9 | | | | | l couve carpat cwing | | 5 | 0.9 | 1.0 | | .,, | | | Negative Output Swing | $I_{O} = 300 \text{ mA}, R_{S} = 0 \text{ V}, V_{IN} = \pm V_{S}$ | | | -1.3 | -0.5<br>-0.1 | V | | V <sub>O</sub> 2 | Positive Output Swing | $R_L = 1 \text{ k}\Omega, R_S = 0 \text{ V}, V_{IN} = 1 \text{ R}$ | ŁV <sub>S</sub> | 3.2<br>2.9 | 3.5 | | V | | | Negative Output Swing | $R_L = 1 \text{ k}\Omega$ , $R_S = 0 \text{ V}$ , $V_{IN} = 1 \text{ c}$ | ŁV <sub>S</sub> | | -3.5 | -3.1<br>-2.9 | V | | V <sub>O</sub> 3 | Positive Output Swing | $R_L = 50 \Omega, R_S = 0 V, V_{IN} = 30$ | ŧV <sub>S</sub> | 2.8<br>2.5 | 3.1 | | V | | | Negative Output Swing | $R_L = 50 \Omega, R_S = 0 V, V_{IN} = 30$ | ŧV <sub>S</sub> | | -3.0 | -2.6<br>-2.4 | V | | PSSR | Power Supply Rejection Ratio | $R_L = 1 \text{ k}\Omega, V_{IN} = 0,$<br>$V_S = \pm 5 \text{ V to } \pm 15 \text{ V}$ | Positive | 58<br>54 | 66 | | 15 | | | | | Negative | 58<br>54 | 64 | | - dB | | I <sub>SC</sub> 1 | Output Short Circuit Current | $V_O$ = 0 V, Program Current into $C_L$ = 25 $\mu A$ | Sourcing<br>V <sub>IN</sub> = +3 V | 4.5<br>4.5 | 9 | 14.0<br>15.5 | | | | | | Sinking<br>V <sub>IN</sub> = -3 V | 4.5<br>4.5 | 9 | 14.0<br>15.5 | | | | | $V_O = 0$ V, Program Current into $C_L = 750 \mu A$ | Sourcing<br>V <sub>IN</sub> = +3 V | 275<br>270 | 290 | 305<br>320 | - mA | | | | | Sinking<br>V <sub>IN</sub> = −3 V | 275<br>270 | 290 | 310<br>320 | | | I <sub>SC</sub> 2 | Output Short Circuit Current<br>Source | R <sub>S</sub> = 0 V, V <sub>IN</sub> = +3 V1 2 | | 300 | 470 | | mA | | | Output Short Circuit Current Sink | $R_S = 0 \text{ V}, V_{IN} = -3 \text{ V1 } 2$ | | 300 | 400 | | | | SR | Slew Rate | $V_{IN}$ = ±2 $V_{PP}$ , $R_L$ = 1 $k\Omega$ | | | 450 | | V/µs | | | | $V_{IN}$ = ±2 $V_{PP}$ , $R_L$ = 50 $\Omega$ | | | 210 | | ν/μ5 | | BW | −3 dB Bandwidth | $V_{IN}$ = ±20 m $V_{PP}$ , $R_L$ = 50 $\Omega$ | | | 90 | | MHz | | LSBW | Large Signal Bandwidth | $V_{IN}$ = 2 $V_{PP}$ , $R_L$ = 50 $\Omega$ | | | 39 | | MHz | | T <sub>SD</sub> | Thermal Shutdown | Temperature | | | 170 | | °C | | | | Hysteresis | | | 10 | | | | V/I Section | 1 | | | | | | | | CLV <sub>OS</sub> | Current Limit Input Offset Voltage | $R_L = 1 \text{ k}\Omega, \text{ GND} = 0 \text{ V}$ | | | 2.7 | +5<br>±5.0 | mV | | CLIB | Current Limit Input Bias Current | $R_L = 1 \text{ k}\Omega, C_L = 0 \text{ V}$ | | -0.5<br>-0.6 | -0.2 | | μA | | CL<br>CMRR | Current Limit Common Mode<br>Rejection Ratio | $R_L = 1 \text{ k}\Omega$ , GND = $-3 \text{ V to } -$ | +4 V | 60<br>56 | 65 | | dB | | | | | | • | | | | <sup>1.</sup> $V_{IN} = + \text{ or } -4 \text{ V at } T_J = -40^{\circ}\text{C}.$ Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated <sup>2.</sup> For the condition where the C<sub>L</sub> pin is left open the output current should not be continuous, but instead, should be limited to low duty cycle pulse mode such that the RMS output current is less than or equal to 300 mA. ### **5.6 Typical Characteristics** ☑ 5-35. Negative Output Swing vs. Sinking Current ☑ 5-37. Negative Output Swing vs. Sinking Current 図 5-38. Output Short Circuit Current — Sourcing vs. Supply Voltage 図 5-39. Output Short Circuit Current — Sinking vs. Supply Voltage 図 5-40. Positive Output Swing vs. Supply Voltage 図 5-42. Negative Output Swing vs. Supply Voltage ☑ 5-43. Negative Output Swing vs. Supply Voltage 図 5-44. Input Offset Voltage of Amplifier vs. Common Mode Voltage 図 5-45. Input Offset Voltage of Amplifier vs. Common Mode Voltage 🗵 5-46. Input Bias Current of Amplifier vs. Supply Voltage 図 5-47. Input Offset Voltage of V/I Section vs. Common Mode Voltage 図 5-48. Input Offset Voltage of V/I Section vs. Common Mode Voltage # **6 Application Hints** #### 6.1 Buffers Buffers are often called voltage followers because they have largely unity voltage gain, thus the name has generally come to mean a device that supplies current gain but no voltage gain. Buffers serve in applications requiring isolation of source and load, for example, high input impedance and low output impedance (high output current drive). In addition, they offer gain flatness and wide bandwidth. Most operational amplifiers that meet the other given requirements in a particular application can be configured as buffers, though they are generally more complex and are, for the most part, not optimized for unity gain operation. The commercial buffer is a cost effective substitute for an op amp. Buffers serve several useful functions, either in tandem with op amps or in standalone applications. As mentioned, their primary function is to isolate a high impedance source from a low impedance load, since a high Z source cannott supply the needed current to the load. For example, in the case where the signal source to an analog to digital converter is a sensor, it is recommended that the sensor be isolated from the A/D converter. The use of a buffer ensures a low output impedance and delivery of a stable output to the converter. In A/D converter applications buffers need to drive varying and complex reactive loads. Buffers come in two flavors: Open Loop and Closed Loop. While sacrificing the precision of some DC characteristics, and generally displaying poorer gain linearity, open loop buffers offer lower cost and increased bandwidth, along with less phase shift and propagation delay than do closed loop buffers. The LMH6321 is of the open loop variety. $\boxtimes$ 6-1 shows a simplified diagram of the LMH6321 topology, revealing the open loop complementary follower design approach. $\boxtimes$ 6-2 shows the LMH6321 in a typical application, in this case, a 50 $\Omega$ coaxial cable driver. 図 6-1. Simplified Schematic # 6.2 Supply Bypassing The method of supply bypassing is not critical for frequency stability of the buffer, and, for light loads, capacitor values in the neighborhood of 1 nF to 10 nF are adequate. However, under fast slewing and large loads, large transient currents are demanded of the power supplies, and when combined with any significant wiring inductance, these currents can produce voltage transients. For example, the LMH6321 can slew typically at 1000 V/ $\mu$ s. Therefore, under a 50 $\Omega$ load condition the load can demand current at a rate, di/dt, of 20 A/ $\mu$ s. This current flowing in an inductance of 50 nH (approximately 1.5" of 22 gauge wire) will produce a 1 V transient. Thus, it is recommended that solid tantalum capacitors of 5 $\mu$ F to 10 $\mu$ F, in parallel with a ceramic 0.1 $\mu$ F capacitor be added as close as possible to the device supply pins. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback 図 6-2. 50 Ω Coaxial Cable Driver with Dual Supplies For values of capacitors in the 10 $\mu$ F to 100 $\mu$ F range, ceramics are usually larger and more costly than tantalums but give superior AC performance for bypassing high frequency noise because of their very low ESR (typically less than 10 M $\Omega$ ) and low ESL. #### 6.3 Load Impedence The LMH6321 is stable under any capacitive load when driven by a 50 $\Omega$ source. As shown by $\boxtimes$ 5-1 in $\forall 2 > 0$ 5.6, worst case overshoot is for a purely capacitive load of about 1 nF. Shunting the load capacitance with a resistor will reduce the overshoot. #### 6.4 Source Inductance Like any high frequency buffer, the LMH6321 can oscillate with high values of source inductance. The worst case condition occurs with no input resistor, and a purely capacitive load of 50 pF, where up to 100 nH of source inductance can be tolerated. With a 50 $\Omega$ load, this goes up to 200 nH. However, a 100 $\Omega$ resistor placed in series with the buffer input will ensure stability with a source inductances up to 400 nH with any load. #### 6.5 Overvoltage Protection (Refer to the simplified schematic in $\boxtimes$ 6-1). If the input-to-output differential voltage were allowed to exceed the Absolute Maximum Rating of 5 V, an internal diode clamp would turn on and divert the current around the compound emitter followers of Q1/Q3 (D1 – D11 for positive input), or around Q2/Q4 (D2 – D12 for negative inputs). Without this clamp, the input transistors Q1 – Q4 would zener, thereby damaging the buffer. To limit the current through this clamp, a series resistor should be added to the buffer input (see R<sub>1</sub> in $\boxtimes$ 6-2). Although the allowed current in the clamp can be as high as 5 mA, which would suggest a 2 k $\Omega$ resistor from a 15 V source, it is recommended that the current be limited to about 1 mA, hence the 10 k $\Omega$ shown. The reason for this larger resistor is explained in the following: One way that the input or output voltage differential can exceed the Absolute Maximum value is under a short circuit condition to ground while driving the input with up to $\pm 15$ V. However, in the LMH6321 the maximum output current is set by the programmable Current Limit pin ( $C_L$ ). The value set by this pin is specified to be accurate to 5 mA $\pm 5\%$ . If the input/output differential exceeds 5 V while the output is trying to supply the maximum set current to a shorted condition or to a very low resistance load, a portion of that current will flow through the clamp diodes, thus creating an error in the total load current. If the input resistor is too low, the error current can exceed the 5 mA $\pm 5\%$ budget. #### 6.6 Bandwidth and Stability As can be seen in the schematic of $\boxtimes$ 6-2, a small capacitor is inserted in parallel with the series input resistors. The reason for this is to compensate for the natural band-limiting effect of the 1st order filter formed by this resistor and the input capacitance of the buffer. With a typical $C_{IN}$ of 3.5 pF ( $\boxtimes$ 6-2), a pole is created at $$fp2 = 1/(2\pi R_1 C_{IN}) = 4.5 \text{ MHz}$$ (1) This will band-limit the buffer and produce further phase lag. If used in an op amp-loop application with an amplifier that has the same order of magnitude of unity gain crossing as fp2, this additional phase lag will produce oscillation. The solution is to add a small feed-forward capacitor (phase lead) around the input resistor, as shown in $\boxtimes$ 6-2. The value of this capacitor is not critical but should be such that the time constant formed by it and the input resistor that it is in parallel with ( $R_{IN}$ ) be at least five times the time constant of $R_{IN}C_{IN}$ . Therefore, $$C_1 = (5R_{IN}/R_1)(C_{IN})$$ (2) from セクション 5.4, R<sub>IN</sub> is 250 kΩ. In the case of the example in $\boxtimes$ 6-2, $R_{IN}C_{IN}$ produces a time-constant of 870 ns, so $C_1$ should be chosen to be a minimum of 4.4 $\mu$ s, or 438 pF. The value of $C_1$ (1000 pF) shown in $\boxtimes$ 6-2 gives 10 $\mu$ s. #### 6.7 Output Current and Short Circuit Protection The LMH6321 is designed to deliver a maximum continuous output current of 300 mA. However, the maximum available current, set by internal circuitry, is about 700 mA at room temperature. The output current is programmable up to 300 mA by a single external resistor and voltage source. The LMH6321 is not designed to safely output 700 mA continuously and should not be used this way. However, the available maximum continuous current will likely be limited by the particular application and by the package type chosen, which together set the thermal conditions for the buffer (see セクション 6.8) and could require less than 300 mA. The programming of both the sourcing and sinking currents into the load is accomplished with a single resistor. Figure 6-3 shows a simplified diagram of the V to I converter and I<sub>SC</sub> protection circuitry that, together, perform this task. Referring to Figure 6-3, the two simplified functional blocks, labeled V/I Converter and Short Circuit Protection, comprise the circuitry of the Current Limit Control. The V/I converter consists of error amplifier A1 driving two PNP transistors in a Darlington configuration. The two input connections to this amplifier are $V_{CL}$ (inverting input) and GND (non-inverting input). If GND is connected to zero volts, then the high open loop gain of A1, as well as the feedback through the Darlington, will force $C_L$ , and thus one end $R_{EXT}$ to be at zero volts also. Therefore, as shown in $\not \equiv 3$ a voltage applied to the other end of $R_{EXT}$ will force a current into this pin. $$I_{EXT} = V_{PROG}/R_{EXT}$$ (3) Through the VCL pin, $I_{OUT}$ is programmable from 10 mA to 300 mA by setting $I_{EXT}$ from 25 $\mu$ A to 750 $\mu$ A by means of a fixed $R_{EXT}$ of 10 $k\Omega$ and making $V_{PROG}$ variable from 0.25 V to 7.5 V. Thus, an input voltage $V_{PROG}$ is converted to a current $I_{EXT}$ . This current is the output from the V/I converter. It is gained up by a factor of two and sent to the Short Circuit Protection block as $I_{PROG}$ . $I_{PROG}$ sets a voltage drop across $R_{SC}$ which is applied to the non-inverting input of error amp A2. The other input is across $R_{SENSE}$ . The current through $R_{SENSE}$ , and hence the voltage drop across it, is proportional to the load current, through the current sense transistor $Q_{SENSE}$ . The output of A2 controls the drive ( $I_{DRIVE}$ ) to the base of the NPN output transistor, Q3 which is, proportional to the amount and polarity of the voltage differential ( $V_{DIFF}$ ) between AMP2 inputs, that is, how much the voltage across $R_{SENSE}$ is greater than or less than the voltage across $R_{SC}$ . This loop gains $I_{EXT}$ up by another 200, thus Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback $$I_{SC} = 2 \times 200 (I_{EXT}) = 400 I_{EXT}$$ (4) Therefore, combining $\pm 3$ and $\pm 4$ , and solving for R<sub>EXT</sub>, we get $$R_{EXT} = 400 \text{ V}_{PROG}/I_{SC} \tag{5}$$ If the $V_{CL}$ pin is left open, the output short circuit current will default to about 700 mA. At elevated temperatures this current will decrease. Only the NPN output I<sub>SC</sub> protection is shown. Depending on the polarity of V<sub>DIFF</sub>, AMP2 will turn I<sub>DRIVE</sub> either on or off. 図 6-3. Simplified Diagram of Current Limit Control #### **6.8 Thermal Management** #### 6.8.1 Heatsinking For some applications, a heat sink may be required with the LMH6321. This depends on the maximum power dissipation and maximum ambient temperature of the application. To accomplish heat sinking, the tabs on DDPAK and SO PowerPAD package may be soldered to the copper plane of a PCB for heatsinking (note that these tabs are electrically connected to the most negative point in the circuit, for example, V<sup>-</sup>). Heat escapes from the device in all directions, mainly through the mechanisms of convection to the air above it and conduction to the circuit board below it and then from the board to the air. Natural convection depends on the amount of surface area that is in contact with the air. If a conductive plate serving as a heatsink is thick enough to ensure perfect thermal conduction (heat spreading) into the far recesses of the plate, the temperature rise would be simply inversely proportional to the total exposed area. PCB copper planes are, in that sense, an aid to convection, the difference being that they are not thick enough to ensure perfect conduction. Therefore, eventually we will reach a point of diminishing returns (as seen in 36-5). Very large increases in the copper area will produce smaller and smaller improvement in thermal resistance. This occurs, roughly, for a 1 inch square of 1 oz copper board. Some improvement continues until about 3 square inches, especially for 2 oz boards and better, but beyond that, external heatsinks are required. Ultimately, a reasonable practical value attainable for the junction to ambient thermal resistance is about 30 °C/W under zero air flow. A copper plane of appropriate size may be placed directly beneath the tab or on the other side of the board. If the conductive plane is placed on the back side of the PCB, it is recommended that thermal vias be used per JEDEC Standard JESD51-5. #### 6.8.2 Determining Copper Area One can determine the required copper area by following a few basic guidelines: - 1. Determine the value of the circuit's power dissipation, PD - Specify a maximum operating ambient temperature, T<sub>A(MAX)</sub>. Note that when specifying this parameter, it must be kept in mind that, because of internal temperature rise due to power dissipation, the die temperature, T<sub>J</sub>, will be higher than T<sub>A</sub> by an amount that is dependent on the thermal resistance from junction to ambient, θ<sub>JA</sub>. Therefore, T<sub>A</sub> must be specified such that T<sub>J</sub> does not exceed the absolute maximum die temperature of 150°C. - Specify a maximum allowable junction temperature, T<sub>J(MAX)</sub>, which is the temperature of the chip at maximum operating current. Although no strict rules exist, typically one should design for a maximum continuous junction temperature of 100°C to 130°C, but no higher than 150°C which is the absolute maximum rating for the part. - 4. Calculate the value of junction to ambient thermal resistance, $\theta_{JA}$ - 5. Choose a copper area that will ensure the specified $T_{J(MAX)}$ for the calculated $\theta_{JA}$ . $\theta_{JA}$ as a function of copper area in square inches is shown in $\boxtimes$ 6-4. The maximum value of thermal resistance, junction to ambient $\theta_{JA}$ , is defined as: $$\theta_{JA} = (T_{J(MAX)} - T_{A(MAX)}) / P_{D(MAX)}$$ (6) #### where - T<sub>J(MAX)</sub> = the maximum recommended junction temperature - T<sub>A(MAX)</sub> = the maximum ambient temperature in the user's environment - P<sub>D(MAX)</sub> = the maximum recommended power dissipation #### Note The allowable thermal resistance is determined by the maximum allowable heat rise , $T_{RISE} = T_{J(MAX)} - T_{A(MAX)} = (\theta_{JA}) \ (P_{D(MAX)})$ . Thus, if ambient temperature extremes force $T_{RISE}$ to exceed the design maximum, the part must be de-rated by either decreasing $P_D$ to a safe level, reducing $\theta_{JA}$ , further, or, if available, using a larger copper area. #### 6.8.3 Procedure First determine the maximum power dissipated by the buffer, P<sub>D(MAX)</sub>. For the simple case of the buffer driving a resistive load, and assuming equal supplies, P<sub>D(MAX)</sub> is given by: $$P_{D(MAX)} = I_{S}(2V^{+}) + V^{+2}/4R_{L}$$ (7) where - I<sub>S</sub> = quiescent supply current - 2. Determine the maximum allowable die temperature rise, $$T_{R(MAX)} = T_{J(MAX)} - T_{A(MAX)} = P_{D(MAX)}\theta_{JA}$$ (8) 3. Using the calculated value of $T_{R(MAX)}$ and $P_{D(MAX)}$ the required value for junction to ambient thermal resistance can be found: $$\theta_{JA} = T_{R(MAX)}/P_{D(MAX)} \tag{9}$$ 4. Finally, using this value for $\theta_{\rm JA}$ choose the minimum value of copper area from $\boxtimes$ 6-4. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 6.8.4 Example Assume the following conditions: $$V^{+} = V^{-} = 15 \text{ V}, \text{ R}_{L} = 50 \text{ }\Omega, \text{ I}_{S} = 15 \text{ mA T}_{J(MAX)} = 125 ^{\circ}\text{C}, \text{ T}_{A(MAX)} = 85 ^{\circ}\text{C}.$$ - 1. From 式 7 - $P_{D(MAX)} = I_S (2 V^+) + V^{+2}/4R_L = (15 \text{ mA})(30 \text{ V}) + 15 V^2/200 \Omega = 1.58 \text{ W}$ - 2. From 式 8 - $T_{R(MAX)} = 125^{\circ}C 85^{\circ}C = 40^{\circ}C$ - 3. From 式 9 - $\theta_{JA} = 40^{\circ}\text{C}/1.58 \text{ W} = 25.3^{\circ}\text{C/W}$ Examining 図 6-4, we see that we cannot attain this low of a thermal resistance for one layer of 1 oz copper. It will be necessary to derate the part by decreasing either the ambient temperature or the power dissipation. Other solutions are to use two layers of 1 oz foil, or use 2 oz copper (see 表 6-1), or to provide forced air flow. One should allow about an extra 15% heat sinking capability for safety margin. 図 6-4. Thermal Resistance (Typical) for 7-L DDPAK Package Mounted on 1 oz. (0.036 mm) PC Board Foil 図 6-5. Derating Curve for DDPAK package. No Air Flow 表 6-1. $\theta_{JA}$ vs. Copper Area and $P_D$ for DDPAK. 1.0 oz cu Board. No Air Flow. Ambient Temperature = 24°C | Copper Area | θJA at 1.0W<br>(°C/W) | θJA at 2.0W<br>(°C/W) | |-----------------------------------|-----------------------|-----------------------| | 1 Layer = 1"x2" cu Bottom | 62.4 | 54.7 | | 2 Layer = 1"x2" cu Top and Bottom | 36.4 | 32.1 | | 2 Layer = 2"x2" cu Top and Bottom | 23.5 | 22.0 | | 2 Layer = 2"x4" cu Top and Bottom | 19.8 | 17.2 | As seen in the previous example, buffer dissipation in DC circuit applications is easily computed. However, in AC circuits, signal wave shapes and the nature of the load (reactive, non-reactive) determine dissipation. Peak dissipation can be several times the average with reactive loads. It is particularly important to determine dissipation when driving large load capacitance. A selection of thermal data for the SO PowerPAD package is shown in $\frac{1}{2}$ 6-2. The table summarizes $\theta_{JA}$ for both 0.5 watts and 0.75 watts. Note that the thermal resistance, for both the DDPAK and the SO PowerPAD package is lower for the higher power dissipation levels. This phenomenon is a result of the principle of Newtons Law of Cooling. Restated in term of heatsink cooling, this principle says that the rate of cooling and hence the thermal conduction, is proportional to the temperature difference between the junction and the outside environment (ambient). This difference increases with increasing power levels, thereby producing higher die temperatures with more rapid cooling. 表 6-2. $\theta_{JA}$ vs. Copper Area and $P_D$ for SO PowerPAD. 1.0 oz cu Board. No Airflow. Ambient Temperature = 22°C | Copper Area/Vias | θJA at 0.5W<br>(°C/W) | θJA at 0.75W<br>(°C/W) | |--------------------------------------------------------------------|-----------------------|------------------------| | 1 Layer = 0.05 sq. in. (Bottom) + 3 Via Pads | 141.4 | 138.2 | | 1 Layer = 0.1 sq. in. (Bottom) + 3 Via Pads | 134.4 | 131.2 | | 1 Layer = 0.25 sq. in. (Bottom) + 3 Via Pads | 115.4 | 113.9 | | 1 Layer = 0.5 sq. in. (Bottom) + 3 Via Pads | 105.4 | 104.7 | | 1 Layer = 1.0 sq. in. (Bottom) + 3 Via Pads | 100.5 | 100.2 | | 2 Layer = 0.5 sq. in. (Top)/ 0.5 sq. in. (Bottom) + 33 Via<br>Pads | 93.7 | 92.5 | | 2 Layer = 1.0 sq. in. (Top)/ 1.0 sq. in. (Bottom) + 53 Via<br>Pads | 82.7 | 82.2 | #### 6.9 Error Flag Operation The LMH6321 provides an open collector output at the EF pin that produces a low voltage when the Thermal Shutdown Protection is engaged, due to a fault condition. Under normal operation, the Error Flag pin is pulled up to V<sup>+</sup> by an external resistor. When a fault occurs, the EF pin drops to a low voltage and then returns to V<sup>+</sup> when the fault disappears. This voltage change can be used as a diagnostic signal to alert a microprocessor of a system fault condition. If the function is not used, the EF pin can be either tied to ground or left open. If this function is used, a 10 kΩ, or larger, pull-up resistor (R<sub>2</sub> in $\boxtimes$ 6-2) is recommended. The larger the resistor the lower the voltage will be at this pin under thermal shutdown. $\gtrapprox$ 6-3 shows some typical values of V<sub>EF</sub> for 10 kΩ and 100 kΩ. 表 6-3. V<sub>EF</sub> vs. R<sub>2</sub> | R <sub>2</sub> (in ⊠ 6-2) | | At V <sup>+</sup> = 5 V | At V <sup>+</sup> = 15 V | | | | |---------------------------|--------|-------------------------|--------------------------|--|--|--| | | 10 kΩ | 0.24 V | 0.55 V | | | | | | 100 ΚΩ | 0.036 V | 0.072 V | | | | #### 6.10 Single Supply Operation If dual supplies are used, then the GND pin can be connected to a hard ground (0 V) (as shown in $\boxtimes$ 6-2). However, if only a single supply is used, this pin must be set to a voltage of one $V_{BE}$ ( $\approx$ 0.7 V) or greater, or more commonly, mid rail, by a stiff, low impedance source. This precludes applying a resistive voltage divider to the GND pin for this purpose. 🗵 6-6 shows one way that this can be done. 図 6-6. Using an Op Amp to Bias the GND Pin to ½ V<sup>+</sup> for Single Supply Operation In 🗵 6-6, the op amp circuit pre-biases the GND pin of the buffer for single supply operation. The GND pin can be driven by an op amp configured as a constant voltage source, with the output voltage set by the resistor voltage divider, $R_1$ and $R_2$ . It is recommended that These resistors be chosen so as to set the GND pin to $V^+/2$ , for maximum common mode range. #### 6.11 Slew Rate Slew rate is the rate of change of output voltage for large-signal step input changes. For resistive load, slew rate is limited by internal circuit capacitance and operating current (in general, the higher the operating current for a given internal capacitance, the faster is the slew rate). $\boxtimes$ 6-7 shows the slew capabilities of the LMH6321 under large signal input conditions, using a resistive load. 図 6-7. Slew Rate vs. Peak-to-Peak Input Voltage However, when driving capacitive loads, the slew rate may be limited by the available peak output current according to the following expression. Submit Document Feedback $$dv/dt = I_{PK}/C_{L}$$ (10) and rapidly changing output voltages will require large output load currents. For example if the part is required to slew at 1000 V/ $\mu$ s with a load capacitance of 1 nF the current demand from the LMH6321 would be 1A. Therefore, fast slew rate is incompatible with large $C_L$ . Also, since $C_L$ is in parallel with the load, the peak current available to the load decreases as $C_L$ increases. ☑ 6-8 illustrates the effect of the load capacitance on slew rate. Slew rate tests are specified for resistive loads and/or very small capacitive loads, otherwise the slew rate test would be a measure of the available output current. For the highest slew rate, it is obvious that stray load capacitance should be minimized. Peak output current should be kept below 500 mA. This translates to a maximum stray capacitance of 500 pF for a slew rate of 1000 V/µs. 図 6-8. Slew Rate vs. Load Capacitance #### 7 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 7.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 7.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 7.3 Trademarks PowerPAD™ is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 7.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 7.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 8 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|---------------------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | LMH6321MR/NOPB | Obsolete | Production | SO PowerPAD<br>(DDA) 8 | - | - | Call TI | Call TI | -40 to 125 | LMH63<br>21MR | | LMH6321MRX/NOPB | Active | Production | SO PowerPAD<br>(DDA) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LMH63<br>21MR | | LMH6321MRX/NOPB.B | Active | Production | SO PowerPAD<br>(DDA) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LMH63<br>21MR | | LMH6321TS/NOPB | Obsolete | Production | DDPAK/TO-263<br>(KTW) 7 | - | - | Call TI | Call TI | -40 to 125 | LMH6321TS | | LMH6321TSX/NOPB | Active | Production | DDPAK/TO-263<br>(KTW) 7 | 500 LARGE T&R | ROHS Exempt | SN | Level-3-245C-168 HR | -40 to 125 | LMH6321TS | | LMH6321TSX/NOPB.A | Active | Production | DDPAK/TO-263<br>(KTW) 7 | 500 LARGE T&R | ROHS Exempt | SN | Level-3-245C-168 HR | -40 to 125 | LMH6321TS | | LMH6321TSX/NOPB.B | Active | Production | DDPAK/TO-263<br>(KTW) 7 | 500 LARGE T&R | ROHS Exempt | SN | Level-3-245C-168 HR | -40 to 125 | LMH6321TS | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Aug-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMH6321MRX/NOPB | SO<br>PowerPAD | DDA | 8 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | LMH6321TSX/NOPB | DDPAK/<br>TO-263 | KTW | 7 | 500 | 330.0 | 24.4 | 10.75 | 14.85 | 5.0 | 16.0 | 24.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Aug-2025 #### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | LMH6321MRX/NOPB | SO PowerPAD | DDA | 8 | 2500 | 353.0 | 353.0 | 32.0 | | ı | LMH6321TSX/NOPB | DDPAK/TO-263 | KTW | 7 | 500 | 356.0 | 356.0 | 45.0 | PLASTIC SMALL OUTLINE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MS-012. PLASTIC SMALL OUTLINE #### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. - 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE #### NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. #### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated