

Sample &

Buy



### TPS22860

SLVSD04 - APRIL 2015

# TPS22860 Ultra-Low Leakage Load Switch

Technical

Documents

## 1 Features

- Integrated Single Channel Load Switch
- Bias Voltage Range (V<sub>BIAS</sub>): 1.65 V to 5.5 V
- Input Voltage Range: 0 V to V<sub>BIAS</sub>
- ON-Resistance (R<sub>ON</sub>)
  - $R_{ON} = 0.73 \Omega$  at VIN = 5 V ( $V_{BIAS} = 5 V$ )
  - $R_{ON} = 0.68 \ \Omega$  at VIN = 3.3 V (V<sub>BIAS</sub> = 5 V)
- R<sub>ON</sub> = 0.63 Ω at VIN = 1.8 V (V<sub>BIAS</sub> = 5 V)
- 200 mA Maximum Continuous Switch Current
- Ultra-Low Leakage Current
  - V<sub>IN</sub> Leakage Current = 2 nA
  - V<sub>BIAS</sub> Leakage Current at 5.5 V = 10 nA
- 6-pin SOT-23 or SC70 Package
- ESD Performance Tested per JESD 22
  - 2 kV HBM and 1 kV CDM

## 2 Applications

- Wearables
- Internet of Things
- Wireless Sensor Networks

## 4 Common Application Schematic

## 3 Description

Tools &

Software

The TPS22860 is a small, ultra-low leakage current, single channel load switch. The device requires a  $V_{BIAS}$  voltage and can operate over an input voltage range of 0 V to  $V_{BIAS}$ . It can support a maximum continuous current of 200 mA. The switch is controlled by an on/off input (ON), which is capable of interfacing directly with low-voltage control signals. The TPS22860 is available in two small, spacesaving 6-pin SOT-23 and SC70 packages. The device is characterized for operation over the free-air temperature range of  $-40^{\circ}$ C to 85°C.

Support &

Community

20

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |  |  |
|-------------|---------|-----------------|--|--|
| TDCOORCO    | SOT-23  | 2.80 x 2.90 mm  |  |  |
| TPS22860    | SC-70   | 2.10 x 2.00 mm  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



TEXAS INSTRUMENTS

www.ti.com

# **Table of Contents**

| 1 | Feat | tures                            | 1 |
|---|------|----------------------------------|---|
| 2 | Арр  | lications                        | 1 |
| 3 | Des  | cription                         | 1 |
| 4 | Con  | nmon Application Schematic       | 1 |
| 5 | Rev  | ision History                    | 2 |
| 6 | Pin  | Configuration and Functions      | 3 |
| 7 | Spe  | cifications                      | 3 |
|   | 7.1  | Absolute Maximum Ratings         | 3 |
|   | 7.2  | ESD Ratings                      | 3 |
|   | 7.3  | Recommended Operating Conditions | 4 |
|   | 7.4  | Thermal Information              | 4 |
|   | 7.5  | Electrical Characteristics       | 4 |
|   | 7.6  | Switching Characteristics        |   |
|   | 7.7  | Typical Characteristics          | 5 |
| 8 | Deta | ailed Description                | 7 |
|   | 8.1  | Overview                         | 7 |
|   | 8.2  | Functional Block Diagram         | 7 |
|   |      |                                  |   |

|    | 8.3  | Feature Description                   | 7  |
|----|------|---------------------------------------|----|
|    | 8.4  | Device Functional Modes               | 7  |
| 9  | App  | lication and Implementation           | 8  |
|    | 9.1  | Application Information               | 8  |
|    | 9.2  | Typical Application                   | 8  |
| 10 | Pow  | er Supply Recommendations             | 9  |
| 11 | Lay  | out                                   | 10 |
|    | -    | Layout Guidelines                     |    |
|    | 11.2 | Thermal Reliability                   | 10 |
|    | 11.3 | Improving Package Thermal Performance | 10 |
|    | 11.4 | Layout Example                        | 10 |
| 12 | Dev  | ice and Documentation Support         | 11 |
|    | 12.1 | Trademarks                            | 11 |
|    | 12.2 | Electrostatic Discharge Caution       | 11 |
|    | 12.3 | Glossary                              | 11 |
| 13 | Mec  | hanical, Packaging, and Orderable     |    |
|    | Info | mation                                | 11 |
|    |      |                                       |    |

# 5 Revision History

| DATE       | REVISION | NOTES            |
|------------|----------|------------------|
| April 2015 | *        | Initial release. |



## 6 Pin Configuration and Functions



#### **Pin Functions**

| P                 | PIN I/O |     | DESCRIPTION                                                            |
|-------------------|---------|-----|------------------------------------------------------------------------|
| NAME              | NO.     | 1/0 | DESCRIPTION                                                            |
| V <sub>OUT</sub>  | 1       | 0   | Switch output.                                                         |
| GND               | 2       | _   | Ground                                                                 |
| NC                | 3       | _   | No connect                                                             |
| V <sub>IN</sub>   | 4       | I   | Switch input. Connect a ceramic capacitor from V <sub>IN</sub> to GND. |
| V <sub>BIAS</sub> | 5       | I   | Bias voltage. Power supply to the device.                              |
| ON                | 6       | I   | Active high switch control input. Do not leave floating.               |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                   |                                                            | MIN  | MAX              | UNIT <sup>(2)</sup> |
|-------------------|------------------------------------------------------------|------|------------------|---------------------|
| V <sub>BIAS</sub> | BIAS voltage range                                         | -0.5 | 6.5              | V                   |
| VIN               | Input voltage range                                        | -0.5 | $V_{BIAS} + 0.5$ | V                   |
| V <sub>OUT</sub>  | Output voltage range                                       | -0.5 | $V_{BIAS} + 0.5$ | V                   |
| V <sub>ON</sub>   | Input voltage range                                        | -0.5 | 6.5              | V                   |
| I <sub>MAX</sub>  | Maximum Continuous Switch Current                          |      | 200              | mA                  |
| I <sub>PLS</sub>  | Maximum Pulsed Switch Current, pulse <300us, 2% duty cycle |      | 400              | mA                  |
| T <sub>A</sub>    | Operating free-air temperature range <sup>(3)</sup>        | -40  | 85               | °C                  |
| TJ                | Maximum junction temperature                               |      | 125              | °C                  |
| T <sub>STG</sub>  | Storage temperature                                        | -65  | 150              | °C                  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) Inapplications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$  is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part/package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A(max)} = T_{J(max)} - (MJA \times P_{D(max)})$ 

## 7.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | 1000  | V    |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                              |                  | MIN  | NOM MAX           | UNIT |
|---------------------|------------------------------|------------------|------|-------------------|------|
| V <sub>IN</sub>     | Input voltage range          |                  | 0    | V <sub>BIAS</sub> | V    |
| V <sub>BIAS</sub>   | Supply voltage range         |                  | 1.65 | 5.5               | V    |
| V <sub>ON</sub>     | Control input voltage range  |                  | 0    | 5.5               | V    |
| V <sub>OUT</sub>    | Output voltage range         |                  | 0    | V <sub>BIAS</sub> | V    |
| V <sub>IH, ON</sub> | High-level input voltage, ON | $V_{BIAS} = 5 V$ | 2.4  | 5.5               | V    |
| V <sub>IL, ON</sub> | Low-level input voltage, ON  | $V_{BIAS} = 5 V$ | 0    | 0.8               | V    |
| C <sub>IN</sub>     | Input Capacitor              |                  | 1    |                   | μF   |

## 7.4 Thermal Information

|                       |                                              | TPS2   | TPS22860 |      |  |
|-----------------------|----------------------------------------------|--------|----------|------|--|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | DBV    | DCK      | UNIT |  |
|                       |                                              | 6 PINS | 6 PINS   |      |  |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 235.2  | 249.0    |      |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 164.8  | 107.7    |      |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 82,.5  | 95.8     | °C/W |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 52.9   | 6.2      |      |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 82.0   | 93.7     |      |  |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.

## 7.5 Electrical Characteristics

over operating free-air temperature range<sup>(1)</sup> (unless otherwise noted)

|                        | PARAMETER                       | TEST CONDITIONS                                                                                                                                                                                                              |                         |                     | MIN | TYP  | MAX  | UNIT |
|------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|-----|------|------|------|
| POWER S                | UPPLIES AND CURRENTS            |                                                                                                                                                                                                                              |                         |                     |     |      |      |      |
| I <sub>Q, VBIAS</sub>  | VBIAS quiescent current         | $I_{OUT} = 0, V_{IN} = V_{ON} = V_{BIAS} =$                                                                                                                                                                                  | 3.3 V                   |                     |     | 10   | 100  |      |
| I <sub>SD, VBIAS</sub> | VBIAS shutdown current          | $V_{ON} = 0 V$                                                                                                                                                                                                               |                         |                     |     | 10   | 100  |      |
| I <sub>SD, VIN</sub>   | VIN shutdown current            | $V_{ON} = 0 V, V_{OUT} = 1 V$                                                                                                                                                                                                | V <sub>IN</sub> = 3.0 V |                     |     | 2    | 50   | nA   |
| I <sub>ON</sub>        | ON pin input leakage<br>current | V <sub>ON</sub> = 5.5 V                                                                                                                                                                                                      |                         |                     |     |      | 100  |      |
| RESISTAN               | ICE CHARACTERISTICS             |                                                                                                                                                                                                                              |                         |                     |     |      |      |      |
|                        |                                 |                                                                                                                                                                                                                              |                         | $T_A = 25^{\circ}C$ |     | 0.92 | 1.15 |      |
|                        |                                 | ON-state resistance $V_{IN} = -100 \text{ mA}, V_{BIAS} = 3.3$ $V_{IN} = 3.3 \text{ V} \qquad Full T_A$ $V_{IN} = 2 \text{ V} \qquad Full T_A$ $V_{IN} = 2 \text{ V} \qquad Full T_A$ $V_{IN} = 2 \text{ V} \qquad Full T_A$ | v <sub>IN</sub> = 3.3 v | Full T <sub>A</sub> |     |      | 1.31 |      |
| Р                      | ON state registeres             |                                                                                                                                                                                                                              |                         | $T_A = 25^{\circ}C$ |     | 1.2  | 1.5  | 0    |
| R <sub>ON</sub>        | ON-State resistance             |                                                                                                                                                                                                                              | Full T <sub>A</sub>     |                     |     | 1.7  | Ω    |      |
|                        |                                 |                                                                                                                                                                                                                              |                         | $T_A = 25^{\circ}C$ |     | 0.95 | 1.2  |      |
|                        |                                 |                                                                                                                                                                                                                              | V <sub>IN</sub> = 1.8 V | Full T <sub>A</sub> |     |      | 1.35 |      |

(1) Over the operating ambient temp −40°C ≤ TA ≤ 85°C (full) and VBIAS = 3.3V. Typical values are for TA = 25°C. (unless otherwise noted)

## 7.6 Switching Characteristics

over operating free-air temperature range<sup>(1)</sup> (unless otherwise noted)

|                     | PARAMETER         |                                         | TEST CON               | NDITIONS            |                                    | MIN | TYP      | MAX | UNIT |
|---------------------|-------------------|-----------------------------------------|------------------------|---------------------|------------------------------------|-----|----------|-----|------|
|                     | Turn on time      |                                         |                        | $T_A = 25^{\circ}C$ | V <sub>BIAS</sub> = 3.3 V          | 2   | 4.5      | 13  |      |
| t <sub>ON</sub>     | Turn-on time      | $V_{OUT} = V_{BIAS}, R_L = 50 \ \Omega$ | C <sub>L</sub> = 35 pF | Full T <sub>A</sub> | $V_{BIAS} = 3 V \text{ to } 3.6 V$ | 1   |          | 15  | ns   |
|                     | Turn off time     |                                         | 0 25 25                | $T_A = 25^{\circ}C$ | V <sub>BIAS</sub> = 3.3 V          | 3   | 9        | 15  |      |
| t <sub>OFF</sub>    | Turn-off time     | $V_{OUT} = V_{BIAS}, R_L = 50 \ \Omega$ | C <sub>L</sub> = 35 pF | Full T <sub>A</sub> | $V_{BIAS} = 3 V \text{ to } 3.6 V$ | 2   |          | 20  | ns   |
| t <sub>ON/OFF</sub> | ON/OFF delay time |                                         |                        |                     |                                    | See | Figure 9 | )   |      |

(1)  $V_{IN} = V_{ON} = V_{BIAS} = 5V$ , TA = 25°C

4 Submit Documentation Feedback



## 7.7 Typical Characteristics



**TPS22860** SLVSD04 – APRIL 2015 Texas Instruments

www.ti.com

## **Typical Characteristics (continued)**





## 8 Detailed Description

### 8.1 Overview

The TPS22860 is a small, ultra-low leakage current, single channel bi-driectional load switch. The device requires a  $V_{BIAS}$  voltage and can operate over an input voltage range of 0 V to  $V_{BIAS}$ . It can support a maximum continuous current of 200 mA. The switch is controlled by an on/off input (ON), which is capable of interfacing directly with low-voltage control signals. The TPS22860 is available in two small, space-saving 6-pin SOT-23 and SC70 packages. The device is characterized for operation over the free-air temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C.

## 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 ON/OFF Control

The ON input controls the load switch with positive logic.

### 8.3.2 Pass Transistor

The TPS22860 supports up to 200-mA current flow in either direction.  $R_{ON}$  is dependent on  $V_{BIAS}$  as shown in Figure 1, Figure 2, and Figure 3.

### 8.4 Device Functional Modes

#### Table 1. Functional Table

| ON | V <sub>IN</sub> to V <sub>OUT</sub> |
|----|-------------------------------------|
| L  | Off                                 |
| Н  | On                                  |

## **9** Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

This section will highlight some of the design considerations when implementing this device in a common application.

## 9.2 Typical Application

The TPS22860 IC is a high side load switch. The TPS22860 internal components are rated for 1.65-V to 5.5-V supply and support up to 200 mA of load current. The TPS22860 can be used in a variety of applications. Figure 8 below shows a general application of TPS22860 to control the load inrush current.



Figure 8. Standard Load Switching Application

### 9.2.1 Design Requirements

### Table 2. Component Table

| COMPONENT       | DESCRIPTION                                                      |
|-----------------|------------------------------------------------------------------|
| C <sub>IN</sub> | Input capacitance <sup>(1)</sup>                                 |
| LOAD            | Load resistance and capacitance will affect the output rise time |

(1) Required for load inrush current (slew rate) control

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Inrush Current

To limit the voltage drop on the input supply caused by transient inrush currents when the switch turns on into a discharged load capacitor, a capacitor must be placed between  $V_{IN}$  and GND. A 1-µF ceramic capacitor,  $C_{IN}$ , placed close to the pins, is usually sufficient. Higher values of  $C_{IN}$  can be used to further reduce the voltage drop during high-current applications. When switching heavy loads, TI recommends to have an input capacitor about 10x higher than the output capacitor to avoid excessive voltage drop. Do not float the ON pin.

#### 9.2.2.2 ON/OFF Interface

The load switch is controlled by the voltage at the ON pin. To turn ON, the input voltage must be larger than  $V_{IH}$  and to turn off the voltage must be below  $V_{IL}$ .

In applications where an ON/OFF signal is not available, connect ON pin to  $V_{IN}$ . The TPS22860 will turn ON/OFF in sync with the input supply connected to  $V_{IN}$ .

**NOTE** Connect a pull down resistor from the ON pin to GND when the ON/OFF signal is driven by a high-impedance (tri-state) driver.

### 9.2.3 Application Curves



## **10** Power Supply Recommendations

The device is designed to operate from a VIN range of 1.65 V to 5.5 V. This supply must be well regulated and placed as close to the device terminal as possible with the recommended 1- $\mu$ F bypass capacitor. If the supply is located more than a few inches from the device terminals, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. If additional bulk capacitance is required, an electrolytic, tantalum, or ceramic capacitor of 1  $\mu$ F may be sufficient.

## 11 Layout

## 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- V<sub>IN</sub> and V<sub>OUT</sub> traces should be as short and wide as possible to accommodate for high current.
- The V<sub>IN</sub> pin should be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is 1-µF ceramic with X5R or X7R dielectric. This capacitor should be placed as close to the device pins as possible.
- The VOUT pin should be bypassed to ground with low ESR ceramic bypass capacitors. The typical
  recommended bypass capacitance is one-tenth of the V<sub>IN</sub> bypass capacitor of X5R or X7R dielectric rating.
  This capacitor should be placed as close to the device pins as possible.

## 11.2 Thermal Reliability

For higher reliability it is recommended to limit TPS22860 IC's die junction temperature to less than 105°C. The IC junction temperature is directly proportional to the on-chip power dissipation. Use the following equation to calculate maximum on-chip power dissipation to achieve the maximum die junction temperature target:

$$PD_{(MAX)} = \begin{pmatrix} T_{J(MAX)} - T_{A} \end{pmatrix} / \theta_{JA}$$

Where:

 $T_{J(MAX)}$  is the target maximum junction temperature.

T<sub>A</sub> is the operating ambient temperature.

R  $_{\mbox{\scriptsize \thetaJA}}$  is the package junction to ambient thermal resistance.

(1)

## **11.3 Improving Package Thermal Performance**

The package  $R_{\theta JA}$  value under standard conditions on a High-K board is listed in the *Thermal Information* table.  $R_{\theta JA}$  value depends on the PC board layout. An external heat sink and/or a cooling mechanism, like a cold air fan, can help reduce  $R_{\theta JA}$  and thus improve device thermal capabilities. Refer to TI's design support web page at www.ti.com/thermal for a general guidance on improving device thermal performance.

## 11.4 Layout Example



## Figure 11. Basic PCB Layout



## **12 Device and Documentation Support**

## 12.1 Trademarks

All trademarks are the property of their respective owners.

## **12.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                |              |              |
| TPS22860DBVR          | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZFNR         |
| TPS22860DBVR.B        | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZFNR         |
| TPS22860DBVRG4        | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZFNR         |
| TPS22860DBVRG4.B      | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ZFNR         |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |        |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS22860DBVR                | SOT-23 | DBV                | 6 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS22860DBVRG4              | SOT-23 | DBV                | 6 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |



# PACKAGE MATERIALS INFORMATION

18-Jun-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22860DBVR   | SOT-23       | DBV             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS22860DBVRG4 | SOT-23       | DBV             | 6    | 3000 | 183.0       | 183.0      | 20.0        |

# **DBV0006A**



# **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated