









**TPS60204** 

JAJSQG8B - FEBRUARY 2001 - REVISED MAY 2023

# TPS60204、TPS60205 レギュレーション済み 3.3V、100mA、低リップル・チャ ージ・ポンプ、低消費電力 DC/DC コンバータ

# 1 特長

Texas

INSTRUMENTS

- 1.8V~3.6V の入力電圧から最大 100mA の出力電 流で、3.3Vのレギュレーション済み出力電圧を供給
- プッシュプル・トポロジにより、5mV(PP) 未満の出力電 圧リップルを実現
- 低バッテリとパワー・グッドの検出器を内蔵
- スイッチング周波数は、外部クロック信号と同期させる ことができます
- 最大 90% の効率と35µA の静止消費電流により、バ ッテリ使用量を拡大
- インダクタを使用していないため、設計が容易で、低コ スト、低 EMI の電源
- シャットダウン電流:0.05µA、バッテリはシャットダウン・ モードで負荷から絶縁されています
- 超小型の 10 ピン MSOP に封止したコンパクトなコン バータ・ソリューションで、必要な外付けコンデンサはわ ずか4個
- 評価基板 (TPS60200EVM-145) を提供

# 2 アプリケーション

以下のようにバッテリ駆動アプリケーションで DC/DC コン バータをインダクタに置き換えます。

- 2個のバッテリ・セルから3.3Vへの変換
- MP3 ポータブル・オーディオ・プレーヤ
- バッテリ駆動のマイクロプロセッサ・システム
- バックアップ・バッテリ昇圧コンバータ
- PDA、オーガナイザ、コードレス電話
- ハンドヘルド計測機器
- 血糖値計やその他の医療機器



#### バッテリ電圧低下警告機能付き代表的なアプリケーシ ョン回路

# 3 概要

TPS6020x の昇圧、レギュレーション済みチャージ・ポン プは、1.8V~3.6Vの入力電圧から3.3V ±4%の出力電 圧を生成します。これらのデバイスは通常、2個のアルカ リ、NiCd、または NiMH バッテリ・セルから電力を供給さ れ、最低 1.6V の電源電圧で動作します。連続出力電流 は、2V 入力から最小 100mA です。 完全な低リップル DC/DC コンバータを構築するために必要な外付けコンデ ンサは4個のみです。2つのシングルエンド・チャージ・ポ ンプのプッシュプル動作モードにより、電流が連続的に出 力に転送されるため、出力電圧リップルが小さくなります。



TPS60204 ピーク出力電流入力電圧

英語版のTI製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 🐼 www.ti.com で閲覧でき、その内容が常に優先されます。 TI では翻訳の正確性および妥当性につきましては一切保証いたしません。 実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



# **Table of Contents**

| 1 | 特長                                      | 1 |
|---|-----------------------------------------|---|
|   | アプリケーション                                |   |
| 3 | 概要                                      | 1 |
|   | Revision History                        |   |
| 5 | 概要 (続き)                                 | 3 |
| 6 | Pin Configuration and Functions         | 4 |
| 7 | Specifications                          | 5 |
|   | 7.1 Absolute Maximum Ratings            |   |
|   | 7.2 Dissipation Rating                  | 5 |
|   | 7.3 Recommended Operating Conditions    | 5 |
|   | 7.4 Electrical Characteristics          | 5 |
|   | 7.5 Electrical Characteristics TPS60204 | 6 |
|   | 7.6 Electrical Characteristics TPS60205 | _ |
|   | 7.7 Typical Characteristics             | 7 |
| 8 | Detailed Description1                   | 1 |
|   | 8.1 Functional Block Diagrams1          | 5 |
| 9 | Application and Implementation1         | 6 |

| 9.1 Application Information             | 16 |
|-----------------------------------------|----|
| 9.2 Typical Application                 |    |
| 9.3 Power Dissipation                   |    |
| 9.4 Layout and Board Space              |    |
|                                         |    |
| 10 Device and Documentation Support     | 20 |
| 10.1 Device Support                     | 20 |
| 10.2 Documentation Support              |    |
| 10.3 ドキュメントの更新通知を受け取る方法                 |    |
| 10.4 サポート・リソース                          | 20 |
| 10.5 Trademarks                         | 20 |
| 10.6 静電気放電に関する注意事項                      | 20 |
| 10.7 用語集                                | 20 |
| 11 Mechanical, Packaging, and Orderable |    |
| Information                             | 20 |
| 11.1 Package Option Addendum            |    |
| 11.2 Tape and Reel Information          |    |
|                                         |    |

# **4 Revision History**

| CI | hanges from Revision A (September 2001) to Revision B (May 2023) | Page |
|----|------------------------------------------------------------------|------|
| •  | ドキュメント全体にわたって表、図、相互参照の採番方法を更新                                    | 1    |



# 5 概要 (続き)

これらのデバイスは、新しく開発された LinSkip モードで動作します。この動作モードでは、出力電流が LinSkip スレッショルドである約 7mA を超えると、デバイスは軽負荷時の省電力パルス・スキップ・モードから低ノイズの定周波数リニア・レ ギュレーション・モードにシームレスに切り替わります。パルス・スキップ・モードであっても、チャージ・ポンプの出力抵抗は 依然としてレギュレーションされているため、出力リップルは非常に低いレベルに維持されます。

EN ピンを使用して、3 つの動作モードをプログラムできます。EN = Low にすると、デバイスがディスエーブルになり、すべての内部回路がシャットダウンされて、出力が入力から切断されます。EN = High にすると、デバイスがイネーブルになり、内部発振器からデバイスが動作するようにプログラムされます。EN にクロックが供給されている場合、デバイスは外部クロック信号と同期して動作するため、スイッチング高調波を制御および最小化できます。このデバイスには、バッテリ電圧がユーザー定義のスレッショルド電圧を下回った場合に警告を発するバッテリ電圧低下検出器や、出力電圧が公称値の約 90% に達したときにアクティブになるパワー・グッド検出器が内蔵されています。

バッテリ電圧低下検出器またはパワー・グッド検出器を備えたデバイス・オプションが利用できます。この DC/DC コンバー タはインダクタを必要としないため、システムの EMI を最小限に抑えることができます。 小型の 10 ピン MSOP パッケージ (DGS) で供給されます。

| T <sub>A</sub> | 部品番号 <sup>(1)</sup> | マーキング DGS パッ<br>ケージ | 出力電流 (mA) | 出力電圧 | デバイスの特長         |  |  |  |  |  |
|----------------|---------------------|---------------------|-----------|------|-----------------|--|--|--|--|--|
| -40°C~85°C     | TPS60204DGS         | AFB                 | 100       | 3.3  | バッテリ電圧低下検出<br>器 |  |  |  |  |  |
|                | TPS60205DGS         | AFC                 | 100       | 3.3  | パワー・グッド検出器      |  |  |  |  |  |

#### 表 5-1. 利用可能なオプション

(1) DGS パッケージは、テープまたはリールで供給されています。リール当たり 2500 個のご注文には、デバイス・タイプの末尾に R を付けてください (例:TPS60204DGSR)。



# **6** Pin Configuration and Functions



ACTUAL SIZE 3.05 mm x 4.98 mm

#### 表 6-1. Pin Functions

| TERMIN  | TERMINAL I/O |   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|--------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO.          |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| C1+     | 4            |   | Positive terminal of the flying capacitor C1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| C1-     | 3            |   | Negative terminal of the flying capacitor C1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| C2+     | 6            |   | Positive terminal of the flying capacitor C2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| C2-     | 8            |   | Negative terminal of the flying capacitor C2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| EN      | 9            | I | <ul> <li>Device-enable input. Three operating modes can be programmed with the EN pin.</li> <li>EN = Low disables the device. Output and input are isolated in the shutdown.</li> <li>EN = High lets the device run from the internal oscillator.</li> <li>If an external clock signal is applied to the EN pin, the device is in syncmode and runs synchronized at the frequency of the external clock signal.</li> </ul>                                                                                                                |
| GND     | 2            |   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IN      | 7            | I | Supply input. Bypass IN to GND with a capacitor of the same size as C <sub>o</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LBI/GND | 1            | I | Low-battery detector input for the TPS60204. A low-battery warning is generated at the LBO pin when the voltage on LBI drops below the threshold of 1.18 V. Connect LBI to GND if the low-battery detector function is not used. For the TPS60205, this pin has to be connected to ground (GND pin).                                                                                                                                                                                                                                      |
| LBO/PG  | 10           | 0 | Open-drain low-battery detector output for the TPS60204. This pin is pulled low if the voltage on LBI drops below the threshold of 1.18 V. A pullup resistor should be connected between LBO and OUT or any other logic supply rail that is lower than 3.6 V. Open-drain power-good detector output for the TPS60205. As soon as the voltage on OUT reaches about 90% of it is nominal value this pin goes active high. A pullup resistor should be connected between PG and OUT or any other logic supply rail that is lower than 3.6 V. |
| OUT     | 5            | 0 | Regulated 3.3-V power output. Bypass OUT to GND with the output filter capacitor $C_0$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



# **7** Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                              |                  | MIN  | МАХ                  | UNIT |
|------------------------------|------------------|------|----------------------|------|
|                              | IN to GND        | -0.3 | 3.6                  |      |
| Input voltage                | EN, PG to GND    | -0.3 | 3.6                  | V    |
|                              | LBI, LBO to GND  | -0.3 | 3.6                  |      |
|                              | OUT to GND       | -0.3 | 3.6                  | V    |
| Output voltage               | C1+, C2+ to GND  | -0.3 | V <sub>O</sub> + 0.3 | V    |
|                              | C1-, C2- to GND  | -0.3 | V <sub>I</sub> + 0.3 | V    |
| Output current               | OUT              |      | 150                  | mA   |
| Storage temperature          | T <sub>stg</sub> | -55  | 150                  | °C   |
| Maximum junction temperature | TJ               |      | 150                  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 Dissipation Rating

| PACKAGE <sup>(1)</sup> | T <sub>A</sub> ≤25 ℃ POWER | DERATING FACTOR           | T <sub>A</sub> =70℃ POWER | T <sub>A</sub> = 85℃ POWER |
|------------------------|----------------------------|---------------------------|---------------------------|----------------------------|
|                        | RATING                     | ABOVE T <sub>A</sub> =25℃ | RATING                    | RATING                     |
| DGS                    | 424mW                      | 3.4mW/°C                  | 187mW                     | 136mW                      |

(1) The thermal resistance junction to ambient of the DGS package is  $R_{TH-JA} = 294^{\circ}C/W$ 

#### 7.3 Recommended Operating Conditions

|                                |        | MIN | NOM | MAX | UNIT |
|--------------------------------|--------|-----|-----|-----|------|
| Input voltage range            | VI     | 1.6 |     | 3.6 | V    |
| Input capacitor                | Ci     |     | 2.2 |     | μF   |
| Flying capacitors              | C1, C2 |     | 1   |     | μF   |
| Output capacitor               | Co     |     | 2.2 |     | μF   |
| Operating junction temperature | TJ     | -40 |     | 125 | °C   |

## 7.4 Electrical Characteristics

electrical characteristics at C<sub>i</sub> = 2.2  $\mu$ F, C1 = C2 = 1  $\mu$ F, C<sub>O</sub> = 2.2  $\mu$ F, T<sub>A</sub> = -40°C to 85°C, V<sub>I</sub> = 2.4 V, EN = V<sub>I</sub> (unless otherwise noted) over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                 | TEST CONDITIONS                                                                                           | MIN  | ТҮР  | MAX  | UNIT      |
|---------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|-----------|
| I <sub>O(MAX)</sub> | Maximum continuous output current         | V <sub>1</sub> = 2 V                                                                                      | 100  |      |      | mA        |
|                     |                                           | $1.6 V < V_{I} < 1.8 V, 0 < I_{O} < 0.25 \times I_{O(MAX)}$                                               | 3    |      |      | V         |
| Vo                  | Output voltage                            | $1.8 V < V_{I} < 2 V, 0 < I_{O} < 0.5 \times I_{O(MAX)}$                                                  | 3.17 |      | 3.43 |           |
|                     |                                           | $2 V < V_1 < 3.3 V, 0 < I_0 < I_{O(MAX)}$                                                                 | 3.17 |      | 3.43 |           |
|                     |                                           | $3.3 \text{ V} < \text{V}_{\text{I}} < 3.6 \text{ V}, 0 < \text{I}_{\text{O}} < \text{I}_{\text{O(MAX)}}$ | 3.17 |      | 3.47 |           |
| V <sub>PP</sub>     | Output voltage ripple                     | $I_{O} = I_{O(MAX)}$                                                                                      |      | 5    |      | $mV_{PP}$ |
| I <sub>(Q)</sub>    | Quiescent current (no-load input current) | I <sub>O</sub> = 0 mA, V <sub>I</sub> = 1.8 V to 3.6 V                                                    |      | 35   | 70   | μA        |
| I <sub>(SD)</sub>   | Shutdown supply current                   | EN = 0 V                                                                                                  |      | 0.05 | 1    |           |



# 7.4 Electrical Characteristics (continued)

electrical characteristics at C<sub>i</sub> = 2.2  $\mu$ F, C1 = C2 = 1  $\mu$ F, C<sub>O</sub> = 2.2  $\mu$ F, T<sub>A</sub> = -40°C to 85°C, V<sub>I</sub> = 2.4 V, EN = V<sub>I</sub> (unless otherwise noted) over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                            | TEST CONDITIONS                                                                    | MIN                  | TYP  | MAX                  | UNIT |
|----------------------|--------------------------------------|------------------------------------------------------------------------------------|----------------------|------|----------------------|------|
| f <sub>(OSC)</sub>   | Internal switching frequency         |                                                                                    | 200                  | 300  | 400                  | kHz  |
| f <sub>(SYNC)</sub>  | External clock signal frequency      |                                                                                    | 400                  | 600  | 800                  |      |
|                      | External clock signal duty cycle     |                                                                                    | 30%                  |      | 70%                  |      |
| V <sub>IL</sub>      | EN input low voltage                 | V <sub>I</sub> = 1.6 V to 3.6 V                                                    |                      |      | 0.3 × V <sub>I</sub> | V    |
| V <sub>IH</sub>      | EN input high voltage                | V <sub>I</sub> = 1.6 V to 3.6 V                                                    | 0.7 × V <sub>I</sub> |      |                      |      |
| I <sub>lkg(EN)</sub> | EN input leakage current             | $EN = 0 V \text{ or } V_1$                                                         |                      | 0.01 | 0.1                  | μA   |
|                      | Output capacitor auto discharge time | EN is set from V <sub>I</sub> to GND,<br>Time until V <sub>O</sub> < 0.5 V         |                      | 0.6  |                      | ms   |
|                      | Output leakage current in shutdown   | EN = 0 V, T <sub>A</sub> = −40 to 85°C                                             |                      |      | 5                    | μA   |
|                      |                                      | EN = 0 V, T <sub>A</sub> ≤ 65°C                                                    |                      |      | 3                    |      |
|                      | LinSkip threshold                    | V <sub>1</sub> = 2.2 V                                                             |                      | 7    |                      | mA   |
|                      | Output load regulation               | 10 mA < I <sub>O</sub> < I <sub>O(MAX)</sub> ; T <sub>A</sub> = 25°C               |                      |      | 0.01                 | %/mA |
|                      | Output line regulation               | $2 V < V_{I} < 3.3 V$ , $I_{O} = 0.5 \times I_{O(MAX)}$ ,<br>$T_{A} = 25^{\circ}C$ |                      | 0.6  |                      | %/V  |
| I <sub>(SC)</sub>    | Short circuit current                | V <sub>1</sub> = 2.4 V, V <sub>O</sub> = 0 V                                       |                      | 60   |                      | mA   |

## 7.5 Electrical Characteristics TPS60204

electrical characteristics for low-battery comparator of device TPS60204 at  $T_A = -40^{\circ}$ C to 85°C,  $V_I = 2.4$  V and EN =  $V_I$  (unless otherwise noted)

|                       | PARAMETER                   | TEST CONDITIONS                                        | MIN  | TYP  | MAX  | UNIT |
|-----------------------|-----------------------------|--------------------------------------------------------|------|------|------|------|
| V <sub>(LBI)</sub>    | LBI trip voltage            | $V_{I}$ = 1.6 V to 2.2 V, $T_{C}$ = 0°C to 70°C        | 1.13 | 1.18 | 1.23 | V    |
|                       | LBI trip voltage hysteresis | For rising voltage at LBI                              |      | 10   |      | mV   |
| I <sub>I(LBI)</sub>   | LBI input current           | V <sub>(LBI)</sub> = 1.3 V                             |      | 2    | 50   | nA   |
| V <sub>O(LBO)</sub>   | LBO output voltage low      | V <sub>(LBI)</sub> = 0 V, I <sub>(LBO)</sub> = 1 mA    |      |      | 0.4  | V    |
| I <sub>lkg(LBO)</sub> | LBO leakage current         | V <sub>(LBI)</sub> = 1.3 V, V <sub>(LBO)</sub> = 3.3 V |      | 0.01 | 0.1  | μA   |

注

During start-up of the converter the LBO output signal is invalid for the first 500 µs.

# 7.6 Electrical Characteristics TPS60205

electrical characteristics for power-good comparator of device TPS60205 at  $T_A = -40^{\circ}$ C to 85°C,  $V_I = 2.4$  V and EN =  $V_I$  (unless otherwise noted)

| PARAMETER            |                                    | TEST CONDITIONS                                       | MIN                   | ТҮР                   | MAX                   | UNIT |
|----------------------|------------------------------------|-------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| V <sub>(PG)</sub>    | Power-good trip voltage            | $T_C = 0^{\circ}C$ to $70^{\circ}C$                   | 0.87 × V <sub>O</sub> | 0.91 × V <sub>O</sub> | 0.95 × V <sub>O</sub> | V    |
| V <sub>hys(PG)</sub> | Power-good trip voltage hysteresis | $V_O$ decreasing, $T_C = 0^{\circ}C$ to $70^{\circ}C$ |                       | 1%                    |                       |      |
| V <sub>O(PG)</sub>   | Power-good output voltage Low      | V <sub>O</sub> = 0 V, I <sub>(PG)</sub> = 1 mA        |                       |                       | 0.4                   | V    |
| I <sub>lkg(PG)</sub> | Power-good leakage current         | V <sub>O</sub> = 3.3 V, V <sub>(PG)</sub> = 3.3 V     |                       | 0.01                  | 0.1                   | μA   |

注

During start-up of the converter the PG output signal is invalid for the first 500 µs.



# 7.7 Typical Characteristics

|    |                          |                                           | FIGURES       |
|----|--------------------------|-------------------------------------------|---------------|
| η  | Efficiency               | vs Output current (TPS60204,<br>TPS60205) | 7-1           |
|    |                          | vs Input voltage                          | 7-2           |
| IQ | Quiescent supply current | vs Input voltage                          | 7-3           |
| Vo | Output voltage           | vs Output current                         | 7-4           |
|    |                          | vs Input voltage                          | 7-5           |
| Vo | Output voltage ripple    | vs Time                                   | 7-6, 7-7, 7-8 |
|    | Start-up timing          |                                           | 7-9           |
|    | Load transient response  |                                           | 7-10, 7-11    |
| lo | Peak output current      | vs Input voltage                          | 7-12          |

#### 表 7-1. Table of Graphs













## 7.7 Typical Characteristics (continued)



図 7-10. Load Transient Response



## 7.7 Typical Characteristics (continued)





# 8 Detailed Description

### **Operating Principle**

The TPS6020x charge pumps provide a regulated 3.3-V output from a 1.8-V to 3.6-V input. They deliver up to 100-mA load current while maintaining the output at 3.3 V  $\pm$ 4%. Designed specifically for space critical battery powered applications, the complete converter requires only four external capacitors. The device is using the push-pull topology to achieve lowest output voltage ripple. The converter is also optimized for smallest board space. It makes use of small sized capacitors, with the highest output current rating per output capacitance and package size.

The TPS6020x circuits consist of an oscillator, a 1.18-V voltage reference, an internal resistive feedback circuit, an error amplifier, two charge pump power stages with high current MOSFET switches, a shutdown/start-up circuit, and a control circuit (see functional block diagrams).

#### Push-pull Operating Mode

The two single-ended charge pump power stages operate in the so-called push-pull operating mode, i.e., they operate with a 180°C phase shift. Each single-ended charge pump transfers charge into its transfer capacitor (C1 or C2) in one half of the period. During the other half of the period (transfer phase), the transfer capacitor is placed in series with the input to transfer its charge to Co. While one single-ended charge pump is in the charge phase, the other one is in the transfer phase. This operation assures an almost constant output current which ensures a low output ripple.

If the clock were to run continuously, this process would eventually generate an output voltage equal to two times the input voltage (hence the name voltage doubler). In order to provide a regulated fixed output voltage of 3.3 V, the TPS6020x devices use either pulse-skip or constant-frequency linear-regulation control mode. The mode is automatically selected based on the output current. If the load current is below the LinSkip current threshold, it switches into the power-saving pulse-skip mode to boost efficiency at low output power.

#### **Constant-frequency Mode**

When the output current is higher then the LinSkip current threshold, the charge pump runs continuously at the switching frequency  $f_{(OSC)}$ . The control circuit, fed from the error amplifier, controls the charge on C1 and C2 by controlling the gates and hence the rDS(ON) of the integrated MOSFETs. When the output voltage decreases, the gate drive increases, resulting in a larger voltage across C1 and C2. This regulation scheme minimizes output ripple. Since the device switches continuously, the output signal contains well-defined frequency components, and the circuit requires smaller external capacitors for a given output ripple. However, constant-frequency mode, due to higher operating current, is less efficient at light loads. For this reason, the device switches seamlessly into the pulse-skip mode when the output current drops below the LinSkip current threshold.

#### Pulse-skip Mode

The regulator enters the pulse-skip mode when the output current is lower than the LinSkip current threshold of 7 mA. In the pulse-skip mode, the error amplifier disables switching of the power stages when it detects an output voltage higher than 3.3 V. The controller skips switching cycles until the output voltage drops below 3.3 V. Then the error amplifier reactivates the oscillator and switching of the power stages starts again. A 30-mV output voltage offset is introduced in this mode.

The pulse-skip regulation mode minimizes operating current because it does not switch continuously and deactivates all functions except the voltage reference and error amplifier when the output is higher than 3.3 V. Even in pulse-skip mode the  $r_{DS(ON)}$  of the MOSFETs is controlled. This way the energy per switching cycle that is transferred by the charge pump from the input to the output is limited to the minimum that is necessary to sustain a regulated output voltage, with the benefit that the output ripple is kept to a minimum. When switching is disabled from the error amplifier, the load is also isolated from the input.



#### Start Up and Shutdown

During start-up, i.e. when EN is set from logic low to logic high, the output capacitor is directly connected to IN and charged up with a limited current until the output voltage VO reaches  $0.8 \times VI$ . When the start-up comparator detects this limit, the converter begins switching. This precharging of the output capacitor guarantees a short start-up time. In addition, the inrush current into an empty output capacitor is limited. The converter can start into a full load, which is defined by a  $33-\Omega$  or  $66-\Omega$  resistor, respectively.

Driving EN low disables the converter. This disables all internal circuits and reduces the supply current to only 0.05  $\mu$ A. The device exits shutdown once EN is set high. When the device is disabled, the load is isolated from the input. This is an important feature in battery operated products because it extends the products shelf life.

#### Synchronization to an External Clock Signal

The operating frequency of the charge pump is limited to 400 kHz in order to avoid interference in the sensitive 455-kHz IF band. The device can either run from the integrated oscillator, or an external clock signal can be used to drive the charge pump. The maximum frequency of the external clock signal is 800 kHz. The switching frequency used internally to drive the charge pump power stages is half of the external clock frequency. The external clock signal is applied to the EN pin. The device will switch off if the signal on EN is hold low for more than 10  $\mu$ s.

When the load current drops below the LinSkip current threshold, the devices will enter the pulse-skip mode but stay synchronized to the external clock signal.

#### Low-battery Detector (TPS60204)

The low-battery comparator trips at 1.18 V ±4% when the voltage on pin LBI ramps down. The voltage  $V_{(TRIP)}$  at which the low-battery warning is issued can be adjusted with a resistive divider as shown in Figure 2. The sum of resistors R1 and R2 is recommended to be in the 100-k $\Omega$  to 1-M $\Omega$  range. When choosing R1 and R2, be aware of the input leakage current into the LBI pin.

LBO is an open drain output. An external pullup resistor to OUT, or any other voltage rail in the appropriate range, in the 100-k $\Omega$  to 1-M $\Omega$  range is recommended. During start-up, the LBO output signal is invalid for the first 500 µs. LBO is high impedance when the device is disabled. If the low-battery comparator function is not used, connect LBI to ground and leave LBO unconnected. The low-battery detector is disabled when the device is switched off.



#### 図 8-1. Programming of the Low-Battery Comparator Trip Voltage

A 100-nF ceramic capacitor should be connected in parallel to R2 if large line transients are expected. These voltage drops can inadvertently trigger the low-battery comparator and produce a wrong low-battery warning signal at the LBO pin.

Formulas to calculate the resistive divider for low-battery detection, with  $V_{LBI}$  = 1.13 V to 1.23 V and the sum of resistors R1 and R2 equal 1 M $\Omega$ :



$$R2 = 1 M\Omega \times \frac{V_{LBI}}{V_{Bat}}$$
(1)

$$R1 = 1 M\Omega - R2 \tag{2}$$

Formulas to calculate the minimum and maximum battery voltage:

$$V_{Bat(min)} = V_{LBI(min)} \times \frac{R_1(min) + R_2(max)}{R_2(min)}$$
(3)

$$V_{Bat(max)} = V_{LBI(max)} \times \frac{R1(max) + R2(min)}{R2(min)}$$
(4)



| R1 / kΩ | R2 / kΩ                                                         | V <sub>TRIP(MIN)</sub> /V                                                                                                       | V <sub>TRIP(MAX)</sub> /V                                                                                                                                                                                     |  |  |  |  |  |  |  |
|---------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 267     | 750                                                             | 1.524                                                                                                                           | 1.677                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| 301     | 681                                                             | 1.620                                                                                                                           | 1.785                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| 340     | 649                                                             | 1.710                                                                                                                           | 1.887                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| 374     | 619                                                             | 1.799                                                                                                                           | 1.988                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| 402     | 576                                                             | 1.903                                                                                                                           | 2.106                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|         | R1 / kΩ           267           301           340           374 | R1 / kΩ         R2 / kΩ           267         750           301         681           340         649           374         619 | R1 / kΩ         R2 / kΩ         V TRIP(MIN)/V           267         750         1.524           301         681         1.620           340         649         1.710           374         619         1.799 |  |  |  |  |  |  |  |

#### 表 8-1. Recommended Values for the Resistive Divider From the E96 Series (±1%)

## Power-good Detector (TPS60205)

The power-good output is an open-drain output that pulls low when the output is out of regulation. When the output rises to within 90% of its nominal voltage, the power-good output is released. Power-good is high impedance in shutdown. In normal operation, an external pullup resistor must be connected between PG and OUT, or any other voltage rail in the appropriate range. The resistor should be in the 100-k $\Omega$  to 1-M $\Omega$  range. If the PG output is not used, it should remain unconnected.



#### 8.1 Functional Block Diagrams







図 8-3. TPS60205 With Power-Good Detector



## 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

#### **Capacitor Selection**

The TPS6020x devices require only four external capacitors to achieve a very low output voltage ripple. The capacitor values are closely linked to the required output current. Low ESR (<0.1  $\Omega$ ) capacitors should be used at input and output. In general, the transfer capacitors (C1 and C2) will be the smallest; a 1-µF value is recommended for maximum load operation. With smaller capacitor values, the maximum possible load current is reduced and the LinSkip threshold is lowered.

The input capacitor improves system efficiency by reducing the input impedance. It also stabilizes the input current of the power source. The input capacitor should be chosen according to the power supply used and the distance from the power source to the converter IC. Ci is recommended to be about two to four times as large as the flying capacitors C1 and C2.

The output capacitor ( $C_o$ ) should be at minimum the size of the input capacitor. The minimum required capacitance is 2.2  $\mu$ F. Larger values will improve the load transient performance and will reduce the maximum output ripple voltage.

Only ceramic capacitors are recommended for input, output, and flying capacitors. Depending on the material used to manufacture them, ceramic capacitors might lose their capacitance over temperature and voltage. Ceramic capacitors of type X7R or X5R material will keep their capacitance over temperature and voltage, whereas Z5U- or Y5V-type capacitors will decrease in capacitance. Table 2 lists the recommended capacitor values.

| LOAD CURRENT,<br>I <sub>L</sub> /mA | FLYING<br>CAPACITORS,<br>C1/C2 /µF | INPUT CAPACITOR,<br>C <sub>i</sub> /μF | OUTPUT<br>CAPACITOR, C <sub>o</sub> /µF | OUTPUT VOLTAGE<br>RIPPLE IN LINEAR<br>MODE, V <sub>(P-P)</sub> /mV | OUTPUT VOLTAGE<br>RIPPLE IN SKIP<br>MODE, V <sub>(P-P)</sub> /mV |  |  |  |  |  |  |
|-------------------------------------|------------------------------------|----------------------------------------|-----------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|--|--|
| 0-100                               | 1                                  | 2.2                                    | 2.2                                     | 3                                                                  | 20                                                               |  |  |  |  |  |  |
| 0-100                               | 1                                  | 4.7                                    | 4.7                                     | 3                                                                  | 10                                                               |  |  |  |  |  |  |
| 0-100                               | 1                                  | 2.2                                    | 10                                      | 3                                                                  | 7                                                                |  |  |  |  |  |  |
| 0-100                               | 2.2                                | 4.7                                    | 4.7                                     | 3                                                                  | 10                                                               |  |  |  |  |  |  |
| 0-50                                | 0.47                               | 2.2                                    | 2.2                                     | 3                                                                  | 20                                                               |  |  |  |  |  |  |
| 0-25                                | 0.22                               | 2.2                                    | 2.2                                     | 5                                                                  | 15                                                               |  |  |  |  |  |  |
| 0-10                                | 0.1                                | 2.2                                    | 2.2                                     | 5                                                                  | 15                                                               |  |  |  |  |  |  |

#### 表 9-1. Recommended Capacitor Values (Ceramic X5R and X7R)



| MANUFACTURER | PART NUMBER    | SIZE | CAPACITANCE | TYPE    |
|--------------|----------------|------|-------------|---------|
| Taiyo Yuden  | UMK212BJ104MG  | 0805 | 0.1 µF      | Ceramic |
|              | EMK212BJ224MG  | 0805 | 0.22 µF     | Ceramic |
|              | EMK212BJ474MG  | 0805 | 0.47 µF     | Ceramic |
|              | LMK212BJ105KG  | 0805 | 1 µF        | Ceramic |
|              | LMK212BJ225MG  | 0805 | 2.2 µF      | Ceramic |
|              | EMK316BJ225KL  | 1206 | 2.2 µF      | Ceramic |
|              | LMK316BJ475KL  | 1206 | 4.7 μF      | Ceramic |
|              | JMK316BJ106ML  | 1206 | 10 µF       | Ceramic |
| AVX          | 0805ZC105KAT2A | 0805 | 1 µF        | Ceramic |
|              | 1206ZC225KAT2A | 1206 | 2.2 µF      | Ceramic |

### 表 9-2. Recommended Capacitor Types

#### 表 9-3. Recommended Capacitor Manufacturers

| MANUFACTURER | CAPACITOR TYPE  | INTERNET SITE |
|--------------|-----------------|---------------|
| Taiyo Yuden  | X7R/X5R ceramic | Website       |
| AVX          | X7R/X5R ceramic | Website       |

## **Device Family Products**

Other charge pump dc-dc converters in this family are:

#### 表 9-4. Product Identification

| PART NUMBER | DESCRIPTION                                                                               |
|-------------|-------------------------------------------------------------------------------------------|
| TPS60100    | 2-cell to regulated 3.3 V, 200-mA low-noise charge pump                                   |
| TPS60101    | 2-cell to regulated 3.3 V, 100-mA low-noise charge pump                                   |
| TPS60110    | 3-cell to regulated 5.0 V, 300-mA low-noise charge pump                                   |
| TPS60111    | 3-cell to regulated 5.0 V, 150-mA low-noise charge pump                                   |
| TPS60120    | 2-cell to regulated 3.3 V, 200-mA high efficiency charge pump with low battery comparator |
| TPS60121    | 2-cell to regulated 3.3 V, 200-mA high efficiency charge pump with power-good comparator  |
| TPS60122    | 2-cell to regulated 3.3 V, 100-mA high efficiency charge pump with low battery comparator |
| TPS60123    | 2-cell to regulated 3.3 V, 100-mA high efficiency charge pump with power-good comparator  |
| TPS60130    | 3-cell to regulated 5.0 V, 300-mA high efficiency charge pump with low battery comparator |
| TPS60131    | 3-cell to regulated 5.0 V, 300-mA high efficiency charge pump with low battery comparator |
| TPS60132    | 3-cell to regulated 5.0 V, 150-mA high efficiency charge pump with low battery comparator |
| TPS60133    | 3-cell to regulated 5.0 V, 150-mA high efficiency charge pump with power-good comparator  |
| TPS60140    | 2-cell to regulated 5.0 V, 100-mA charge pump voltage tripler with low battery comparator |
| TPS60141    | 2-cell to regulated 5.0 V, 100-mA charge pump voltage tripler with power-good comparator  |



## 9.2 Typical Application







図 9-2. Typical Operating Circuit TPS60205 With Power-Good Detector

#### 9.3 Power Dissipation

The power dissipated in the TPS6020x devices depends mainly on input voltage and output current and is approximated by:

$$P_{(DISS)} = I_0 \times (2 \times V_I - V_0) \tag{5}$$

for

$$I_{(0)} < I_0$$
 (6)

By observing equation 5, it can be seen that the power dissipation is worst for highest input voltage  $V_I$  and highest output current  $I_O$ . For an input voltage of 3.6 V and an output current of 100 mA the calculated power dissipation  $P_{(DISS)}$  is 390 mW. This is also the point where the charge pump operates with its lowest efficiency.

With the recommended maximum junction temperature of 125°C and an assumed maximum ambient operating temperature of 85°C, the maximum allowed thermal resistance junction to ambient of the system can be calculated.

$$R_{\theta \text{JA}(max)} = \frac{T_{J}(MAX) - T_{A}}{P_{DISS}(max)} = \frac{125^{\circ}\text{C} - 85^{\circ}\text{C}}{390 \, mW} = 102^{\circ}\text{C}/W$$
(7)

 $P_{DISS}$  must be less than that allowed by the package rating. The thermal resistance junction to ambient of the used 10-pin MSOP is 294°C/W for an unsoldered package. The thermal resistance junction to ambient with the IC soldered to a printed circuit using a board layout as described in the application information section, the  $R_{OJA}$  is typically 200°C/W, which is higher than the maximum value calculated above. However, in a battery powered



application, both  $V_I$  and  $T_A$  will typically be lower than the worst case ratings used in equation 6, and power dissipation should not be a problem in most applications.

## 9.4 Layout and Board Space

Careful board layout is necessary due to the high transient currents and switching frequency of the converter. All capacitors should be placed in close proximity to the device. A PCB layout proposal for a one-layer board is given in Figure 17. There is no specific EVM available for the TPS60204. However, the TPS60200EVM-145 can be used to evaluate the device.

The evaluation module for the TPS60200 can be ordered under product code TPS60200EVM-145. The EVM uses the layout shown in Figure 17. All components including the pins are shown. The EVM is built so that it can be connected to a 14-pin dual inline socket, therefore, the space needed for the IC, the external parts, and eight pins is 17,9 mm x 10,2 mm = 182,6 mm<sup>2</sup>.





#### 9-3. Recommended Component Placement and Board Layout

| IC1    | TPS60204                        |
|--------|---------------------------------|
| C1, C2 | Flying capacitors               |
| C3     | Input capacitors                |
| C4     | Output capacitors               |
| C5     | Stabilization capacitor for LBI |
| R1, R2 | Resistive divider for LBI       |
| R3     | Pullup resistor for LBO         |
| R4     | Pullup resistor for EN          |
|        |                                 |

#### 表 9-5. Component Identification

Capacitor C5 should be included if large line transients are expected. This capacitor suppresses toggling of the LBO due to these line changes.



# **10 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### **10.1 Device Support**

### **10.2 Documentation Support**

**10.2.1 Related Documentation** 

## 10.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 10.4 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

## 10.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 10.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## 10.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## 11.1 Package Option Addendum

#### **Packaging Information**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball<br>Finish <sup>(6)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> |
|------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|------------------------------------|---------------------------------|--------------|--------------------------------------|
| TPS60204DGS      | ACTIVE                | VSSOP        | DGS                | 10   | 80          | RoHS & Green            | NIPDAU                             | Level-1-260C-<br>UNLIM          | -40 to 85    | AFB                                  |
| TPS60204DGSR     | ACTIVE                | VSSOP        | DGS                | 10   | 2500        | RoHS & Green            | NIPDAU                             | Level-1-260C-<br>UNLIM          | -40 to 85    | AFB                                  |
| TPS60205DGS      | ACTIVE                | VSSOP        | DGS                | 10   | 80          | RoHS & Green            | NIPDAU                             | Level-1-260C-<br>UNLIM          | -40 to 85    | AFC                                  |
| TPS60205DGSR     | ACTIVE                | VSSOP        | DGS                | 10   | 2500        | RoHS & Green            | NIPDAU                             | Level-1-260C-<br>UNLIM          | -40 to 85    | AFC                                  |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### 11.2 Tape and Reel Information



TPS60205DGSR

VSSOP

DGS

10

2500

330.0

12.4

5.3

3.4

1.4

8.0

12.0

Q1





| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS60204DGSR | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      | 43.0        |
| TPS60205DGSR | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      |             |



### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                |              |              |
| TPS60204DGS           | Active | Production    | VSSOP (DGS)   10 | 80   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFB          |
| TPS60204DGS.A         | Active | Production    | VSSOP (DGS)   10 | 80   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFB          |
| TPS60204DGSR          | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFB          |
| TPS60204DGSR.A        | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFB          |
| TPS60205DGS           | Active | Production    | VSSOP (DGS)   10 | 80   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFC          |
| TPS60205DGS.A         | Active | Production    | VSSOP (DGS)   10 | 80   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFC          |
| TPS60205DGSR          | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFC          |
| TPS60205DGSR.A        | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AFC          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS60204DGSR                | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS60205DGSR                | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS60204DGSR | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      | 43.0        |
| TPS60205DGSR | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      | 43.0        |

# TEXAS INSTRUMENTS

www.ti.com

23-May-2025

# TUBE



# - B - Alignment groove width

#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS60204DGS   | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60204DGS.A | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60205DGS   | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60205DGS.A | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |

# **DGS0010A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# DGS0010A

# **EXAMPLE BOARD LAYOUT**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGS0010A

# **EXAMPLE STENCIL DESIGN**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みま す)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある 「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証 も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様 のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様の アプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任 を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツル メンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらの リソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権の ライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、 費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは 一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 <del>テキサス・インスツルメンツの販売条件</del>、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ ースを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated