参考資料 **ADC3564** JAJSP68 - AUGUST 2022 # ADC3564 14 ビット、125MSPS、低ノイズ、超低消費電力の ADC ## 1 特長 - 14 ビット、125MSPS ADC - ノイズ・フロア:-156dBFS/Hz - 超低消費電力:125MSPS で 137mW - レイテンシ:2クロック・サイクル以下 - 14 ビット、ミッシング・コードなしを仕様規定 - INL: ±1.5LSB, DNL: ±0.5LSB - リファレンス:外部または内部 - 入力周波数带:1200MHz (3dB) - 産業用温度範囲:-40℃~+105℃ - オンチップ・デジタル・フィルタ (オプション) - デシメーション比:2、4、8、16、32 - 32 ビット NCO - シリアル LVDS デジタル・インターフェイス (2 線式、1 線式、1/2 線式) - 小型サイズ:40-WQFN (5mm × 5mm) パッケージ - スペクトル性能 (f<sub>IN</sub> = 10MHz): - SNR:77.5dBFS - SFDR:80dBc HD2, HD3 - SFDR:95dBFS の最大スプリアス - スペクトル性能 (f<sub>IN</sub> = 70MHz): - SNR:75dBFS - SFDR:75dBc HD2、HD3 - SFDR:90dBFS の最大スプリアス # 2 アプリケーション - 高速データ・アクイジション - 産業機器監視 - サーマル・イメージング - 画像処理およびソナー - ソフトウェア無線 - 電力品質分析器 - 通信インフラ - 制御ループ - 計測機器 - スマート・グリッド - 分光器 - レーダー ## 3 概要 ADC3564 デバイスは、低ノイズ、超低消費電力、14 ビッ ト、125MSPS の高速 A/D コンバータ (ADC) です。 低消 費電力を実現するように設計されており、ノイズ・スペクトル 密度は -156dBFS/Hz で、優れた直線性とダイナミック・レ ンジを備えています。ADC3564 デバイスは IF サンプリン グをサポートしており、広範なアプリケーションに最適で す。待ち時間 (レイテンシ) がわずか 1 クロック・サイクルと 短いため、高速な制御ループを実現できます。本 ADC の 消費電力はわずか 137mW (125MSPS 時) であり、サン プリング・レートを下げることで、消費電力を良好に低減で きます。 ADC3564 は、シリアル LVDS (SLVDS) インターフェイス を使用してデータを出力し、デジタル相互接続の数を最 小限に抑えます。このデバイスは、2 レーン、1 レーン、お よびハーフ・レーンのオプションをサポートしています。本 デバイスは、各種速度グレードを持つピン互換ファミリであ り、40 ピン VQFN パッケージで供給されます。このデバイ スは、-40~+105℃の拡張産業用温度範囲をサポートし ています。 #### パッケージ情報 | 部品番号 | パッケージ (1) | 本体サイズ (公称) | |---------|-----------|---------------| | ADC3564 | WQFN (40) | 5.00 × 5.00mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 表 3-1. デバイスの比較 | 部品番号 | 分解能 | サンプリング・レート | |---------|--------|------------| | ADC3561 | 16 ビット | 10MSPS | | ADC3562 | 16 ビット | 25MSPS | | ADC3563 | 16 ビット | 65MSPS | | ADC3564 | 14 ビット | 125MSPS | 概略ブロック図 ## **Table of Contents** | 1 特長 1 | 8.3 Feature Description | 20 | |-----------------------------------------------------|------------------------------------------------------|----| | <b>2</b> アプリケーション1 | 8.4 Device Functional Modes | | | 3 概要1 | 8.5 Programming | 42 | | 4 Revision History2 | 8.6 Register Maps | | | 5 Pin Configuration and Functions3 | 9 Application Information Disclaimer | 58 | | 6 Specifications5 | 9.1 Typical Application | 58 | | 6.1 Absolute Maximum Ratings5 | 9.2 Initialization Set Up | | | 6.2 ESD Ratings5 | 9.3 Power Supply Recommendations | 62 | | 6.3 Recommended Operating Conditions5 | 9.4 Layout | 63 | | 6.4 Thermal Information5 | 10 Device and Documentation Support | 65 | | 6.5 Electrical Characteristics - Power Consumption6 | 10.1 Device Support | 65 | | 6.6 Electrical Characteristics - DC Specifications7 | 10.2 Documentation Support | 65 | | 6.7 Electrical Characteristics - AC Specifications9 | 10.3 Receiving Notification of Documentation Updates | 65 | | 6.8 Timing Requirements10 | 10.4 サポート・リソース | 65 | | 6.9 Typical Characteristics12 | 10.5 商標 | 65 | | 7 Parameter Measurement Information17 | 10.6 Electrostatic Discharge Caution | 65 | | 8 Detailed Description19 | 10.7 Glossary | 65 | | 8.1 Overview | 11 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram19 | Information | 65 | | <del>-</del> | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |-------------|----------|------------------| | August 2022 | * | Initial release. | ## **5 Pin Configuration and Functions** 図 5-1. RSB (WQFN) Package, 40-Pin (Top View) 表 5-1. Pin Descriptions | Р | IN | 1/0 | DESCRIPTION | | | |-------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NAME NO. | | DESCRIPTION | | | | INPUT/REFER | RENCE | | | | | | AINP | 12 | I | Positive analog input | | | | AINM | 13 | I | ative analog input | | | | VCM | 8 | 0 | Common-mode voltage output for the analog inputs | | | | VREF | 2 | I | nal voltage reference input | | | | REFBUF | 4 | I | external voltage reference input for use with internal reference buffer | | | | REFGND | 3 | I | eference ground input, 0 V | | | | CLOCK | | • | | | | | CLKM | 7 | I | Negative differential sampling clock input for the ADC | | | | CLKP | 6 | I | Positive differential sampling clock input for the ADC | | | | CONFIGURAT | ION | | | | | | PDN/SYNC | 1 | 1 | Power down/Synchronization input. This pin can be configured via the SPI interface. Active high. This pin has an internal 21 k $\Omega$ pull-down resistor. | | | | RESET | 9 | I | Hardware reset. Active high. This pin has an internal 21 kΩ pull-down resistor. | | | | SEN | 16 | I | ial interface enable. Active low. This pin has an internal 21 kΩ pull-up resistor to AVDD. | | | | SCLK | 35 | I | Serial interface clock input. This pin has an internal 21 kΩ pull-down resistor. | | | ## 表 5-1. Pin Descriptions (continued) | PIN | | DESCRIPTION | | |--------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | 1/0 | DESCRIPTION | | | 10 | I | Serial interface data input and output. This pin has an internal 21 k $\Omega$ pull-down resistor. | | | 27,38,39 | - | Do not connect | | | RFACE | | | | | 20 | 0 | Positive differential serial LVDS output for lane 0, channel A | | | 19 | 0 | Negative differential serial LVDS output for lane 0, channel A | | | 18 | 0 | Positive differential serial LVDS output for lane 1, channel A | | | 17 | 0 | Negative differential serial LVDS output for lane 1, channel A | | | 31 | 0 | Positive differential serial LVDS output for lane 0, channel B. Used only in dual band complex decimation. Default is powered down. | | | 32 | 0 | Negative differential serial LVDS output for lane 0, channel B. Used only in dual band complex decimation. Default is powered down. | | | 33 | 0 | Positive differential serial LVDS output for lane 1, channel B. Used only in dual band complex decimation. Default is powered down. | | | 34 | 0 | Negative differential serial LVDS output for lane 1, channel B. Used only in dual band complex decimation. Default is powered down. | | | 23 | 0 | Positive differential serial LVDS bit clock output. | | | 22 | 0 | Negative differential serial LVDS bit clock output. | | | 28 | 0 | Positive differential serial LVDS frame clock output. | | | 29 | 0 | Negative differential serial LVDS frame clock output. | | | 25 | 1 | Positive differential serial LVDS bit clock input. | | | 24 | I | Negative differential serial LVDS bit clock input. | | | PLY | | | | | 5,15,36 | I | Analog 1.8 V power supply | | | 11,14,37,40,<br>PowerPad | I | Ground, 0 V | | | 26 | I | Ground, 0 V for digital interface | | | 21,30 | I | 1.8 V power supply for digital interface | | | | NO. 10 27,38,39 RFACE 20 19 18 17 31 32 33 34 23 22 28 29 25 24 PLY 5,15,36 11,14,37,40, PowerPad 26 | NO. 10 10 10 11 27,38,39 - RFACE 20 0 19 0 18 0 17 0 31 0 32 0 33 0 34 0 23 0 22 0 28 0 29 0 25 1 24 1 PLY 5,15,36 1 11,14,37,40, PowerPad 1 26 1 | | 6 Specifications ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |--------------------------------------|------------------------------------------|------|-----------------------|------| | Supply voltage rang | Supply voltage range, AVDD, IOVDD | | 2.1 | V | | Supply voltage rang | Supply voltage range, GND, IOGND, REFGND | | 0.3 | V | | Voltage applied to | AINP/M, CLKP/M, DCLKINP/M, VREF, REFBUF | -0.3 | MIN(2.1,<br>AVDD+0.3) | V | | input pins | PDN/SYNC, RESET, SCLK, SEN, SDIO | -0.3 | MIN(2.1,<br>AVDD+0.3) | V | | Junction temperature, T <sub>J</sub> | | | 105 | °C | | Storage temperatur | re, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|------------------------------------------------------------------------------------------|-------|------| | | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 2500 | | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|--------------------------------|------|-----|--------------------|------| | Supply | AVDD <sup>(1)</sup> | 1.75 | 1.8 | 1.85 | V | | voltage range | IOVDD <sup>(1)</sup> | 1.75 | 1.8 | 1.85 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | | 105 | °C | | TJ | Operating junction temperature | | | 105 <sup>(2)</sup> | °C | - (1) Measured to GND. - (2) Prolonged use above this junction temperature may increase the device failure-in-time (FIT) rate. #### 6.4 Thermal Information | | | ADC3564 | | |-----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC(1) | RSB (QFN) | UNIT | | | | 40 Pins | | | R <sub>⊙JA</sub> | Junction-to-ambient thermal resistance | 30.7 | °C/W | | R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance | 16.4 | °C/W | | R <sub>⊝JB</sub> | Junction-to-board thermal resistance | 10.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 10.5 | °C/W | | R <sub>OJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## **6.5 Electrical Characteristics - Power Consumption** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|--------------------------------------------------------------------|--------------------------------------|-----|-----|-----|------| | ADC3564: | 125 MSPS | | | | | | | I <sub>AVDD</sub> | Analog supply current | External reference | | 41 | 62 | mA | | I <sub>IOVDD</sub> | I/O supply current | SLVDS 2-wire | | 35 | 57 | MA | | P <sub>DIS</sub> | Power dissipation | External reference, SLVDS 2-wire | | 137 | | mW | | | | SLVDS 2-wire, 1/2-swing | | 27 | | | | I <sub>IOVDD</sub> I/O supply current | | 4x real decimation, SLVDS 1-wire | | 41 | | | | | | 16x real decimation, SLVDS 1-wire | | 36 | | | | | I/O supply current | 4x complex decimation, SLVDS 1-wire | | 48 | | mA | | | | 8x complex decimation, SLVDS 1-wire | | 45 | | | | | | 16x complex decimation, SLVDS 1-wire | , | 41 | | | | | | 32x complex decimation, SLVDS 1-wire | | 40 | | | | MISCELLA | ANOUS | | | | - | | | | Internal reference, additional analog supply current | | | 4 | | | | I <sub>AVDD</sub> | External 1.2V reference (REFBUF), additional analog supply current | Enabled via SPI | | 0.5 | | mA | | | Single ended clock input, reduces analog supply current by | | | 1 | | | | P <sub>DIS</sub> | Power consumption in global power down mode | Default mask settings | | 12 | | mW | ## 6.6 Electrical Characteristics - DC Specifications | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------|-------------------------|-------|--------|------|--------| | DC ACCUR | ACY | | | | l . | | | No missing o | codes | | 14 | | | bits | | PSRR | | F <sub>IN</sub> = 1 MHz | | 35 | | dB | | DNL | Differential nonlinearity | F <sub>IN</sub> = 5 MHz | -0.97 | ± 0.9 | 0.97 | LSB | | INL | Integral nonlinearity | F <sub>IN</sub> = 5 MHz | -7.5 | ± 2.6 | 7.5 | LSB | | V <sub>OS_ERR</sub> | Offset error | | -55 | ± 30 | 55 | LSB | | V <sub>OS_DRIFT</sub> | Offset drift over temperature | | | ± 0.06 | | LSB/ºC | | GAIN <sub>ERR</sub> | Gain error | External 1.6V Reference | | ± 2 | | %FSR | | GAIN <sub>DRIFT</sub> | Gain drift over temperature | External 1.6V Reference | | ± 57 | | ppm/°C | | GAIN <sub>ERR</sub> | Gain error | Internal Reference | | ± 3 | | %FSR | | GAIN <sub>DRIFT</sub> | Gain drift over temperature | Internal Reference | | 106 | | ppm/°C | | Transition N | oise | | | 0.7 | | LSB | | ADC ANAL | OG INPUT (AINP/M) | | | | | | | FS | Input full scale | Differential | | 3.2 | | Vpp | | V <sub>CM</sub> | Input common model voltage | | 0.9 | 0.95 | 1.0 | V | | R <sub>IN</sub> | Input resistance | Differential at DC | | 8 | | kΩ | | C <sub>IN</sub> | Input Capacitance | Differential at DC | | 5.4 | | pF | | V <sub>OCM</sub> | Output common mode voltage | | | 0.95 | | V | | BW | Analog Input Bandwidth (-3dB) | | | 1.4 | | GHz | | Internal Vol | tage Reference | | | | · | | | V <sub>REF</sub> | Internal reference voltage | | | 1.6 | | V | | V <sub>REF</sub> Output | Impedance | | | 8 | | Ω | | Reference I | nput Buffer (REFBUF) | | | | | | | External refe | erence voltage | | | 1.2 | | V | | External vo | Itage reference (VREF) | | | | | | | V <sub>REF</sub> | External voltage reference | | | 1.6 | | V | | Input Curren | ıt | | | 1 | | mA | | Input impeda | ance | | | 5.3 | | kΩ | | Clock Input | (CLKP/M) | | | | | | | Input clock f | requency | External reference | 10 | | 125 | MHz | | input clock II | точиотоу | Internal reference | 100 | | 125 | MHz | | V <sub>ID</sub> | Differential input voltage | | | 1 | 3.6 | Vpp | | V <sub>CM</sub> Input common mode voltage | | | | 0.9 | | V | | R <sub>IN</sub> | Single ended input resistance to co | mmon mode | | 5 | | kΩ | | C <sub>IN</sub> | Single ended input capacitance | | | 1.5 | | pF | | Clock duty c | ycle | | 45 | 50 | 60 | % | ## **6.6 Electrical Characteristics - DC Specifications (continued)** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------|-------------------------------|----------------|-------|-----|------| | Digital In | puts (RESET, PDN, SCLK, SEN, SDIO) | | | | | | | V <sub>IH</sub> | High level input voltage | | 1.4 | | | V | | V <sub>IL</sub> | Low level input voltage | | | | 0.4 | V | | I <sub>IH</sub> | High level input current | | | 90 | 150 | uA | | I <sub>IL</sub> | Low level input current | | -150 | -90 | | uA | | Cı | Input capacitance | | 1.5 | | pF | | | Digital O | utput (SDOUT) | | | | | | | V <sub>OH</sub> | High level output voltage | I <sub>LOAD</sub> = -400 uA | IOVDD<br>- 0.1 | IOVDD | | V | | V <sub>OL</sub> | Low level output voltage | I <sub>LOAD</sub> = 400 uA | | | 0.1 | | | SLVDS Ir | nterface | | <u>'</u> | | ' | | | V <sub>ID</sub> | Differential input voltage | DCLKIN DCLKIN | 200 | 350 | 650 | mVpp | | V <sub>CM</sub> | Input common mode voltage | DCLKIN | 1 | 1.2 | 1.3 | V | | Output data rate | | per differential SLVDS output | | | 1 | Gbps | | V <sub>OD</sub> | Differential output voltage | | 500 | 700 | 850 | mVpp | | V <sub>CM</sub> | Output common mode voltage | | | 1.0 | | V | ## 6.7 Electrical Characteristics - AC Specifications | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |-----------|--------------------------------------------------|----------------------------------------------------------------------------------|------|--------|-----|---------|--|--|--| | NSD | Noise Spectral Density | f <sub>IN</sub> = 5 MHz, A <sub>IN</sub> = -20 dBFS | | -156.9 | | dBFS/Hz | | | | | | | f <sub>IN</sub> = 5 MHz | 72 | 77.5 | | dBFS | | | | | | | f <sub>IN</sub> = 5 MHz, A <sub>IN</sub> = -20 dBFS | | | | | | | | | CND | Signal to paige ratio | f <sub>IN</sub> = 10 MHz | | 77.6 | | dBFS | | | | | SNR | Signal to noise ratio | f <sub>IN</sub> = 40 MHz | | 76.9 | | | | | | | | | f <sub>IN</sub> = 70 MHz | | 75.5 | | | | | | | | | f <sub>IN</sub> = 100 MHz | | 74.1 | | | | | | | | | f <sub>IN</sub> = 5 MHz | | 75.7 | | | | | | | | | f <sub>IN</sub> = 10 MHz | 74.2 | | | | | | | | SINAD | Signal to noise and distortion ratio | f <sub>IN</sub> = 40 MHz | | 72.6 | | dBFS | | | | | | | f <sub>IN</sub> = 70 MHz | | 71.3 | | | | | | | | | f <sub>IN</sub> = 100 MHz | | 72.4 | | | | | | | | | f <sub>IN</sub> = 5 MHz | | 12.6 | | | | | | | | | f <sub>IN</sub> = 10 MHz | | 12.6 | | | | | | | ENOB | Effective number of bits | f <sub>IN</sub> = 40 MHz | | 12.5 | | bit | | | | | | | f <sub>IN</sub> = 70 MHz | | 12.3 | | | | | | | | | f <sub>IN</sub> = 100 MHz | | 12.0 | | | | | | | | Total Harmonic Distortion (First five harmonics) | f <sub>IN</sub> = 5 MHz | 71.5 | 80 | | | | | | | | | f <sub>IN</sub> = 10 MHz | | 76 | | | | | | | THD | | f <sub>IN</sub> = 40 MHz | | 74 | | dBc | | | | | | | f <sub>IN</sub> = 70 MHz | | 72 | | | | | | | | | f <sub>IN</sub> = 100 MHz | | 76 | | | | | | | | | f <sub>IN</sub> = 5 MHz | 77 | 84 | | | | | | | | | f <sub>IN</sub> = 10 MHz | | 78 | | | | | | | HD2 | Second Harmonic Distortion | f <sub>IN</sub> = 40 MHz | | 75 | | dBc | | | | | | | f <sub>IN</sub> = 70 MHz | | 77 | | | | | | | | | f <sub>IN</sub> = 100 MHz | | 79 | | | | | | | | | f <sub>IN</sub> = 5 MHz | 73.5 | 84 | | | | | | | | | f <sub>IN</sub> = 10 MHz | | 81 | | | | | | | HD3 | Third Harmonic Distortion | f <sub>IN</sub> = 40 MHz | | 88 | | dBc | | | | | | | f <sub>IN</sub> = 70 MHz | | 76 | | | | | | | | | f <sub>IN</sub> = 100 MHz | | 81 | | | | | | | | | f <sub>IN</sub> = 5 MHz | 84 | 92 | | | | | | | | | f <sub>IN</sub> = 10 MHz | | 93 | | | | | | | Non HD2,3 | Spur free dynamic range (excluding | f <sub>IN</sub> = 40 MHz | | 89 | | dBFS | | | | | ,- | HD2 and HD3) | f <sub>IN</sub> = 70 MHz | | 84 | | | | | | | | | f <sub>IN</sub> = 100 MHz | | 86 | | | | | | | IMD3 | Two tone inter-modulation distortion | f <sub>1</sub> = 10 MHz, f <sub>2</sub> = 12 MHz, A <sub>IN</sub> = -7 dBFS/tone | | 88 | | dBc | | | | ## 6.8 Timing Requirements Typical values are over the operating free-air temperature range, at $T_A$ = 25°C, full temperature range is $T_{MIN}$ = -40°C to $T_{MAX}$ = 105°C, ADC sampling rate = 125 MSPS, 50% clock duty cycle, AVDD = IOVDD = 1.8 V, 1.6 V external reference, and -1-dBFS differential input, unless otherwise noted | PARAMETER | | TEST CONDITIONS | MIN NOM MA | UNIT | | |-------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------|--| | ADC Timi | ng Specifications | | | | | | t <sub>AD</sub> | Aperture Delay | | 0.85 | ns | | | t <sub>A</sub> | Aperture Jitter | square wave clock with fast edges | 250 | fs | | | tJ | Jitter on DCLKIN | | ± 5 | ps pk-pk | | | Recory time from +6 dB overload condition | | SNR within 1 dB of expected value | 1 | Clock<br>cycle | | | t <sub>ACQ</sub> | Signal acquisition period | referenced to sampling clock falling edge | -T <sub>S</sub> /4 | Sampling<br>clock<br>period | | | $t_{\text{CONV}}$ | Signal conversion period | | 6 | ns | | | | | Bandgap reference enabled, single ended clock | 13 | us | | | | Time to valid data after coming out of | Bandgap reference enabled, differential clock | 15 | us | | | | power down. Internal reference. | Bandgap reference disabled, single ended clock | 2.4 | ms | | | Wake up | | Bandgap reference disabled, differential clock | 2.3 | 1113 | | | time | | Bandgap reference enabled, single ended clock | 13 | us | | | | Time to valid data after coming out of power down. External 1.6V reference. | Bandgap reference enabled, differential clock | 14 | _ us | | | | | Bandgap reference disabled, single ended clock | 2.0 | ma | | | | | Bandgap reference disabled, differential clock | 2.2 | – ms | | | t <sub>S,SYNC</sub> | Setup time for SYNC input signal | Referenced to compling cleak riging edge | 500 | no | | | t <sub>H,SYNC</sub> | Hold time for SYNC input signal | Referenced to sampling clock rising edge | 600 | - ps | | | | | 1/2-wire SLVDS | 1 | | | | ADC<br>Latency | Signal input to data output | 1-wire SLVDS | 1 | Clock<br>cycles | | | Laterioy | | 2-wire SLVDS | 2 | 3,5.55 | | | | Real decimation by 2 | | 21 | _ | | | Add. | Complex decimation by 2 | | 22 | Output clock | | | Latency | Real or complex decimation by 4, 8, 16, 32 | 23 | | cycles | | | Interface | Timing: Serial LVDS Interface | | • | | | | | Propagation delay: sampling clock falling edge to DCLK rising edge | Delay between sampling clock falling edge to DCLKIN falling edge < 2.5ns. T <sub>DCLK</sub> = DCLK period t <sub>CDCLK</sub> = Sampling clock falling edge to DCLKIN falling edge | 2+ 3+ 4 TDCLK TDCLK TDCL tCDCLK tCDCLK tCDCLK | <<br>+<br>< | | | t <sub>PD</sub> | | Delay between sampling clock falling edge to DCLKIN falling edge >= 2.5ns. T <sub>DCLK</sub> = DCLK period t <sub>CDCLK</sub> = Sampling clock falling edge to DCLKIN falling edge | 2+ 3+ 4 tcdclk tcdclk tcdcl | | | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 6.8 Timing Requirements (continued) | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | | |-----------------------|----------------------------------------------------------------|------------------------------------------------------|------|-----|------|------|--| | | DCLK rising edge to output data | Fout = 65 MSPS, DA/B0,1 = 455 MBPS | 0 | 0.1 | | | | | | delay, | Fout = 80 MSPS, DA/B0,1 = 560 MBPS | 0 | 0.1 | | | | | | 2-wire SLVDS, 14-bit | Fout = 125 MSPS, DA/B0,1 = 875 MBPS | -0.2 | 0.1 | | | | | | DCLK rising edge to output data delay,<br>1-wire SLVDS, 14-bit | Fout = 65 MSPS, DA/B0 = 910 MBPS 0 | | | | | | | t <sub>CD</sub> | DCLK rising edge to output data | Fout = 10 MSPS, DA/B0 = 160 MBPS | | ns | | | | | | delay, | Fout = 25 MSPS, DA/B0 = 400 MBPS | 0 | 0.1 | | | | | | 1-wire SLVDS, 16-bit | Fout = 62.5 MSPS, DA/B0= 1000 MBPS | -0.6 | 0.1 | | | | | | DCLK rising edge to output data | Fout = 5 MSPS, DA0 = 160 MBPS | 0 | 0.1 | | | | | | delay, | Fout = 10 MSPS, DA0 = 320 MBPS | 0 | 0.1 | | | | | | 1/2-wire SLVDS, 16-bit | Fout = 25 MSPS, DA0 = 800 MBPS | 0 | 0.1 | | | | | | | Fout = 65 MSPS, DA/B0,1 = 455 MBPS | 1.8 | 1.9 | | | | | | Data valid, 2-wire SLVDS, 14-bit | Fout = 80 MSPS, DA/B0,1 = 560 MBPS | 1.4 | 1.5 | | | | | | | Fout = 125 MSPS, DA/B0,1 = 875 MBPS | 0.6 | 8.0 | | | | | | Data valid, 1-wire SLVDS, 14-bit | Fout = 65 MSPS, DA/B0 = 910 MBPS | 0.6 | 8.0 | | ns | | | | Data valid, 1-wire SLVDS, 16-bit | Fout = 10 MSPS, DA/B0 = 160 MBPS | 5.7 | 5.8 | | | | | t <sub>DV</sub> | | Fout = 25 MSPS, DA/B0 = 400 MBPS | 2.0 | 2.1 | | | | | | | Fout = 62.5 MSPS, DA/B0= 1000 MBPS | 0.5 | 0.6 | | | | | | Data valid, 1/2-wire SLVDS, 16-bit | Fout = 5 MSPS, DA0 = 160 MBPS | 5.7 | 5.8 | | | | | | | Fout = 10 MSPS, DA0 = 320 MBPS | 2.7 | 2.8 | | | | | | | Fout = 25 MSPS, DA0 = 800 MBPS | 0.8 | 0.9 | | | | | SERIAL P | ROGRAMMING INTERFACE (SCLK, | SEN, SDIO) - Input | | | ' | | | | f <sub>CLK,SCLK</sub> | Serial clock frequency | | | | 20 | MHz | | | t <sub>S,SEN</sub> | SEN falling edge to SCLK rising edge | 9 | 10 | | | | | | t <sub>H,SEN</sub> | SCLK rising edge to SEN rising edge | | 9 | | | no | | | t <sub>s,sdio</sub> | SDIO setup time from rising edge of | 17 | | | ns | | | | t <sub>H,SDIO</sub> | SDIO hold time from rising edge of SCLK | | | | | | | | SERIAL P | ROGRAMMING INTERFACE (SDIO) | - Output | | | | | | | t <sub>OZD</sub> | Delay from falling edge of 16th SCLK tri-state to valid data | cycle during read operation for SDIO transition from | 3.9 | | 10.8 | | | | t <sub>ODZ</sub> | Delay from SEN rising edge for SDIC | transition from valid data to tri-state | 3.4 | | 14 | ns | | | t <sub>OD</sub> | Delay from falling edge of 16th SCLK | cycle during read operation to SDIO valid | 3.9 | | 10.8 | | | ## 6.9 Typical Characteristics Typical values at $T_A$ = 25 °C, ADC sampling rate = 125 MSPS, $A_{IN}$ = -1 dBFS differential input, AVDD = IOVDD = 1.8 V, external voltage reference, unless otherwise noted. ## 7 Parameter Measurement Information 図 7-1. Timing diagram: 2-wire SLVDS 図 7-2. Timing diagram: 1-wire SLVDS 図 7-3. Timing diagram: 1/2-wire SLVDS ## **8 Detailed Description** #### 8.1 Overview The ADC3564 is a low noise, ultra-low power 14-bit 125 MSPS high-speed ADC. It offers DC precision together with IF sampling support which makes it suited for a wide range of applications. The ADC3564 is equipped with an on-chip internal reference option but it also supports the use of an external, high precision 1.6 V voltage reference or an external 1.2 V reference which is buffered and gained up internally. Because of the inherent low latency architecture, the digital output result is available after only one clock cycle. Single ended as well as differential input signaling is supported. 注 The ADC3564 supports the following sampling rates: - External Reference: 10 to 125 MSPS - Internal Reference: 100 to 125 MSPS An optional, programmable digital down converter enables external anti-alias filter relaxation as well as output data rate reduction. The digital filter provides a 32-bit programmable NCO and supports both real or complex decimation. The ADC3564 uses a serial LVDS (SLVDS) interface to output the data which minimizes the number of digital interconnects. The device supports a two-lane (2-wire), a one-lane (1-wire) and a half-lane (1/2-wire) option. The ADC3564 includes a digital output formatter which supports output resolutions from 14 to 20-bit. The device features and control options can be set up either through pin configurations or via SPI register writes. ## 8.2 Functional Block Diagram #### 8.3 Feature Description ### 8.3.1 Analog Input The analog inputs of ADC3564 are intended to be driven differentially. Both AC coupling and DC coupling of the analog inputs is supported. The analog inputs are designed for an input common mode voltage of 0.95 V which must be provided externally on each input pin. DC-coupled input signals must have a common mode voltage that meets the device input common mode voltage range. The equivalent input network diagram is shown in 🗵 8-1. All four sampling switches, on-resistance shown in red, are in same position (open or closed) simultaneously. 図 8-1. Equivalent Input Network #### 8.3.1.1 Analog Input Bandwidth $\boxtimes$ 8-2 shows the analog full power input bandwidth of the ADC3664 with a 50 $\Omega$ differential termination. The -3 dB bandwidth is approximately 1.4 GHz and the useful input bandwidth with good AC performance is approximately 200 MHz. The equivalent differential input resistance $R_{IN}$ and input capacitance $C_{IN}$ vs frequency are shown in $\boxtimes$ 8-3. vw.tij.co.jp JAJSP68 – AUGUST 2022 #### 8.3.1.2 Analog Front End Design The ADC3564 is an unbuffered ADC and thus a passive kick-back filter is recommended to absorb the glitch from the sampling operation. Depending on if the input is driven by a balun or a differential amplifier with low output impedance, a termination network may be needed. Additionally a passive DC bias circuit is needed in AC-coupled applications which can be combined with the termination network. #### 8.3.1.2.1 Sampling Glitch Filter Design The front end sampling glitch filter is designed to optimize the SNR and HD3 performance of the ADC. The filter performance is dependent on input frequency and therefore the following filter designs are recommended for different input frequency ranges as shown in $\boxtimes$ 8-4 and $\boxtimes$ 8-5. 図 8-4. Sampling glitch filter example for input frequencies from DC to 60 MHz 図 8-5. Sampling glitch filter example for input frequencies from 60 to 120 MHz ## 8.3.1.2.2 Analog Input Termination and DC Bias Depending on the input drive circuitry, a termination network and/or DC biasing needs to be provided. #### 8.3.1.2.2.1 AC-Coupling The ADC3564 requires external DC bias using the common mode output voltage (VCM) of the ADC together with the termination network as shown in $\boxtimes$ 8-6. The termination is located within the glitch filter network. When using a balun on the input, the termination impedance has to be adjusted to account for the turns ratio of the transformer. When using an amplifier, the termination impedance can be adjusted to optimize the amplifier performance. 図 8-6. AC-Coupling: termination network provides DC bias (glitch filter example for up to 60 MHz) #### 8.3.1.2.2.2 DC-Coupling In DC coupled applications the DC bias needs to be provided from the fully differential amplifier (FDA) using VCM output of the ADC as shown in 🗵 8-7. The glitch filter in this case is located between the anti-alias filter and the ADC. No termination may be needed if amplifier is located close to the ADC or if the termination is part of the anti-alias filter. 図 8-7. DC-Coupling: DC bias provided by FDA (glitch filter example for DC - 60 MHz) #### 8.3.2 Clock Input In order to maximize the ADC SNR performance, the external sampling clock should be low jitter and differential signaling with a high slew rate. This is especially important in IF sampling applications. For less jitter sensitive applications, the ADC3564 provides the option to operate with single ended signaling which saves additional power consumption. #### 8.3.2.1 Single Ended vs Differential Clock Input The ADC3564 can be operated using a differential or a single ended clock input where the single ended clock consumes less power consumption. However clock amplitude impacts the ADC aperture jitter and consequently the SNR. For maximum SNR performance, a large clock signal with fast slew rates needs to be provided. - Differential Clock Input: The clock input can be AC coupled externally. The ADC3564 provides internal biasing for that use case. - Single Ended Clock Input: This mode needs to be configured using SPI register (0x0E, D2 and D0) or with the REFBUF pin. In this mode there is no internal clock biasing and thus the clock input needs to be DC coupled around a 0.9V center. The unused input needs to be AC coupled to ground. 図 8-8. External and internal connection using differential (left) and single ended (right) clock input #### 8.3.3 Voltage Reference The ADC3564 provides three different options for supplying the voltage reference to the ADC. An external 1.6 V reference can be directly connected to the VREF input; a voltage 1.2 V reference can be connected to the REFBUF input using the internal gain buffer or the internal 1.2V reference can be enabled to generate a 1.6 V reference voltage. For best performance, the reference noise should be filtered by connecting a 10 uF and a 0.1 uF ceramic bypass capacitor to the VREF pin. The internal reference circuitry of the ADC3564 is shown in $\boxtimes$ 8-9. 注 The voltage reference mode can be selected using SPI writes or by using the REFBUF pin (default) as a control pin (セクション 8.5.1). If the REFBUF pin is not used for configuration, the REFBUF pin should be connected to AVDD (even though the REFBUF pin has a weak internal pullup to AVDD) and the voltage reference option has to be selected using the SPI interface. 図 8-9. Different voltage reference options for ADC3564 #### 8.3.3.1 Internal voltage reference The 1.6V reference for the ADC can be generated internal using the on-chip 1.2 V reference along with the internal gain buffer. A 10 uF and a 0.1 uF ceramic bypass capacitor ( $C_{VREF}$ ) should be connected between the VREF and REFGND pins as close to the pins as possible. 図 8-10. Internal reference 8.3.3.2 External voltage reference (VREF) For highest accuracy and lowest temperature drift, the VREF input can be directly connected to an external 1.6 V reference. A 10 uF and a 0.1 uF ceramic bypass capacitor ( $C_{VREF}$ ) connected between the VREF and REFGND pins and placed as close to the pins as possible is recommended. The load current from the external reference is about 1 mA. 注 The internal reference is also used for other functions inside the device, therefore the reference amplifier should only be powered down in power down state but not during normal operation. 図 8-11. External 1.6V reference #### 8.3.3.3 External voltage reference with internal buffer (REFBUF) The ADC3564 is equipped with an on-chip reference buffer that also includes gain to generate the 1.6 V reference voltage from an external 1.2V reference. A 10 uF and a 0.1 uF ceramic bypass capacitor ( $C_{VREF}$ ) between the VREF and REFGND pins and a 10 uF and a 0.1 uF ceramic bypass capacitor between the REFBUF and REFGND pins are recommended. Both capacitors should be placed as close to the pins as possible. The load current from the external reference is less than 100 uA. ☑ 8-12. External 1.2V reference using internal reference buffer #### 8.3.4 Digital Down Converter The ADC3564 includes an optional on-chip digital down conversion (DDC) decimation filter that can be enabled via SPI register setting. It supports complex decimation by 2, 4, 8, 16 and 32 using a digital mixer and a 32-bit numerically controlled oscillator (NCO) as shown in $\boxtimes$ 8-13. Furthermore it supports a mode with real decimation where the complex mixer is bypassed (NCO should be set to 0 for lowest power consumption) and the digital filter acts as a low pass filter. 図 8-13. Internal Digital Decimation Filter #### 8.3.4.1 DDC MUX for Dual Band Decimation The ADC3564 includes a MUX in front of the digital decimation filter which allows the ADC to be connected to two digital down converters (see 🗵 8-14). This enables dual band complex decimation. The NCO of each digital down converter can be tuned to an independent frequency across the Nyquist zone as illustrated in the example in 🗵 8-15. The second DDC is output using the DB0/1 SLVDS interface. 図 8-14. DDC MUX Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 図 8-15. Complex Decimation (by 8) with dual band illustration #### 8.3.4.2 Digital Filter Operation The complex decimation operation is illustrated with an example in $\boxtimes$ 8-16. First the input signal (and the negative image) are frequency shifted by the NCO frequency as shown on the left. Next a digital filter is applied (centered around 0 Hz) and the output data rate is decimated - in this example the output data rate $F_{S,OUT} = F_S/8$ with a Nyquist zone of $F_S/16$ . During the complex mixing the spectrum (signal and noise) is split into real and complex parts and thus the amplitude is reduced by 6-dB. In order to compensate this loss, there is a 6-dB digital gain option in the decimation filter block that can be enabled via SPI write. 図 8-16. Complex decimation illustration The real decimation operation is illustrated with an example in $\boxtimes$ 8-17. There is no frequency shift happening and only the real portion of the complex digital filter is exercised. The output data rate is decimated - a decimation of 8 would result in an output data rate $F_{S,OUT} = F_S/8$ with a Nyquist zone of $F_S/16$ . During the real mixing the spectrum (signal and noise) amplitude is reduced by 3-dB. In order to compensate this loss, there is a 3-dB digital gain option in the decimation filter block that can be enabled via SPI write. 図 8-17. Real decimation illustration #### 8.3.4.3 FS/4 Mixing with Real Output In this mode, the output after complex decimation gets mixed with FS/4 (FS = output data rate in this case). Instead of a complex output with the input signal centered around 0 Hz, the output is transmitted as a real output at twice the data rate and the signal is centered around FS/4 (Fout/4) as illustrated in $\boxtimes$ 8-18. In this example, complex decimation by 8 is used. The output data is transmitted as a real output with an output rate of Fout = FS'/4 (FS' = ADC sampling rate). The input signal is now centered around FS/4 (Fout/4) or FS'/16. 図 8-18. FS/4 Mixing with real output #### 8.3.4.4 Numerically Controlled Oscillator (NCO) and Digital Mixer The decimation block is equipped with a 32-bit NCO and a digital mixer to fine tune the frequency placement prior to the digital filtering. The oscillator generates a complex exponential sequence of: where: frequency ( $\omega$ ) is specified as a signed number by the 32-bit register setting The complex exponential sequence is multiplied with the real input from the ADC to mix the desired carrier to a frequency equal to $f_{\text{IN}}$ + $f_{\text{NCO}}$ . The NCO frequency can be tuned from $-F_{\text{S}}/2$ to $+F_{\text{S}}/2$ and is processed as a signed, 2s complement number. After programming a new NCO frequency, the MIXER RESTART register bit or SYNC pin has to be toggled for the new frequency to get active. Additionally the ADC3564 provides the option via SPI to invert the mixer phase. The NCO frequency setting is set by the 32-bit register value given and calculated as: NCO frequency = 0 to + $$F_S/2$$ : NCO = $f_{NCO} \times 2^{32} / F_S$ NCO frequency = $$-F_S/2$$ to 0: NCO = $(f_{NCO} + F_S) \times 2^{32} / F_S$ #### where: - NCO = NCO register setting (decimal value) - f<sub>NCO</sub> = Desired NCO frequency (MHz) - F<sub>S</sub> = ADC sampling rate (MSPS) The NCO programming is further illustrated with this example: - ADC sampling rate F<sub>S</sub> = 125 MSPS - Input signal f<sub>IN</sub> = 10 MHz - Desired output frequency f<sub>OUT</sub> = 0 MHz For this example there are actually four ways to program the NCO and achieve the desired output frequency as shown in $\frac{1}{2}$ 8-1. | X o 1. 1100 value dalications example | | | | | | | | | | |------------------------------------------|-----------------------------|-----------|-------------|------------------------------------------------------------------------------------|--|--|--|--|--| | Alias or negative image f <sub>NCO</sub> | | NCO Value | Mixer Phase | Frequency translation for f <sub>OUT</sub> | | | | | | | f <sub>IN</sub> = -10 MHz | f <sub>NCO</sub> = 10 MHz | 343597384 | as is | $f_{OUT} = f_{IN} + f_{NCO} = -10 \text{ MHz} + 10 \text{ MHz} = 0 \text{ MHz}$ | | | | | | | f <sub>IN</sub> = 10 MHz | f <sub>NCO</sub> = -10 MHz | 373475417 | as 15 | f <sub>OUT</sub> = f <sub>IN</sub> + f <sub>NCO</sub> = 10 MHz + (-10 MHz) = 0 MHz | | | | | | | f <sub>IN</sub> = 10 MHz | f <sub>NCO</sub> = 10 MHz | 343597384 | inverted | $f_{OUT} = f_{IN} - f_{NCO} = 10 \text{ MHz} - 10 \text{ MHz} = 0 \text{ MHz}$ | | | | | | | f <sub>IN</sub> = -10 MHz | $f_{NCO} = -10 \text{ MHz}$ | 373475417 | inverted | $f_{OUT} = f_{IN} - f_{NCO} = -10 \text{ MHz} - (-10 \text{ MHz}) = 0 \text{ MHz}$ | | | | | | 表 8-1. NCO value calculations example #### 8.3.4.5 Decimation Filter The ADC3564 supports complex decimation by 2, 4, 8, 16 and 32 with a pass-band bandwidth of $\sim$ 80% and a stopband rejection of at least 85 dB. $\gtrsim$ 8-2 gives an overview of the pass-band bandwidth of the different decimation settings with respect to ADC sampling rate $F_S$ . In real decimation mode the output bandwidth is half of the complex bandwidth. | REAL/COMPLEX DECIMATION | | | OUTPUT RATE OUTPUT OUTPUT BANDWIDTH (F <sub>S</sub> = 125 | | OUTPUT BANDWIDTH<br>(F <sub>S</sub> = 125 MSPS) | |-------------------------|----|-----------------------------|-----------------------------------------------------------|----------------------|-------------------------------------------------| | | 2 | F <sub>S</sub> / 2 complex | 0.8 × F <sub>S</sub> / 2 | 62.5 MSPS complex | 50 MHz | | | 4 | F <sub>S</sub> / 4 complex | 0.8 × F <sub>S</sub> / 4 | 31.25 MSPS complex | 25 MHz | | Complex | 8 | F <sub>S</sub> / 8 complex | 0.8 × F <sub>S</sub> / 8 | 15.625 MSPS complex | 12.5 MHz | | | 16 | F <sub>S</sub> / 16 complex | 0.8 × F <sub>S</sub> / 16 | 7.8125 MSPS complex | 6.25 MHz | | | 32 | F <sub>S</sub> / 32 complex | 0.8 × F <sub>S</sub> / 32 | 3.90625 MSPS complex | 3.125 MHz | | | 2 | F <sub>S</sub> / 2 real | 0.4 × F <sub>S</sub> / 2 | 62.5 MSPS | 25 MHz | | | 4 | F <sub>S</sub> / 4 real | 0.4 × F <sub>S</sub> / 4 | 31.25 MSPS | 12.5 MHz | | Real | 8 | F <sub>S</sub> / 8 real | 0.4 × F <sub>S</sub> / 8 | 15.625 MSPS | 6.25 MHz | | | 16 | F <sub>S</sub> / 16 real | 0.4 × F <sub>S</sub> / 16 | 7.8125 MSPS | 3.125 MHz | | | 32 | F <sub>S</sub> / 32 real | 0.4 × F <sub>S</sub> / 32 | 3.90625 MSPS | 1.5625 MHz | The decimation filter responses normalized to the ADC sampling clock frequency are illustrated in ⊠ 8-20 to ⊠ 8-29. They are interpreted as follows: Each figure contains the filter pass-band, transition band(s) and alias or stop-band(s) as shown in $\boxtimes$ 8-19. The x-axis shows the offset frequency (after the NCO frequency shift) normalized to the ADC sampling rate $F_S$ . For example, in the divide-by-4 complex setup, the output data rate is $F_S$ / 4 complex with a Nyquist zone of $F_S$ / 8 or 0.125 × $F_S$ . The transition band (colored in blue) is centered around 0.125 × $F_S$ and the alias transition band is centered at 0.375 × $F_S$ . The stop-bands (colored in red), which alias on top of the pass-band, are centered at 0.25 × $F_S$ and 0.5 × $F_S$ . The stop-band attenuation is greater than 85 dB. 図 8-19. Interpretation of the Decimation Filter Plots ## 8.3.4.6 SYNC The PDN/SYNC pin can be used to synchronize multiple devices using an external SYNC signal. The PDN/SYNC pin can be configured via SPI (SYNC EN bit) from power down to synchronization functionality and is latched in by the rising edge of the sampling clock as shown in $\boxtimes$ 8-30. 図 8-30. External SYNC timing diagram The synchronization signal is only required when using the decimation filter - either using the SPI SYNC register or the PDN/SYNC pin. It resets internal clock dividers used in the decimation filter and aligns the internal clocks as well as I and Q data within the same sample. If no SYNC signal is given, the internal clock dividers is not be synchronized, which can lead to a fractional delay across different devices. The SYNC signal also resets the NCO phase and loads the new NCO frequency (same as the MIXER RESTART bit). ADC3564 JAJSP68 – AUGUST 2022 When trying to resynchronize during operation, the SYNC toggle should occur at 64\*K clock cycles, where K is an integer. This provids the phase continuity of the clock divider. #### 8.3.4.7 Output Formatting with Decimation When using decimation, the digital output data is formatted as shown in 🗵 8-31 (complex decimation) and 🗵 8-32 (real decimation). The output format is illustrated for 16-bit output resolution. 図 8-31. Output Data Format in Complex Decimation 表 8-3 illustrates the output interface data rate along with the corresponding DCLK/DCLKIN and FCLK frequencies based on output resolution (R), number of SLVDS lanes (L) and complex decimation setting (N). Furthermore the table shows an actual lane rate example for the 2-, 1- and 1/2-wire interface, 16-bit output resolution and complex decimation by 4. 表 8-3. Serial LVDS Lane Rate Examples with Complex Decimation and 16-bit Output Resolution | DECIMATION<br>SETTING | ADC SAMPLING<br>RATE | OUTPUT<br>RESOLUTION | # of WIRES | FCLK | DCLKIN, DCLK | DA/B0,1 | |-----------------------|----------------------|----------------------|------------|-------------------|---------------|----------------------------| | N | F <sub>S</sub> | R | L | F <sub>S</sub> /N | [DA/B0,1] / 2 | F <sub>S</sub> x 2 x R/L/N | | | 125 MSPS | | 2 | 31.25 MHz | 250 MHz | 500 MHz | | 4 | 123 1001 3 | 16 | 1 | 31.23 WII IZ | 500 MHz | 1000 MHz | | | 55 MSPS | | 1/2 | 15.625 MHz | 500 MHz | 1000 MHz | Submit Document Feedback 図 8-32. Output Data Format in Real Decimation 表 8-4 illustrates the output interface data rate along with the corresponding DCLK/DCLKIN and FCLK frequencies based on output resolution (R), number of SLVDS lanes (L) and real decimation setting (M). Furthermore the table shows an actual lane rate example for the 2-, 1- and 1/2-wire interface, 16-bit output resolution and real decimation by 4. 表 8-4. Serial LVDS Lane Rate Examples with Real Decimation and 16-bit Output Resolution | DECIMATION<br>SETTING | ADC SAMPLING<br>RATE | OUTPUT<br>RESOLUTION | # of WIRES | FCLK | DCLKIN, DCLK | DA/B0,1 | |-----------------------|----------------------|----------------------|------------|-------------------------------------------------------------------|---------------|----------------------------| | М | F <sub>S</sub> | R | L | F <sub>S</sub> / M / 2 (L = 2)<br>F <sub>S</sub> / M (L = 1, 1/2) | [DA/B0,1] / 2 | F <sub>S</sub> x R / L / M | | | | | 2 | 15.625 MHz | 125 MHz | 250 MHz | | 4 | 125 MSPS | 125 MSPS 16 | 1 | 31.25 MHz | 250 MHz | 500 MHz | | | | | 1/2 | 31.23 MHZ | 500 MHz | 1000 MHz | #### 8.3.5 Digital Interface The serial LVDS interface supports the data output with 2-wire, 1-wire and 1/2-wire operation. The actual data output rate depends on the output resolution and number of lanes used. The ADC3564 requires an external serial LVDS clock input (DCLKIN), which is used to transmit the data out of the ADC along with the data clock (DCLK). The phase relationship between DCLKIN and the sampling clock is irrelevant but both clocks need to be frequency locked. The SLVDS interface is configured using SPI register writes. #### 8.3.5.1 Output Formatter The digital output interface utilizes a flexible output bit mapper as shown in $\boxtimes$ 8-33. The bit mapper takes the 14-bit output directly from the ADC or from digital filter block and reformats it to a resolution of 14, 16, 18 or 20-bit. The output serialization factor gets adjusted accordingly for 2-, 1- and 1/2-wire interface modes. The maximum SLVDS interface output data rate can not be exceeded independent of output resolution or serialization factor. When using a higher resolution like 16-bit output for example in non-decimation mode, the 2 LSBs are set to 0. 図 8-33. Interface output bit mapper $\pm$ 8-5 provides an overview for the resulting serialization factor depending on output resolution and output modes. Note that the DCLKIN frequency needs to be adjusted accordingly as well. Changing the output resolution to 16-bit, 2-wire mode for example would result in DCLKIN = $F_S$ \* 4 instead of \* 3.5. The output bit mapper can be used for bypass and decimation filter. | OUTPUT<br>RESOLUTION | Interface | SERIALIZATION | FCLK | DCLKIN | DCLK | D0/D1 | |----------------------|-----------|---------------|-------------------|----------------------|----------------------|---------------------| | | 2-Wire | 7x | F <sub>S</sub> /2 | F <sub>S</sub> * 3.5 | F <sub>S</sub> * 3.5 | F <sub>S</sub> * 7 | | 14-bit (default) | 1-Wire | 14x | F <sub>S</sub> | F <sub>S</sub> * 7 | F <sub>S</sub> * 7 | F <sub>S</sub> * 14 | | | 1/2-Wire | 28x | F <sub>S</sub> | F <sub>S</sub> * 14 | F <sub>S</sub> * 14 | F <sub>S</sub> * 28 | | | 2-Wire | 8x | F <sub>S</sub> /2 | F <sub>S</sub> * 4 | F <sub>S</sub> * 4 | F <sub>S</sub> * 8 | | 16-bit | 1-Wire | 16x | F <sub>S</sub> | F <sub>S</sub> * 8 | F <sub>S</sub> * 8 | F <sub>S</sub> * 16 | | | 1/2-Wire | 32x | F <sub>S</sub> | F <sub>S</sub> * 16 | F <sub>S</sub> * 16 | F <sub>S</sub> * 32 | | | 2-Wire | 9x | F <sub>S</sub> /2 | F <sub>S</sub> * 4.5 | F <sub>S</sub> * 4.5 | F <sub>S</sub> * 9 | | 18-bit | 1-Wire | 18x | F <sub>S</sub> | F <sub>S</sub> * 9 | F <sub>S</sub> * 9 | F <sub>S</sub> * 18 | | | 1/2-Wire | 36x | F <sub>S</sub> | F <sub>S</sub> * 18 | F <sub>S</sub> * 18 | F <sub>S</sub> * 36 | | | 2-Wire | 10x | F <sub>S</sub> /2 | F <sub>S</sub> * 5 | F <sub>S</sub> * 5 | F <sub>S</sub> * 10 | | 20-bit | 1-Wire | 20x | F <sub>S</sub> | F <sub>S</sub> * 10 | F <sub>S</sub> * 10 | F <sub>S</sub> * 20 | | | 1/2-Wire | 40x | F <sub>S</sub> | F <sub>S</sub> * 20 | F <sub>S</sub> * 20 | F <sub>S</sub> * 40 | 表 8-5. Serialization factor vs output resolution for different output modes The programming sequence to change the output interface and/or resolution from default settings is shown in セクション 8.3.5.3. ### 8.3.5.2 Output Bit Mapper The output bit mapper allows to change the output bit order for any selected interface mode. 図 8-34. Output Bit Mapper It is a two step process to change the output bit mapping and assemble the output data bus: - 1. Both channel A and B can have up to 20-bit output. Each output bit of either channel has a unique identifier bit as shown in 表 8-6. The MSB starts with bit D19 – depending on output resolution chosen the LSB would be D6 (14-bit) to D0 (20-bit). The previous sample is only needed in 2-w mode. - 2. The bit mapper is then used to assemble the output sample. The following sections detail how to remap the serial output format. | 表 8-6. Unique identifier of each data bit | | | | | | | | | | |-------------------------------------------|---------------------------|----------------|---------------------------|----------------|--|--|--|--|--| | Bit | Chan | nel A | Chan | nel B | | | | | | | | Previous sample (2w only) | Current sample | Previous sample (2w only) | Current sample | | | | | | | D19 (MSB) | 0x2D | 0x6D | 0x29 | 0x69 | | | | | | | D18 | 0x2C | 0x6C | 0x28 | 0x68 | | | | | | | D17 | 0x27 | 0x67 | 0x23 | 0x63 | | | | | | | D16 | 0x26 | 0x66 | 0x22 | 0x62 | | | | | | | D15 | 0x25 | 0x65 | 0x21 | 0x61 | | | | | | | D14 | 0x24 | 0x64 | 0x20 | 0x60 | | | | | | | D13 | 0x1F | 0x5F | 0x1B | 0x5B | | | | | | | D12 | 0x1E | 0x5E | 0x1A | 0x5A | | | | | | | D11 | 0x1D | 0x5D | 0x19 | 0x59 | | | | | | | D10 | 0x1C | 0x5C | 0x18 | 0x58 | | | | | | | D9 | 0x17 | 0x57 | 0x13 | 0x53 | | | | | | | D8 | 0x16 | 0x56 | 0x12 | 0x52 | | | | | | | D7 | 0x15 | 0x55 | 0x11 | 0x51 | | | | | | | D6 | 0x14 | 0x54 | 0x10 | 0x50 | | | | | | | D5 | 0x0F | 0x4F | 0x0B | 0x4B | | | | | | | D4 | 0x0E | 0x4E | 0x0A | 0x4A | | | | | | | D3 | 0x0D | 0x4D | 0x09 | 0x49 | | | | | | | D2 | 0x0C | 0x4C | 0x08 | 0x48 | | | | | | | D1 | 0x07 | 0x47 | 0x03 | 0x43 | | | | | | | D0 (LSB) | 0x06 | 0x46 | 0x02 | 0x42 | | | | | | 表 8-6 Unique identifier of each data bit In the serial output mode, a data bit (with unique identifier) needs to be assigned to each location within the serial output stream. There are a total of 40 addresses available per channel. Channel A spans from address 0x39 to 0x60 and channel B from address 0x61 to 0x88. When using complex decimation, the output bit mapper is applied to both the "I" and the "Q" sample. **2-wire mode**: in this mode both the current and the previous sample have to be used in the address space as shown in $\boxtimes$ 8-35. The address order is different for 14/18-bit and 16/20-bit. Note: there are unused addresses between samples for resolution less than 20-bit (grey back ground), which can be skipped if not used. 図 8-35. 2-wire output bit mapper In the following example ( 8-36), the 16-bit 2-wire serial output is reordered to where lane DA1/DB1 carries the 8 MSB and lane DA0/DB0 carries 8 LSBs. | | Previous Sample | | | | | | | Current Sample | | | | | | | | | |-----|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | DA1 | D19 <sub>A</sub> | D18 <sub>A</sub> | D17 <sub>A</sub> | D16 <sub>A</sub> | D15 <sub>A</sub> | D14 <sub>A</sub> | D13 <sub>A</sub> | D12 <sub>A</sub> | D19 <sub>A</sub> | D18 <sub>A</sub> | D17 <sub>A</sub> | D16 <sub>A</sub> | D15 <sub>A</sub> | D14 <sub>A</sub> | D13 <sub>A</sub> | D12 <sub>A</sub> | | | (0x60 | (0x5F | (0x5E | (0x5D | (0x5C | (0x5B | (0x5A | (0x59 | (0x56 | (0x55 | (0x54 | (0x53 | (0x52 | (0x51 | (0x50 | (0x4F | | | 0x2D) | 0x2C) | 0x27) | 0x26) | 0x25) | 0x24) | 0x1F) | 0x1E) | 0x6D) | 0x6C) | 0x67) | 0x66) | 0x65) | 0x64) | 0x5F) | 0x5E) | | DA0 | D11 <sub>A</sub> | D10 <sub>A</sub> | D9 <sub>A</sub> | D8 <sub>A</sub> | D7 <sub>A</sub> | D6 <sub>A</sub> | D5 <sub>A</sub> | D4 <sub>A</sub> | D11 <sub>A</sub> | D10 <sub>A</sub> | D9 <sub>A</sub> | D8 <sub>A</sub> | D7 <sub>A</sub> | D6 <sub>A</sub> | D5 <sub>A</sub> | D4 <sub>A</sub> | | | (0x4C | (0x4B | (0x4A | (0x49 | (0x48 | (0x47 | (0x46 | (0x45 | (0x42 | (0x41 | (0x40 | (0x39 | (0x38 | (0x37 | (0x36 | (0x35 | | | 0x1D) | 0x1C) | 0x17) | 0x16) | 0x15) | 0x14) | 0x0F) | 0x0E) | 0x5D) | 0x5C) | 0x57) | 0x56) | 0x55) | 0x54) | 0x4F) | 0x4E) | | DB1 | D19 <sub>B</sub> | D18 <sub>B</sub> | D17 <sub>B</sub> | D16 <sub>B</sub> | D15 <sub>B</sub> | D14 <sub>B</sub> | D13 <sub>B</sub> | D12 <sub>B</sub> | D19 <sub>B</sub> | D18 <sub>B</sub> | D17 <sub>B</sub> | D16 <sub>B</sub> | D15 <sub>B</sub> | D14 <sub>B</sub> | D13 <sub>B</sub> | D12 <sub>B</sub> | | | (0x88 | (0x87 | (0x86 | (0x85 | (0x84 | (0x83 | (0x82 | (0x81 | (0x7E | (0x7D | (0x7C | (0x7B | (0x7A | (0x79 | (0x78 | (0x77 | | | 0x29) | 0x28) | 0x23) | 0x22) | 0x21) | 0x20) | 0x1B) | 0x1A) | 0x69) | 0x68) | 0x63) | 0x62) | 0x61) | 0x60) | 0x5B) | 0x5A) | | DB0 | D11 <sub>B</sub> | D10 <sub>B</sub> | D9 <sub>B</sub> | D8 <sub>B</sub> | D7 <sub>B</sub> | D6 <sub>8</sub> | D5 <sub>B</sub> | D4 <sub>B</sub> | D11 <sub>B</sub> | D10 <sub>B</sub> | D9 <sub>B</sub> | D8 <sub>B</sub> | D7 <sub>B</sub> | D6 <sub>8</sub> | D5 <sub>B</sub> | D4 <sub>B</sub> | | | (0x74 | (0x73 | (0x72 | (0x71 | (0x70 | (0x6F | (0x6E | (0x6D | (0x6A | (0x69 | (0x68 | (0x67 | (0x66 | (0x65 | (0x64 | (0x63 | | | 0x19) | 0x18) | 0x13) | 0x12) | 0x11) | 0x10) | 0x0B) | 0x0A) | 0x59) | 0x58) | 0x53) | 0x52) | 0x51) | 0x50) | 0x4B) | 0x4A) | 図 8-36. Example: 2-wire output bit mapping **1-wire mode**: Only the *current* sample needs to programmed in the address space. If desired, it can be duplicated on DA1/DB1 as well (using addresses shown below) in order to have a redundant output. Lane DA1/DB1 needs to be powered up in that case. 図 8-37. 1-wire output bit mapping ½-wire mode: The output is only lane DA0 and the sample order is programmed into the 40 addresses of chA (from 0x39 to 0x60). It covers 2 samples (one for chA, one for chB) as shown below. If desired it can be duplicated on DB0 as well (using addresses shown 図 8-38) in order to have a redundant output. Lane DB0 needs to be powered up in that case. 図 8-38. 1/2-wire output bit mapping # 8.3.5.3 Output Interface/Mode Configuration The following sequence summarizes all the relevant registers for changing the output interface and/or enabling the decimation filter. Steps 1 and 2 must come first since the E-Fuse load reset the SPI writes, the remaining steps can come in any order. 表 8-7 Configuration steps for changing interface or decimation | | | 表 8-7. C | onfiguration st | eps for changin | g interface or d | ecimation | | | | |------|------------|--------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------|------------------------|--------------------------------------------|--------------------|--|--| | STEP | FEATURE | ADDRESS | | | DESCRIPTION | | | | | | | | | Select the output in | terface bit mapping d | lepending on resolut | ion and output interfa | ce. | | | | | | | Output R | Resolution | 2-wire | 1-wire | 1/2-wire | | | | 1 | | 0x07 | 14 | -bit | 0x2B | | | | | | ı | | UXU1 | 16 | -bit | 0x4B | 0x6C | 0x8D | | | | | | | 18 | -bit | 0x2B | UXOC | UXOD | | | | | | | 20 | -bit | 0x4B | | | | | | 2 | | 0x13 | | erface bit mapping us<br>o that bit mapping is I | | r (0x13, D0). Progran<br>wed by 0x13 0x00. | n register 0x13 to | | | | | | | Configure the FCLK | frequency based on | bypass/decimation | and number of lanes | used. | | | | | | | Bypass/Dec | SLVDS | FCLK SRC<br>(D7) | FCLK DIV<br>(D4) | TOG FCLK<br>(D0) | | | | | | | | 2-wire | 0 | 1 | 0 | | | | 3 | | 0x19 | Bypass/ Real<br>Decimation | 1-wire | 0 | 0 | 0 | | | | | | | | 1/2-wire | 0 | 0 | 0 | | | | | Output | | | 2-wire | 1 | 0 | 0 | | | | | Interface | | Complex<br>Decimation | 1-wire | 1 | 0 | 0 | | | | | | | | 1/2-wire | 0 | 0 | 1 | | | | 4 | | 0x1B | Select the output interface resolution using the bit mapper (D5-D3). | | | | | | | | | | | Select the FCLK pattern for decimation for proper duty cycle output of the frame cle | | | | | | | | | | | | Output Resolution | 2-wire | 1-wire | 1/2-wire | | | | | | | Real Decimation | 14-bit | | 0xFE000 | | | | | | | | | 16-bit | | 0xFF000 | use default | | | | 5 | | 0x20<br>0x21 | | 18-bit | | 0xFF800 | use deladit | | | | 3 | | 0x22 | | 20-bit | use default | 0xFFC00 | | | | | | | | | 14-bit | use deladit | | | | | | | | | Complex | 16-bit | | 0xFFFFF | 0xFFFFF | | | | | | | Decimation | 18-bit | | OXI I I I I | OXITITI | | | | | | | | 20-bit | | | | | | | 6 | | 0x390x60<br>0x610x88 | Change output bit n selection. | napping for chA and | chB if desired. This v | vorks also with the de | efault interface | | | | 7 | | 0x24 | Enable the decimat | ion filter | | | | | | | 8 | | 0x25 | Configure the decin | nation filter | | | | | | | 9 | | 0x2A/B/C/D<br>0x31/2/3/4 | Program the NCO f | requency for complex | x decimation (can be | skipped for real deci | mation) | | | | | Decimation | | Configure the comp | lex output data strea | m (set both bits to 0 | for real decimation) | | | | | | Filter | 0.07 | SLVDS | | | OP-Order (D4) | Q-Delay (D3) | | | | 10 | | 0x27<br>0x2E | 2-wire | | | 1 | 0 | | | | | | | 1-wire | | | 0 | 1 | | | | | | | | | | | | | | | | | | 1/2-wire | | | 1 | 1 | | | | 11 | | 0x26 | | and toggle the mixer | reset bit to update th | | 1 | | | #### 8.3.5.3.1 Configuration Example The following is a step by step programming example to configure the ADC3564 to complex decimation by 8 with 1-wire SLVDS and 16-bit output. - 1. 0x07 (address) 0x6C (load bit mapper configuration for 16-bit output with 1-wire SLVDS) - 2. 0x13 0x01 (load e-fuse), wait 1 ms, 0x13 0x00 - 3. 0x19 0x80 (configure FCLK) - 4. 0x1B 0x88 (select 16-bit output resolution) - 5. 0x20 0xFF, 0x21 0xFF, 0x22 0x0F (configure FCLK pattern) - 6. 0x24 0x06 (enable decimation filter) - 7. 0x25 0x30 (configure complex decimation by 8) - 8. 0x2A/B/C/D and 0x31/32/33/34 (program NCO frequency) - 9. 0x27/0x2E 0x08 (configure Q-delay register bit) - 10. 0x26 0xAA, 0x26 0x88 (set digital mixer gain to 6-dB and toggle the mixer update) #### 8.3.5.4 Output Data Format The output data can be configured to two's complement (default) or offset binary formatting using SPI register writes (register 0x8F and 0x92). 表 8-8 provides an overview for minimum and maximum output codes for the two formatting options. The actual output resolution is set by the output bit mapper. 表 8-8. Overview of minimum and maximum output codes vs output resolution for different formatting | | Two's Comple | ement (default) | Offset Binary | | | |------------------|--------------|-----------------|---------------|--------|--| | RESOLUTION (BIT) | 14 | 16 | 14 | 16 | | | $V_{IN,MAX}$ | 0x1FFF | 0x7FFF | 0x3FFF | 0xFFFF | | | 0 | 0x0 | 0000 | 0x2000 | 0x8000 | | | $V_{IN,MIN}$ | 0x2000 | 0x8000 | 0x0 | 000 | | #### 8.3.6 Test Pattern In order to enable in-circuit testing of the digital interface, the following test patterns are supported and enabled via SPI register writes (0x14/0x15/0x16). The test pattern generator is located after the decimation filter as shown in $\boxtimes$ 8-39. In decimation mode (real and complex), the test patterns replace the output data of the DDC - however channel A controls the test patterns for both channels. 図 8-39. Test Pattern Generator - RAMP Pattern: The step size needs to be configured in the CUSTOM PAT register according to the native resolution of the ADC. When selecting a higher output resolution then the additional LSBs will still be 0 in RAMP pattern mode. - 00001: 18-bit output resolution - 00100: 16-bit output resolution - 10000: 14-bit output resolution - Custom Pattern: Configured in the CUSTOM PAT register #### 8.4 Device Functional Modes ### 8.4.1 Normal operation In normal operating mode, the entire ADC full scale range gets converted to a digital output with 14-bit resolution. The output is available in as little as 1 clock cycle with 1-wire SLVDS interface. ### 8.4.2 Power Down Options A global power down mode can be enabled via SPI as well as using the power down pin (PDN/SYNC). There is an internal pull-down 21 k $\Omega$ resistor on the PDN/SYNC input pin and the pin is active high - so the pin needs to be pulled high externally to enter global power down mode. The SPI register map provides the capability to enable/disable individual blocks directly or via PDN pin mask in order to trade off power consumption vs wake up time as shown in 表 8-9. 図 8-40. Power Down Configurations ### 表 8-9. Overview of Power Down Options | Function/ Register | PDN<br>via SPI | Mask for<br>Global PDN | Feature -<br>Default | Power<br>Impact | Wake-up time | Comment | |--------------------------|----------------|------------------------|-----------------------|-------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------| | ADC | Yes | - | Enabled | | | ADC is included in Global PDN automatically | | Reference gain amplifier | Yes | | Enabled | ~ 0.4 mA | ~3 us | Should only be powered down in power down state. | | Internal 1.2V reference | Yes | Yes | External ref | ~ 1-3.5 mA | ~3 ms | Internal/external reference selection is available through SPI and REFBUF pin. | | Clock buffer | Yes | | Differential<br>clock | ~ 1 mA | n/a | Single ended clock input saves ~ 1mA<br>compared to differential.<br>Some programmability is available<br>through the REFBUF pin. | | Output interface drivers | Yes | - | Enabled | varies | n/a | Depending on output interface mode,<br>unused output drivers can be powered<br>down for maximum power savings | | Decimation filter | Yes | - | Disabled | see electrical<br>table | n/a | | ### 8.5 Programming The device is primarily configured and controlled using the serial programming interface (SPI) however it can operate in a default configuration without requiring the SPI interface. Furthermore the power down function as well as internal/external reference configuration is possible via pin control (PDN/SYNC and REFBUF pin). 注 The power down command (via PIN or SPI) only goes in effect with the ADC sampling clock present. After initial power up, the default operating configuration is shown in $\frac{1}{2}$ 8-10. 表 8-10. Default device configuration after power up | FEATURE | DEFAULT | | | | |---------------|---------------|--|--|--| | Signal Input | Differential | | | | | Clock Input | Differential | | | | | Reference | External | | | | | Decimation | DDC bypass | | | | | Interface | 2-wire | | | | | Output Format | 2s complement | | | | # 8.5.1 Configuration using PINs only The ADC voltage reference can be selected using the REFBUF pin. Even though there is an internal 100 k $\Omega$ pull-up resistor to AVDD, the REFBUF pin should be set to a voltage externally and not left floating. When using a voltage divider to set the REFBUF voltage (R1 and R2 in $\frac{1}{2}$ 8-11), resistor values < 5 kΩ should be used. 図 8-41. Configuration of external voltage on REFBUF pin 表 8-11. REFBUF voltage levels control voltage reference selection | REFBUF VOLTAGE | VOLTAGE REFERENCE OPTION | CLOCKING OPTION | |--------------------|--------------------------------------------------------------|--------------------------| | > 1.7 V (Default) | External reference | Differential clock input | | 1.2 V (1.15-1.25V) | External 1.2V input on REFBUF pin using internal gain buffer | Differential clock input | | 0.5 - 0.7V | Internal reference | Differential clock input | | < 0.1V | Internal reference | Single ended clock input | ### 8.5.2 Configuration using the SPI interface The device has a set of internal registers that can be accessed by the serial interface formed by the SEN (serial interface enable), SCLK (serial interface clock) and SDIO (serial interface data input/output) pins. Serially shifting bits into the device is enabled when SEN is low. Serial data input are latched at every SCLK rising edge when SEN is active (low). The serial data are loaded into the register at every 24th SCLK rising edge when SEN is low. When the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiples of 24-bit words within a single active SEN pulse. The interface can function with SCLK frequencies from 12 MHz down to very low speeds (of a few hertz) and also with a non-50% SCLK duty cycle. Product Folder Links: ADC3564 #### 8.5.2.1 Register Write The internal registers can be programmed following these steps: - 1. Drive the SEN pin low - 2. Set the R/W bit to 0 (bit A15 of the 16-bit address) and bits A[14:12] in address field to 0. - 3. Initiate a serial interface cycle by specifying the address of the register (A[11:0]) whose content is written and - 4. Write the 8-bit data that are latched in on the SCLK rising edges 図 8-42. Serial Register Write Timing Diagram #### 8.5.2.2 Register Read The device includes a mode where the contents of the internal registers can be read back using the SDIO pin. This readback mode can be useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC. The procedure to read the contents of the serial registers is as follows: - 1. Drive the SEN pin low - 2. Set the R/W bit (A15) to 1. This setting disables any further writes to the registers. Set A[14:12] in address field to 0. - 3. Initiate a serial interface cycle specifying the address of the register (A[11:0]) whose content must be read - 4. The device launches the contents (D[7:0]) of the selected register on the SDIO pin on SCLK falling edge - 5. The external controller can capture the contents on the SCLK rising edge **図** 8-43. Serial Register Read Timing Diagram # 8.6 Register Maps 表 8-12. Register Map Summary | ADDRESS | REGISTER | | | 4X 0-14. K | egister Map | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------------------|------------------------|--------------------|-------------|---------|-------------|--------------|--| | 0x00 | | | | | REGIST | ER DATA | | | | | | 0x07 | A[11:0] | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 0x08 0 PDN CLKBUF REFAMP PON REFAMP PON PDN DAI 0 PDN A 1 PDN GLOBAL GLOB | 0x00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RESET | | | 0x08 | 0x07 | | OP IF MAPPER | ₹ | 0 | OP IF EN | | OP IF SEL | | | | Divide | 0x08 | 0 | 0 | PDN CLKBUF | | 0 | PDN A | 1 | | | | DXDD D | 0x09 | 0 | 0 | | | PDN DA1 | PDN DA0 | PDN DB1 | PDN DB0 | | | Ox10 | 0x0D | 0 | 0 | 0 | 0 | | | | 0 | | | 0x13 0 0 0 0 0 0 E-FUSE LD 0x14 CUSTOM PAT [7:0] 0x15 CUSTOM PAT [7:0] 0x16 TEST PAT B TEST PAT A CUSTOM PAT [7:16] 0x19 FCLK SRC 0 0 EVDS SWING HIGH LVDS SWING LOW 0x18 MAPPER EN 20B EN BIT MAPPER RES 0 0 0 0x1E 0 0 0 LVDS DATA DEL LVDS DCLK DEL 0x20 FCLK PAT [7:0] 0x21 FCLK PAT [15:8] 0x22 0 0 0 DDC MUX DIG BYP DDC EN 0 0x22 0 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES B FS/4 MIX PH 0 0 0x2A NCO A [7:0] </td <td>0x0E</td> <td></td> <td>SPI SYNC</td> <td>SPI SYNC EN</td> <td>0</td> <td>REF CTRL</td> <td>REF</td> <td>SEL</td> <td>SE CLK EN</td> | 0x0E | | SPI SYNC | SPI SYNC EN | 0 | REF CTRL | REF | SEL | SE CLK EN | | | 0x14 CUSTOM PAT [7:0] 0x15 CUSTOM PAT [15:8] 0x16 TEST PAT B TEST PAT A CUSTOM PAT [17:16] 0x19 FCLK SRC 0 0 FCLK DV 0 0 0 TOG FCLK 0x1A 0 0 0 LVDS SWING HIGH LVDS SWING LOW 0x1B MAPPER EN 20B EN BIT MAPPER RES 0 0 0 0 0x1E 0 0 0 LVDS DATA DEL LVDS DCLK DEL DCLK DEL 0x20 FCLK PAT [15:8] FCLK PAT [19:16] DCLK DEL 0x21 FCLK PAT [19:16] DCLK DEL 0x22 0 0 0 FCLK PAT [19:16] DC EN 0 0x22 0 0 0 DC MIX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX | 0x11 | 0 | 0 | SE A | 0 | 0 | 0 | 0 | 0 | | | 0x15 CUSTOM PAT [15:8] 0x16 TEST PAT B TEST PAT A CUSTOM PAT [17:16] 0x19 FCLK SRC 0 0 FCLK DIV 0 0 0 TOG FCLK 0x1A 0 0 0 LVDS SWING HIGH LVDS SWING LOW 0x1B MAPPER EN 208 EN BIT MAPPER RES 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0x13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | E-FUSE LD | | | 0x16 TEST PAT B TEST PAT A CUSTOM PAT [17:16] 0x19 FCLK SRC 0 0 FCLK DIV 0 0 0 TOG FCLK 0x1A 0 0 0 LVDS SWING HIGH LVDS SWING LOW USD SWING LOW 0x1B MAPPER EN 20B EN BIT MAPPER RES 0 0 0 0 0x1E 0 0 0 LVDS DATA DEL LVDS DCLK DEL LVDS DCLK DEL 0x20 FCLK PAT [7:0] 0x21 FCLK PAT [19:16] 0x22 0 0 0 FCLK PAT [19:16] DC DC MUX DIG BYP DDC EN 0 0 0 MIX PAT [19:16] DDC MUX DIG BYP DDC EN 0 0 MIX PAT SE MIX PAT SE MIX PAT SE FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B MIX RES B FS/4 MIX PH 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0x14 | | | | CUSTOM | PAT [7:0] | | | | | | 0x19 FCLK SRC 0 0 FCLK DIV 0 0 0 TOG FCLK 0x1A 0 0 LVDS SWING HIGH LVDS SWING LOW 0x1B MAPPER EN 20B EN BIT MAPPER RES 0 0 0 0x1E 0 0 0 LVDS DATA DEL LVDS DCLK DEL 0x20 FCLK PAT [7:0] 0x21 FCLK PAT [7:0] 0x22 0 0 0 FCLK PAT [19:16] 0x22 0 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH 0 0 0x2B NCO A [7:0] 0x2E 0 0 0 OP ORDER B Q-DEL B FS/ | 0x15 | | CUSTOM PAT [15:8] | | | | | | | | | 0x1A 0 0 LVDS SWING HIGH LVDS SWING LOW 0x1B MAPPER EN 20B EN BIT MAPPER RES 0 0 0 0 0x1E 0 0 0 LVDS DATA DEL LVDS DCLK DEL LVDS DCLK DEL | 0x16 | | TEST PAT B | | | TEST PAT A | | CUSTOM | PAT [17:16] | | | 0x1B MAPPER EN 20B EN BIT MAPPER RES 0 0 0 0x1E 0 0 0 LVDS DATA DEL LVDS DCLK DEL 0x20 FCLK PAT [7:0] 0x21 FCLK PAT [15:8] 0x22 0 0 0 FCLK PAT [19:16] 0 0x24 0 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH A 0 0 0x28 NCO A [7:0] 0x2B NCO A [31:24] 0x2E 0 0 0 OP ORDER B Q-DEL B FS/4 MIX PH B 0 0 0x31 NCO B [7:0] 0x32 NCO B [7:0] NCO B [7:0 | 0x19 | FCLK SRC | 0 | 0 | FCLK DIV | 0 | 0 | 0 | TOG FCLK | | | 0x1E 0 0 LVDS DATA DEL LVDS DCLK DEL 0x20 FCLK PAT [7:0] 0x21 FCLK PAT [15:8] 0x22 0 0 0 FCLK PAT [19:16] 0x24 0 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH 0 0 0x2B NCO A [15:8] 0x2C NCO A [31:24] 0x2E 0 0 OP ORDER B Q-DEL B FS/4 MIX PH 0 0 0x31 NCO B [7:0] NCO B [7:0] 0x32 NCO B [31:24] NCO B [31:24] 0x33 NCO B [31:24] 0x34 NCO B [31:24] | 0x1A | 0 | 0 | 0 LVDS SWING HIGH LVDS | | | | DS SWING LO | DS SWING LOW | | | 0x20 FCLK PAT [7:0] 0x21 FCLK PAT [15:8] 0x22 0 0 0 FCLK PAT [19:16] 0x24 0 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH 0 0 0x2B NCO A [31:24] 0x2C NCO A [31:24] 0x2E 0 0 0P ORDER B Q-DEL B FS/4 MIX PH 0 0 0x31 NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [31:24] | 0x1B | MAPPER EN | 20B EN | В | BIT MAPPER RES 0 0 | | | | 0 | | | 0x21 FCLK PAT [15:8] 0x22 0 0 0 FCLK PAT [19:16] 0x24 0 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH A 0 0 0x2A NCO A [15:8] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [31:24] | 0x1E | 0 | 0 | 0 0 LVDS DATA DEL LVDS | | | | LVDS D | CLK DEL | | | 0x22 0 0 0 FCLK PAT [19:16] 0x24 0 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH 0 0 0x2A NCO A [7:0] NCO A [23:16] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [31:24] | 0x20 | | | | FCLK F | 'AT [7:0] | | | | | | 0x24 0 0 DDC MUX DIG BYP DDC EN 0 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH A 0 0 0x2A NCO A [15:8] NCO A [23:16] NCO A [31:24] NCO A [31:24] NCO B [7:0] NCO B [7:0] NCO B [15:8] NCO B [15:8] NCO B [31:24] [31:24 | 0x21 | | | | FCLK PA | AT [15:8] | | | | | | 0x25 DDC MUX EN DECIMATION REAL OUT 0 0 MIX PHASE 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH A 0 0 0x2A NCO A [15:8] NCO A [23:16] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [31:24] < | 0x22 | 0 | 0 | 0 | 0 | | FCLK PA | T [19:16] | | | | 0x26 MIX GAIN A MIX RES A FS/4 MIX A MIX GAIN B MIX RES B FS/4 MIX B 0x27 0 0 0 OP ORDER A Q-DEL A FS/4 MIX PH A 0 0 0x2A NCO A [15:8] NCO A [23:16] NCO A [23:16] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO B [7:0] NCO B [7:0] NCO B [31:24] <t< td=""><td>0x24</td><td>0</td><td>0</td><td>0</td><td>DDC</td><td colspan="2">MUX DIG BYP</td><td>DDC EN</td><td>0</td></t<> | 0x24 | 0 | 0 | 0 | DDC | MUX DIG BYP | | DDC EN | 0 | | | 0x27 0 0 0 PORDER A Q-DEL A FS/4 MIX PH A 0 0 0x2A NCO A [7:0] NCO A [15:8] NCO A [23:16] NCO A [23:16] NCO A [31:24] NCO A [31:24] NCO A [31:24] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [7:0] NCO B [15:8] NCO B [15:8] NCO B [31:24] </td <td>0x25</td> <td>DDC MUX EN</td> <td></td> <td>DECIMATION</td> <td></td> <td>REAL OUT</td> <td>0</td> <td>0</td> <td>MIX PHASE</td> | 0x25 | DDC MUX EN | | DECIMATION | | REAL OUT | 0 | 0 | MIX PHASE | | | 0x2A NCO A [7:0] 0x2B NCO A [15:8] 0x2C NCO A [23:16] 0x2D NCO A [31:24] 0x2E 0 0 0 P ORDER B Q-DEL B FS/4 MIX PH B 0 0 0x31 NCO B [7:0] 0x32 NCO B [15:8] 0x33 NCO B [23:16] 0x34 NCO B [31:24] 0x390x60 OUTPUT BIT MAPPER CHA 0x610x88 OUTPUT BIT MAPPER CHB 0x8F 0 0 0 0 FORMAT A 0 | 0x26 | MIX G | SAIN A | MIX RES A | FS/4 MIX A | MIX G | SAIN B | MIX RES B | FS/4 MIX B | | | 0x2B NCO A [15:8] 0x2C NCO A [23:16] 0x2D NCO A [31:24] 0x2E 0 0 OP ORDER B Q-DEL B B PS/4 MIX PH B Q Q Q Q Q Q Q Q Q Q Q Q Q Q Q Q Q Q | 0x27 | 0 | 0 | 0 | OP ORDER A | Q-DEL A | | 0 | 0 | | | 0x2C NCO A [23:16] 0x2D NCO A [31:24] 0x2E 0 0 OP ORDER B Q-DEL B B B Q-DEL B B B Q-DEL B B Q-DEL B B B Q-DEL B B B Q-DEL Q-DEL B B Q-DEL Q-DE | 0x2A | | | | NCO. | A [7:0] | ı. | II. | | | | 0x2D NCO A [31:24] 0x2E 0 0 0 P ORDER B Q-DEL B B B Q-DEL B B B Q-DEL B B Q-DEL B B Q-DEL B B B Q-DEL Q | 0x2B | | | | NCO A | A [15:8] | | | | | | 0x2E 0 0 0 PORDER B Q-DEL B FS/4 MIX PH B 0 0 0x31 NCO B [7:0] NCO B [15:8] NCO B [23:16] NCO B [23:16] NCO B [31:24] | 0x2C | | | | NCO A | [23:16] | | | | | | 0x2E 0 0 0 PORDER B Q-DEL B B 0 0 0x31 NCO B [7:0] NCO B [15:8] NCO B [23:16] NCO B [23:16] NCO B [31:24] NCO B [31:24] NCO B [31:24] OUTPUT BIT MAPPER CHA OUTPUT BIT MAPPER CHB <td< td=""><td>0x2D</td><td></td><td></td><td></td><td>NCO A</td><td>[31:24]</td><td></td><td></td><td></td></td<> | 0x2D | | | | NCO A | [31:24] | | | | | | 0x32 NCO B [15:8] 0x33 NCO B [23:16] 0x34 NCO B [31:24] 0x390x60 OUTPUT BIT MAPPER CHA 0x610x88 OUTPUT BIT MAPPER CHB 0x8F 0 0 0 0 FORMAT A 0 | 0x2E | 0 | 0 | 0 | OP ORDER B | Q-DEL B | | 0 | 0 | | | 0x33 NCO B [23:16] 0x34 NCO B [31:24] 0x390x60 OUTPUT BIT MAPPER CHA 0x610x88 OUTPUT BIT MAPPER CHB 0x8F 0 0 0 0 FORMAT A 0 | 0x31 | | | | NCO | B [7:0] | 1 | | | | | 0x34 NCO B [31:24] 0x390x60 OUTPUT BIT MAPPER CHA 0x610x88 OUTPUT BIT MAPPER CHB 0x8F 0 0 0 0 FORMAT A 0 | 0x32 | | | | NCO E | B [15:8] | | | | | | 0x390x60 OUTPUT BIT MAPPER CHA 0x610x88 OUTPUT BIT MAPPER CHB 0x8F 0 0 0 0 FORMAT A 0 | 0x33 | | | | | | | | | | | 0x390x60 OUTPUT BIT MAPPER CHA 0x610x88 OUTPUT BIT MAPPER CHB 0x8F 0 0 0 0 FORMAT A 0 | 0x34 | | | | NCO B | [31:24] | | | | | | 0x610x88 OUTPUT BIT MAPPER CHB 0x8F 0 0 0 0 FORMAT A 0 | | | | | | | | | | | | 0x8F 0 0 0 0 0 0 FORMAT A 0 | 0x610x88 | | | | | | | | | | | | 0x8F | 0 | 0 | 0 | | | 0 | FORMAT A | 0 | | | | 0x92 | 0 | 0 | 0 | 0 | 0 | 0 | FORMAT B | 0 | | # 8.6.1 Detailed Register Description # 図 8-44. Register 0x00 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RESET | | R/W-0 # 表 8-13. Register 0x00 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|------------------------------------------------------------------------------------| | 7-1 | 0 | R/W | 0 | Must write 0 | | 0 | RESET | R/W | 0 | This bit resets all internal registers to the default values and self clears to 0. | ### 図 8-45. Register 0x07 | | | | | J | | | | |-------|--------------|-------|-------|----------|-------|-----------|-------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | OP IF MAPPER | | 0 | OP IF EN | | OP IF SEL | | | R/W-0 # 表 8-14. Register 0x07 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | OP IF MAPPER | R/W | 000 | Output interface mapper. This register contains the proper output interface bit mapping for the different interfaces. The interface bit mapping is internally loaded from e-fuses and also requires a fuse load command to go into effect (0x13, D0). Register 0x07 along with the E-Fuse Load (0x13, D0) needs to be loaded first in the programming sequence since the E-Fuse load resets the SPI writes. After initial reset the default output interface variant is loaded automatically from fuse internally. However when reading back this register reads 000 until a value is written using SPI. 001: 2-wire, 18 and 14-bit 010: 2-wire, 16-bit 011: 1-wire 100: 0.5-wire others: not used | | 4 | 0 | R/W | 0 | Must write 0 | | 3 | OP IF EN | R/W | 0 | Enables changing the default output interface mode (D2-D0). | | 2-0 | OP IF SEL | R/W | 000 | Selection of the output interface mode. OP IF EN (D3) needs to be enabled also. After initial reset the default output interface is loaded automatically from fuse internally. However when reading back this register reads 000 until a value is written using SPI. 011: 2-wire 100: 1-wire 101: 0.5-wire others: not used | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 図 8-46. Register 0x08 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------------|------------|-------|-------|-------|------------| | 0 | 0 | PDN CLKBUF | PDN REFAMP | 0 | 1 | PDN A | PDN GLOBAL | | R/W-0 ### 表 8-15. Register 0x08 Field Descriptions | Bit | Field | Type | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | 0 | R/W | 0 | Must write 0 | | 5 | PDN CLKBUF | R/W | 0 | Powers down sampling clock buffer 0: Clock buffer enabled 1: Clock buffer powered down | | 4 | PDN REFAMP | R/W | 0 | Powers down internal reference gain amplifier 0: REFAMP enabled 1: REFAMP powered down | | 3 | 0 | R/W | 0 | Must write 0 | | 2 | PDN A | R/W | 0 | Powers down ADC channel A 0: ADC channel A enabled 1: ADC channel A powered down | | 1 | 1 | R/W | 1 | Must write 1 | | 0 | PDN GLOBAL | R/W | 0 | Global power down via SPI 0: Global power disabled 1: Global power down enabled. Power down mask (register 0x0D) determines which internal blocks are powered down. | # 図 8-47. Register 0x09 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------------|-------------|---------|---------|----------|---------| | 0 | 0 | PDN FCLKOUT | PDN DCLKOUT | PDN DA1 | PDN DA0 | PDN DBA1 | PDN DB0 | | R/W-0 # 表 8-16. Register 0x09 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | 0 | R/W | 0 | Must write 0 | | 5 | PDN FCLKOUT | R/W | 0 | Powers down frame clock (FCLK) LVDS output buffer 0: FCLK output buffer enabled 1: FCLK output buffer powered down | | 4 | PDN DCLKOUT | R/W | 0 | Powers down DCLK LVDS output buffer 0: DCLK output buffer enabled 1: DCLK output buffer powered down | | 3 | PDN DA1 | R/W | 1 | Powers down LVDS output buffer for channel A, lane 1. Powered down automatically in 1-wire and 1/2-wire mode. 0: DA1 LVDS output buffer enabled 1: DA1 LVDS output buffer powered down | | 2 | PDN DA0 | R/W | 1 | Powers down LVDS output buffer for channel A, lane 0. 0: DA0 LVDS output buffer enabled 1: DA0 LVDS output buffer powered down | | 1 | PDN DB1 | R/W | 0 | Powers down LVDS output buffer for channel B, lane 1. Powered down automatically in 1-wire and 1/2-wire mode. Default is powered down. 0: DB1 LVDS output buffer enabled 1: DB1 LVDS output buffer powered down | | 0 | PDN DB0 | R/W | 0 | Powers down LVDS output buffer for channel B, lane 0. Powered down automatically in 1/2-wire mode. Default is powered down. 0: DB0 LVDS output buffer enabled 1: DB0 LVDS output buffer powered down | Submit Document Feedback # 図 8-48. Register 0x0D (PDN GLOBAL MASK) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------------|-------------|-------------|-------| | 0 | 0 | 0 | 0 | MASK CLKBUF | MASK REFAMP | MASK BG DIS | 0 | | R/W-0 # 表 8-17. Register 0x0D Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | 0 | R/W | 0 | Must write 0 | | 3 | MASK CLKBUF | R/W | 0 | Global power down mask control for sampling clock input buffer. 0: Clock buffer will get powered down when global power down is exercised. 1: Clock buffer will NOT get powered down when global power down is exercised. | | 2 | MASK REFAMP | R/W | 0 | Global power down mask control for reference amplifier. 0: Reference amplifier will get powered down when global power down is exercised. 1: Reference amplifier will NOT get powered down when global power down is exercised. | | 1 | MASK BG DIS | R/W | 0 | Global power down mask control for internal 1.2V bandgap voltage reference. Setting this bit reduces power consumption in global power down mode but increases the wake up time. See the power down option overview. 0: Internal 1.2V bandgap voltage reference will NOT get powered down when global power down is exercised. 1: Internal 1.2V bandgap voltage reference will get powered down when global power down is exercised. | | 0 | 0 | R/W | 0 | Must write 0 | 図 8-49. Register 0x0E | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------|-------------|-------|---------|-------|-------|-----------| | SYNC PIN EN | SPI SYNC | SPI SYNC EN | 0 | REF CTL | REF | SEL | SE CLK EN | | R/W-0 ### 表 8-18. Register 0x0E Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SYNC PIN EN | R/W | 0 | This bit controls the functionality of the SYNC/PDN pin. 0: SYNC/PDN pin exercises global power down mode when pin is pulled high. 1: SYNC/PDN pin issues the SYNC command when pin is pulled high. | | 6 | SPI SYNC | R/W | 0 | Toggling this bit issues the SYNC command using the SPI register write. SYNC using SPI must be enabled as well (D5). This bit doesn't self reset to 0. 0: Normal operation 1: SYNC command issued. | | 5 | SPI SYNC EN | R/W | 0 | This bit enables synchronization using SPI instead of the SYNC/PDN pin. 0: Synchronization using SPI register bit disabled. 1: Synchronization using SPI register bit enabled. | | 4 | 0 | R/W | 0 | Must write 0 | | 3 | REF CTL | R/W | 0 | This bit determines if the REFBUF pin controls the voltage reference selection or the SPI register (D2-D1). 0: The REFBUF pin selects the voltage reference option. 1: Voltage reference is selected using SPI (D2-D1) and single ended clock using D0. | | 2-1 | REF SEL | R/W | 00 | Selects of the voltage reference option. REF CTRL (D3) must be set to 1. 00: Internal reference 01: External voltage reference (1.2V) using internal reference buffer (REFBUF) 10: External voltage reference 11: not used | | 0 | SE CLK EN | R/W | 0 | Selects single ended clock input and powers down the differential sampling clock input buffer. REF CRTL (D3) must be set to 1. 0: Differential clock input 1: Single ended clock input | # 図 8-50. Register 0x11 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | 0 | 0 | SE A | 0 | 0 | 0 | 0 | 0 | | R/W-0 # 表 8-19. Register 0x11 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | 0 | R/W | 0 | Must write 0 | | 5 | SE A | R/W | | This bit enables single ended analog input, channel A. This mode reduces the SNR by 3-dB. 0: Differential input 1: Single ended input | | 4-0 | 0 | R/W | 0 | Must write 0 | Submit Document Feedback Product Folder Links: ADC3564 # 図 8-51. Register 0x13 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-----------| | 0 | 0 | 0 | 0 | 0 | 0 | | E-FUSE LD | | R/W-0 # 表 8-20. Register 0x13 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-1 | 0 | R/W | 0 | Must write 0 | | 0 | E-FUSE LD | R/W | 0 | This register bit loads the internal bit mapping for different interfaces. After setting the interface in register 0x07, this E-FUSE LD bit needs to be set to 1 and reset to 0 for loading to go into effect. Register 0x07 along with the E-Fuse Load (0x13, D0) needs to be loaded first in the programming sequence since the E-Fuse load resets the SPI writes. 0: E-FUSE LOAD set 1: E-FUSE LOAD reset | # 図 8-52. Register 0x14/15/16 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------------------|-------|--------|------------|-------|--------|-------------|--| | | CUSTOM PAT [7:0] | | | | | | | | | | | | CUSTOM | PAT [15:8] | | | | | | | TEST PAT B | | | TEST PAT A | | CUSTOM | PAT [17:16] | | | R/W-0 | ### 表 8-21. Register 0x14/15/16 Field Descriptions | D:4 | | | | Descriptions | |-----|-------------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7-0 | CUSTOM PAT [17:0] | R/W | 00000000 | This register is used for two purposes: It sets the constant custom pattern starting from MSB It sets the RAMP pattern increment step size. 100001: Ramp pattern for 18-bit ADC 100100: Ramp pattern for 16-bit ADC 10000: Ramp pattern for 14-bit ADC | | 7-5 | TEST PAT B | R/W | 000 | Enables test pattern output mode for channel B (NOTE: The test pattern is set prior to the bit mapper and is based on native resolution of the ADC starting from the MSB). These work in either output format. 000: Normal output mode (test pattern output disabled) 010: Ramp pattern: need to set proper increment using CUSTOM PAT register 011: Constant Pattern using CUSTOM PAT [17:0] in register 0x14/15/16. others: not used | | 4-2 | TEST PAT A | R/W | 000 | Enables test pattern output mode for channel A (NOTE: The test pattern is set prior to the bit mapper and is based on native resolution of the ADC starting from the MSB). These work in either output format. 000: Normal output mode (test pattern output disabled) 010: Ramp pattern: need to set proper increment using CUSTOM PAT register 011: Constant Pattern using CUSTOM PAT [17:0] in register 0x14/15/16. others: not used | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 図 8-53. Register 0x19 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|-------|----------|-------|-------|-------|----------| | FCLK SRC | 0 | 0 | FCLK DIV | 0 | 0 | 0 | TOG FCLK | | R/W-0 ### 表 8-22. Register 0x19 Field Descriptions | | St of 22. Register externion becompared | | | | | | | | |-----|-----------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 7 | FCLK SRC | R/W | 0 | User has to select if FCLK signal comes from ADC or from DDC block. Here real decimation is treated same as bypass mode 0: FCLK generated from ADC. FCLK SRC set to 0 for DDC bypass, real decimation mode and 1/2-w complex decimation mode. 1: FCLK generated from DDC block. In complex decimation mode only this bit needs to be set for 2-w and 1-w output interface mode but NOT for 1/2-w mode. | | | | | | 6-5 | 0 | R/W | 0 | Must write 0 | | | | | | 4 | FCLK DIV | R/W | 0 | This bit needs to be set to 1 for 2-w output mode in bypass/real decimation mode only . 0: All output interface modes except 2-w decimation bypass and real decimation mode. 1: 2-w output interface mode for decimation bypass and real decimation. | | | | | | 3-1 | 0 | R/W | 0 | Must write 0 | | | | | | 0 | TOG FCLK | R/W | 0 | This bit adjusts the FCLK signal appropriately for 1/2-wire mode where FCLK is stretched to cover channel A and channel B. This bit ONLY needs to be set in 1/2-wire mode with complex decimation mode. 0: all other modes. 1: FCLK for 1/2-wire complex decimation mode. | | | | | # 表 8-23. Configuration of FCLK SRC and FCLK DIV Register Bits vs Serial Interface | BYPASS/DECIMATION | SERIAL INTERFACE | FCLK SRC | FCLK DIV | TOG FCLK | |------------------------------------|------------------|----------|----------|----------| | | 2-wire | 0 | 1 | 0 | | Decimation Bypass/ Real Decimation | 1-wire | 0 | 0 | 0 | | | 1/2-wire | 0 | 0 | 0 | | | 2-wire | 1 | 0 | 0 | | Complex Decimation | 1-wire | 1 | 0 | 0 | | | 1/2-wire | 0 | 0 | 1 | Product Folder Links: ADC3564 図 8-54. Register 0x1A | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-------|-------|---------------|-------|----------------|-------|-------|--| | 0 | 0 | Ľ | VDS SWING HIG | Н | LVDS SWING LOW | | | | | R/W-0 | # 表 8-24. Register 0x1A Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | 0 | R/W | 0 | Must write 0 | | 5-3 | LVDS SWING HIGH | R/W | 000 | These bits adjust the SLVDS interface output high side amplitude in 25mV steps. By using SLVDS SWING HIGH/LOW the differential amplitude and common mode can be adjusted. 000: 1250 mV 001: 1275 mV 010: 1300 mV 011: 1325 mV 100: 1350 mV 101: 1325 mV 110: 1350 mV 111: 1375 mV | | 2-0 | LVDS SWING LOW | R/W | 000 | These bits adjust the SLVDS interface output low side amplitude in 25mV steps. By using SLVDS SWING HIGH/LOW the differential amplitude and common mode can be adjusted. 000: 575 mV 001: 600 mV 010: 625 mV 011: 650 mV 100: 675 mV 101: 700 mV 101: 700 mV 110: 725 mV | # 図 8-55. Register 0x1B | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|--------|-------|----------------|-------|-------|-------|-------| | MAPPER EN | 20B EN | E | BIT MAPPER RES | | | 0 | 0 | | R/W-0 ### 表 8-25. Register 0x1B Field Descriptions | | 2 0 20. Register 6x12 Fleta 2000 iptions | | | | | | | | |-----|------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 7 | MAPPER EN | R/W | 0 | This bit enables changing the resolution of the output (including output serialization factor) in bypass mode only. This bit is not needed for 20-bit resolution output. 0: Output bit mapper disabled. 1: Output bit mapper enabled. | | | | | | 6 | 20B EN | R/W | 0 | This bit enables 20-bit output resolution which can be useful for very high decimation settings so that quantization noise doesn't impact the ADC performance. 0: 20-bit output resolution disabled. 1: 20-bit output resolution enabled. | | | | | | 5-3 | BIT MAPPER RES | R/W | 000 | Sets the output resolution using the bit mapper. MAPPER EN bit (D6) needs to be enabled when operating in bypass mode 000: 18 bit 001: 16 bit 010: 14 bit all others, n/a | | | | | | 2-0 | 0 | R/W | 0 | Must write 0 | | | | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 表 8-26. Register Settings for Output Bit Mapper vs Operating Mode | BYPASS/<br>DECIMATION | OUTPUT RESOLUTION | MAPPER EN (D7) | BIT MAPPER RES (D5-D3) | |-----------------------|------------------------------------|----------------|------------------------| | Decimation Bypass | Resolution Change | 1 | 000: 18-bit | | Real Decimation | Resolution Change (default 18-bit) | 0 | 001: 16-bit | | Complex Decimation | Resolution Change (default 16-bit) | 0 | 010: 14-bit | ### 図 8-56. Register 0x1E | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|--------|---------|---------|---------| | 0 | 0 | 0 | 0 | LVDS D | ATA DEL | LVDS DO | CLK DEL | | R/W-0 # 表 8-27. Register 0x1E Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | 0 | R/W | 0 | Must write 0 | | 3-2 | LVDS DATA DEL | R/W | These bits adjust the output timing of the SLVDS output 00: no delay 01: Data advanced by 50 ps 10: Data delayed by 50 ps 11: Data delayed by 100 ps | | | 1-0 | LVDS DCLK DEL | R/W | 00 | These bits adjust the output timing of the SLVDS DCLK output. 00: no delay 01: DCLK advanced by 50 ps 10: DCLK delayed by 50 ps 11: DCLK delayed by 100 ps | # 図 8-57. Register 0x20/21/22 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |----------------|-------|-------|---------|-----------|---------|-----------|-------|--|--|--| | FCLK PAT [7:0] | | | | | | | | | | | | | | | FCLK PA | AT [15:8] | | | | | | | | 0 | 0 | 0 | 0 | | FCLK PA | Т [19:16] | | | | | | R/W-0 | | | ### 表 8-28. Register 0x20/21/22 Field Descriptions | | | | | · | |-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7-0 | FCLK PAT [19:0] | R/W | | These bits can adjust the duty cycle of the FCLK. In decimation bypass mode the FCLK pattern gets adjusted automatically for the different output resolutions. 表 8-29 shows the proper FCLK pattern values for 1-wire and 1/2-wire in real/complex decimation. | ### 表 8-29. FCLK Pattern for different resolution based on interface | DECIMATION | OUTPUT RESOLUTION | 2-WIRE | 1-WIRE | 1/2-WIRE | | |-----------------|-------------------|-------------|---------|-------------|--| | | 14-bit | | 0xFE000 | | | | REAL DECIMATION | 16-bit | | 0xFF000 | Use Default | | | REAL DECIMATION | 18-bit | | 0xFF800 | Ose Delault | | | | 20-bit | Use Default | 0xFFC00 | | | | | 14-bit | Ose Delault | | | | | COMPLEX | 16-bit | | 0xFFFFF | 0xFFFFF | | | DECIMATION | 18-bit | | OXITITI | OXFFFF | | | | 20-bit | | | | | Product Folder Links: ADC3564 Submit Document Feedback 52 | 図 8 | 3-58. | Register | 0x24 | |-----|-------|----------|------| |-----|-------|----------|------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|---------|--------|-------| | 0 | 0 | 0 | DDC | MUX | DIG BYP | DDC EN | 0 | | R/W-0 # 表 8-30. Register 0x24 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | 0 | R/W | 0 | Must write 0 | | 4-3 | DDC MUX | R/W | 0 | Configures DDC MUX in front of the decimation filter. 00: ADC channel A connected to DDC A; 01: ADC channel A connected to DDC A and DDC B. others: not used | | 2 | DIG BYP | R/W | 0 | This bit needs to be set to enable digital features block which includes decimation and scrambling. 0: Digital feature block bypassed - lowest latency 1: Data path includes digital features | | 1 | DDC EN | R/W | 0 | Enables internal decimation filter for both channels 0: DDC disabled. 1: DDC enabled. | | 0 | 0 | R/W | 0 | Must write 0 | 図 8-59. Register control for digital features # 図 8-60. Register 0x25 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|------------|-------|----------|-------|-------|-----------| | DDC MUX EN | | DECIMATION | | REAL OUT | 0 | 0 | MIX PHASE | | R/W-0 ### 表 8-31. Register 0x25 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DDC MUX EN | R/W | 0 | Enables the digital mux between ADCs and decimation filters. This bit is required for DDC mux settings in register 0x024 (D4, D3) to go into effect. 0: DDC mux disabled 1: DDC mux enabled | | 6-4 | DECIMATION | R/W | 000 | Complex decimation setting. This applies to both channels. 000: Bypass mode (no decimation) 001: Decimation by 2 010: Decimation by 4 011: Decimation by 8 100: Decimation by 16 101: Decimation by 32 others: not used | | 3 | REAL OUT | R/W | 0 | This bit selects real output decimation. This mode applies to both channels. In this mode, the decimation filter is a low pass filter and no complex mixing is performed to reduce power consumption. For maximum power savings the NCO in this case should be set to 0. 0: Complex decimation 1: Real decimation | | 2-1 | 0 | R/W | 0 | Must write 0 | | 0 | MIX PHASE | R/W | 0 | This bit used to invert the NCO phase 0: NCO phase as is. 1: NCO phase inverted. | # 図 8-61. Register 0x26 | 7 6 | | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-----------|------------|-------|-------|-----------|------------| | MIX GAIN A | | MIX RES A | FS/4 MIX A | MIX G | AIN B | MIX RES B | FS/4 MIX B | | R/W-0 # 表 8-32. Register 0x26 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | MIX GAIN A | R/W | 00 | This bit applies a 0, 3 or 6-dB digital gain to the output of digital mixer to compensate for the mixing loss for channel A. 00: no digital gain added 01: 3-dB digital gain added 10: 6-dB digital gain added 11: not used | | 5 | MIX RES A | R/W | 0 | Toggling this bit resets the NCO phase of channel A and loads the new NCO frequency. This bit does not self reset. | | 4 | FS/4 MIX A | R/W | 0 | Enables FS/4 mixing for DDC A (complex decimation only). 0: FS/4 mixing disabled. 1: FS/4 mixing enabled. | | 3-2 | MIX GAIN B | R/W | 00 | This bit applies a 0, 3 or 6-dB digital gain to the output of digital mixer to compensate for the mixing loss for channel B. 00: no digital gain added 01: 3-dB digital gain added 10: 6-dB digital gain added 11: not used | | 1 | MIX RES B | R/W | 0 | Toggling this bit resets the NCO phase of channel B and loads the new NCO frequency. This bit does not self reset. | Submit Document Feedback # 表 8-32. Register 0x26 Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-------------------------------------------------------------------------------------------------------------| | 0 | FS/4 MIX B | R/W | | Enables FS/4 mixing for DDC B (complex decimation only). 0: FS/4 mixing disabled. 1: FS/4 mixing enabled. | # 図 8-62. Register 0x27 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|------------|---------|---------------|-------|-------| | 0 | 0 | 0 | OP ORDER A | Q-DEL A | FS/4 MIX PH A | 0 | 0 | | R/W-0 ### 表 8-33. Register 0x27 Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|---------------|------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7-5 | 0 | R/W | 0 | Must write 0 | | | | 4 | OP ORDER A | R/W | /W 0 Swaps the I and Q output order for channel A 0: Output order is I[n], Q[n] 1: Output order is swapped: Q[n], I[n] | | | | | 3 | Q-DEL A | R/W | 0 | This delays the Q-sample output of channel A by one. 0: Output order is I[n], Q[n] 1: Q-sample is delayed by 1 sample: I[n], Q[n+1], I[n+1], Q[n+2] | | | | 2 | FS/4 MIX PH A | R/W | 0 | Inverts the mixer phase for channel A when using FS/4 mixer 0: Mixer phase is non-inverted 1: Mixer phase is inverted | | | | 1-0 | 0 | R/W | 0 | Must write 0 | | | ### 図 8-63. Register 0x2A/B/C/D | 7 6 5 4 3 2 1 0 | | | | | | | | | | | |-----------------|---------------|--|-------|---------|--|--|--|--|--|--| | | NCO A [7:0] | | | | | | | | | | | | NCO A [15:8] | | | | | | | | | | | | | | NCO A | [23:16] | | | | | | | | | NCO A [31:24] | | | | | | | | | | | R/W-0 | | | | | | | | | | | # 表 8-34. Register 0x2A/2B/2C/2D Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | NCO A [31:0] | R/W | | Sets the 32 bit NCO value for decimation filter channel A. The NCO value is $f_{NCO} \times 2^{32}/FS$ In real decimation mode these registers are automatically set to 0. | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback 図 8-64. Register 0x2E | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|------------|---------|---------------|-------|-------| | 0 | 0 | 0 | OP ORDER B | Q-DEL B | FS/4 MIX PH B | 0 | 0 | | R/W-0 # 表 8-35. Register 0x2E/2F/30 Field Descriptions | Bit | Field | Туре | Reset | Description | | | | |-----|---------------|---------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7-5 | 0 | R/W | 0 | Must write 0 | | | | | 4 | 4 OP ORDER B | | R/W 0 Swaps the I and Q output orde 0: Output order is I[n], Q[n] 1: Output order is swapped: Q[ | | | | | | 3 | Q-DEL B | Q-DEL B R/W 0 | | This delays the Q-sample output of channel B by one. 0: Output order is I[n], Q[n] 1: Q-sample is delayed by 1 sample: I[n], Q[n+1], I[n+1], Q[n+2] | | | | | 2 | FS/4 MIX PH B | R/W | 0 | Inverts the mixer phase for channel B when using FS/4 mixer 0: Mixer phase is non-inverted 1: Mixer phase is inverted | | | | | 1-0 | 0 | R/W 0 | | Must write 0 | | | | # 図 8-65. Register 0x31/32/33/34 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------------------------------------|---------------|---|---|---|---|---|---|--|--|--| | | NCO B [7:0] | | | | | | | | | | | NCO B [15:8] | | | | | | | | | | | | | NCO B [23:16] | | | | | | | | | | | NCO B [31:24] | | | | | | | | | | | | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | | | | | ### 表 8-36. Register 0x31/32/33/34 Field Descriptions | | _ , | • | | | | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Туре | Reset | Description | | | 7-0 | NCO B [31:0] | R/W | | Sets the 32 bit NCO value for decimation filter channel B. The NCO value is $f_{\rm NCO} \times 2^{32}/{\rm FS}$ In real decimation mode these registers are automatically set to 0. | | ### 図 8-66. Register 0x39..0x60 | | — · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | |-------------------------------------------|-----------------------------------------|--|--|--|--|--|--|--|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | OUTPUT BIT MAPPER CHA | | | | | | | | | | | | | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | | | | | | # 表 8-37. Register 0x39..0x60 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------------|------|-------|------------------------------------------------------------------| | 7-0 | OUTPUT BIT MAPPER CHA | R/W | 0 | These registers are used to reorder the output data bus. See the | | | | | | セクション 8.3.5.2 on how to program it. | Product Folder Links: ADC3564 図 8-67. Register 0x61..0x88 | | <u> </u> | | | | | | | | | | | |-----------------|-------------------------------------|--|--|--|--|--|--|--|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | OUTPUT BIT MAPPER CHB | | | | | | | | | | | | | R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | | | | | # 表 8-38. Register 0x61..0x88 Field Descriptions | | Bit | Field | Туре | Reset | Description | |---|-----|-----------------------|------|-------|------------------------------------------------------------------| | ſ | 7-0 | OUTPUT BIT MAPPER CHB | R/W | 0 | These registers are used to reorder the output data bus. See the | | | | | | | セクション 8.3.5.2 on how to program it. | ### 図 8-68. Register 0x8F | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|----------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | FORMAT A | 0 | | R/W-0 ### 表 8-39. Register 0x8F Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | 0 | R/W | 0 | Must write 0 | | 1 | FORMAT A | R/W | 0 | This bit sets the output data format for channel A. Digital bypass register bit (0x24, D2) needs to be enabled as well. 0: 2s complement 1: Offset binary | | 0 | 0 | R/W | 0 | Must write 0 | # 図 8-69. Register 0x92 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|----------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | FORMAT B | 0 | | R/W-0 # 表 8-40. Register 0x92 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | 0 | R/W | 0 | Must write 0 | | 1 | FORMAT B | R/W | | This bit sets the output data format for channel B. Digital bypass register bit (0x24, D2) needs to be enabled as well. 0: 2s complement 1: Offset binary | | 0 | 0 | R/W | 0 | Must write 0 | ### 9 Application Information Disclaimer 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Typical Application A spectrum analyzer is a typical frequency domain application for the ADC3564 and its front end circuitry is very similar to several other systems such as software defined radio (SDR), radar or communications. Some applications require frequency coverage including DC or near DC so it's included in this example. ☑ 9-1. Typical configuration for a spectrum analyzer with DC support #### 9.1.1 Design Requirements Frequency domain applications cover a wide range of frequencies from low input frequencies at or near DC in the 1st Nyquist zone to undersampling in higher Nyquist zones. If very low input frequency is supported then the input has to be DC coupled and the ADC driven by a fully differential amplifier (FDA). If low frequency support is not needed then AC coupling and use of a balun may be more suitable. The internal reference is used since DC precision is not needed. However the ADC AC performance is highly dependent on the quality of the external clock source. If in-band interferers can be present then the ADC SFDR performance will be a key care about as well. A higher ADC sampling rate is desirable in order to relax the external anti-aliasing filter – an internal decimation filter can be used to reduce the digital output rate afterwards. FEATURE DESCRIPTION Signal Bandwidth DC to 30 MHz Input Driver Single ended to differential signal conversion and DC coupling Clock Source External clock with low jitter 表 9-1. Design key care-abouts When designing the amplifier/filter driving circuit, the ADC input full-scale voltage needs to be taken into consideration. For example, the ADC3564 input full-scale is 3.2Vpp. When factoring in ~ 1 dB for insertion loss of the filter, then the amplifier needs to deliver close to 3.6Vpp. The amplifier distortion performance will degrade with a larger output swing and considering the ADC common mode input voltage the amplifier may not be able to deliver the full swing. The ADC3564 provides an output common mode voltage of 0.95V and the THS4541 for TEXAS INSTRUMENTS www.tij.co.jp example can only swing within 250 mV of its negative supply. A unipolar 3.3 V amplifier power supply will thus limit the maximum voltage swing to $\sim$ 2.8Vpp. Hence if a larger output swing is required (factoring in filter insertion loss) then a negative supply for the amplifier is needed in order to eliminate that limitation. Additionally input voltage protection diodes may be needed to protect the ADC from over-voltage events. 表 9-2. Output voltage swing of THS4541 vs power supply | DEVICE | MIN OUTPUT VOLTAGE | MAX SWING WITH 3.3 V/ 0 V SUPPLY | MAX SWING WITH 3.3 V/ -1.0 V SUPPLY | | | |---------|--------------------|----------------------------------|-------------------------------------|--|--| | THS4541 | VS- + 250 mV | 2.8 Vpp | 6.8 Vpp | | | #### 9.1.2 Detailed Design Procedure #### 9.1.2.1 Input Signal Path The THS4541 provides a very good low power option to drive the ADC inputs. 表 9-3 provides an overview of the THS4541 with power consumption and usable frequency. ### 表 9-3. Fully Differential Amplifier Options | DEVICE | CURRENT (IQ) PER CHANNEL | USABLE FREQUENCY RANGE | |---------|--------------------------|------------------------| | THS4541 | 10 mA | < 70 MHz | The low pass filter design (topology, filter order) is driven by the application itself. However, when designing the low pass filter, the optimum load impedance for the amplifier should be taken into consideration as well. Between the low pass filter and the ADC input the sampling glitch filter needs to added as well as shown in セクション 8.3.1.2.1. In this example the DC - 30 MHz glitch filter is selected. #### 9.1.2.2 Sampling Clock Applications operating with low input frequencies (such as DC to 30 MHz) typically are less sensitive to performance degradation due to clock jitter. The internal ADC aperture jitter improves with faster rise and fall times (i.e. square wave vs sine wave). 表 9-4 provides an overview of the estimated SNR performance of the ADC3564 based on different amounts of jitter of the external clock source. The SNR is estimated based on ADC3564 thermal noise of 77 dBFS and input signal at -1dBFS. 表 9-4. ADC SNR performance across vs input frequency for different amounts of external clock jitter | INPUT FREQUENCY | T <sub>J,EXT</sub> = 100 fs | T <sub>J,EXT</sub> = 250 fs | T <sub>J,EXT</sub> = 500 fs | T <sub>J,EXT</sub> = 1 ps | |-----------------|-----------------------------|-----------------------------|-----------------------------|---------------------------| | 10 MHz | 76.5 | 76.4 | 76.3 | 75.9 | | 20 MHz | 76.3 | 76.2 | 75.8 | 74.5 | | 30 MHz | 76.2 | 75.9 | 75.1 | 72.8 | Termination of the clock input should be considered for long clock traces. ### 9.1.2.3 Voltage Reference The ADC3564 is configured to internal reference operation by applying 0.6 V to the REFBUF pin. Copyright © 2022 Texas Instruments Incorporated #### 9.1.3 Application Curves The following FFT plots show the performance of THS4541 driving the ADC3564 operated at 125 MSPS with a full-scale input at -1 dBFS with input frequencies at 5, 10 and 20 MHz. # 9.2 Initialization Set Up After power-up, the internal registers must be initialized to their default values through a hardware reset by applying a high pulse on the RESET pin, as shown in $\boxtimes$ 9-6. - 1. Apply AVDD and IOVDD (no specific sequence required). After AVDD is applied the internal bandgap reference will power up and settle out in ~ 2ms. - 2. Configure REFBUF pin (pull high or low even if configured via SPI later on) and apply the sampling clock. - 3. Apply hardware reset. After hardware reset is released, the default registers are loaded from internal fuses and the internal power up capacitor calibration is initiated. The calibration takes approximately 200000 clock cycles. - 4. Begin programming using SPI interface. 図 9-6. Initialization of serial registers after power up MINTYPMAXUNITPower-on delay: delay from power up to logic level of REFBUF pin2msDelay from REFBUF pin logic level to RESET rising edge100nsRESET pulse width1us ~ 200000 表 9-5. Power-up timing ### 9.2.1 Register Initialization During Operation Delay from RESET disable to SEN active If required, the serial interface registers can be cleared and reset to default settings during operation either: through a hardware reset or $t_1$ $t_2$ $t_3$ by applying a software reset. When using the serial interface, set the RESET bit (D0 in register address 0x00) high. This setting initializes the internal registers to the default values and then self-resets the RESET bit low. In this case, the RESET pin is kept low. After hardware or software reset the wait time is also ~ 200000 clock cycles before the SPI registers can be programmed. clock cycles # 9.3 Power Supply Recommendations The ADC3564 requires two different power-supplies. The AVDD rail provides power for the internal analog circuits and the ADC itself while the IOVDD rail powers the digital interface and the internal digital circuits like decimation filter or output interface mapper. Power sequencing is not required. The AVDD power supply must be low noise to achieve data sheet performance. In applications operating near DC, the 1/f noise contribution of the power supply must also be considered. The ADC is designed for good PSRR which aides with the power supply filter design. 図 9-7. Power Supply Rejection Ratio (PSRR) vs Frequency There are two recommended power-supply architectures: - 1. Step down using high-efficiency switching converters, followed by a second stage of regulation using a low noise LDO to provide switching noise reduction and improved voltage accuracy. - 2. Directly step down the final ADC supply voltage using high-efficiency switching converters. This approach provides the best efficiency, but care must be taken to make sure the switching noise is minimized to prevent degraded ADC performance. TI WEBENCH® Power Designer can be used to select and design the individual power-supply elements needed: see the WEBENCH® Power Designer Recommended switching regulators for the first stage include the TPS62821, and similar devices. Recommended low dropout (LDO) linear regulators include the TPS7A4701, TPS7A90, LP5901, and similar devices. For the switch regulator only approach, the ripple filter must be designed with a notch frequency that aligns with the switching ripple frequency of the DC/DC converter. Note the switching frequency reported from WEBENCH® and design the EMI filter and capacitor combination to have the notch frequency centered as needed. $\boxtimes$ 9-8 and $\boxtimes$ 9-9 illustrate the two approaches. AVDD and IOVDD supply voltages should not be shared in order to prevent digital switching noise from coupling into the analog signal chain. 図 9-8. Example: LDO Linear Regulator Approach 図 9-9. Example Switcher-Only Approach #### 9.4 Layout ### 9.4.1 Layout Guidelines There are several critical signals which require specific care during board design: - 1. Analog input and clock signals - Traces should be as short as possible and vias should be avoided where possible to minimize impedance discontinuities. - Traces should be routed using loosely coupled 100-Ω differential traces. - Differential trace lengths should be matched as close as possible to minimize phase imbalance and HD2 degradation. - 2. Digital output interface - Traces should be routed using tightly coupled $100-\Omega$ differential traces. - 3. Voltage reference - The bypass capacitor should be placed as close to the device pins as possible and connected between VREF and REFGND on top layer avoiding vias. - Depending on configuration an additional bypass capacitor between REFBUF and REFGND may be recommended and should also be placed as close to pins as possible on top layer. - 4. Power and ground connections - Provide low resistance connection paths to all power and ground pins. - Use power and ground planes instead of traces. - · Avoid narrow, isolated paths which increase the connection resistance. Use a signal/ground/power circuit board stackup to maximize coupling between the ground and power plane. ### 9.4.2 Layout Example The following screen shot shows the top layer of the ADC3564/3664 EVM. - Signal and clock inputs are routed as differential signals on the top layer avoiding vias. - SLVDS output interface lanes are routed differential and length matched - Bypass caps are close to the VREF pin on the top layer avoiding vias. 図 9-10. Layout example: top layer of ADC3564 EVM ### 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 10.1 Device Support #### 10.2 Documentation Support #### 10.2.1 Related Documentation ### 10.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 10.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ### 10.5 商標 TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 10.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 25-Sep-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ADC3564IRSBR | ACTIVE | WQFN | RSB | 40 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | AZ3564 | Samples | | ADC3564IRSBT | ACTIVE | WQFN | RSB | 40 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | AZ3564 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 25-Sep-2022 # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADC3564IRSBR | WQFN | RSB | 40 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.5 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 ### \*All dimensions are nominal | Ì | Device | Package Type | Type Package Drawing | | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|----------------------|----|------|-------------|------------|-------------|--| | ı | ADC3564IRSBR | WQFN | RSB | 40 | 3000 | 350.0 | 350.0 | 43.0 | | 5 x 5 mm, 0.4 mm pitch Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated