









**BQ76905** JAJSSA8 - NOVEMBER 2023

# BQ76905 リチウムイオン、リチウムポリマ、LiFePO₄ (LFP)、および LTO バッ テリパック向け、2直列~5直列、高精度バッテリモニタ/プロテクタ

## 1 特長

**TEXAS** 

INSTRUMENTS

- 2 直列~5 直列セルのバッテリ監視が可能
- NFET 保護用のローサイド ドライバを内蔵 (オプション の自律回復機能付き)
- 電圧、温度、電流、内部診断を含む包括的な保護スイ ート
- 16 ビット デルタシグマ型電圧 ADC 高精度のセル電圧測定:4mV(代表値)
- 専用の同時 16 および 24 ビット デルタシグマ クーロ ン カウンタ ADC
- 入力オフセット誤差が小さい高精度電流測定
  - 広範囲電流アプリケーション(検出抵抗の両端で) ±200mVの測定範囲)
  - タイマ付き、48ビット蓄積電荷積分器
- ホスト制御セル バランシング
- 複数の電力モード(一般的なバッテリ・パックの動作範 囲の条件)
  - 通常モード:32µA~175µA
  - スリープ・モード:6μA
  - DEEPSLEEP モード:2.7µA
  - シャットダウン・モード:1µA 未満
- 45V の高電圧耐性 (セル接続および他の一部のピン)
- 内部センサと外部サーミスタを使用した温度検出をサ ポート
- テキサス・インスツルメンツによりプログラム済みのデバ イス設定用ワンタイム プログラマブル (OTP) メモリを内
- 400kHz I<sup>2</sup>C シリアル通信 (オプションの CRC サポー ト付き)
- 外部システムで使用するためのプログラム可能な LDO
- 20 ピン QFN (RGR) パッケージ

## 2 アプリケーション

- コードレス電動工具および園芸用具
- 掃除機
- 非軍事用ドローン
- その他産業用バッテリパック(2直列~5直列)

## 3 概要

テキサス・インスツルメンツの BQ76905 は、2 直列~5 直 列のリチウムイオン、リチウムポリマ、LiFePO<sub>4</sub> (LFP)、およ び LTO バッテリパック向けの高集積高精度バッテリモニ タープロテクタです。各デバイスは高精度の監視システ ム、高度に構成可能な保護サブシステム、ホスト制御のセ ル バランシング機能を内蔵しています。ローサイド保護 NFETドライバ、外部システム用のプログラム可能な LDO、およびオプションの CRC で最大 400kHz の動作 をサポートする I<sup>2</sup>C ホスト通信インターフェイスが統合され ています。BQ76905 は、20 ピン QFN パッケージで供給 されます。

#### 製品情報

| 部品番号    | パッケージ <sup>(1)</sup> | パッケージ サイズ (公称<br>値)                |
|---------|----------------------|------------------------------------|
| BQ76905 | RGR (20 ピン QFN)      | 3.5mm × 3.5mm ×<br>0.9mm、0.5mm ピッチ |

巻末の注文情報を参照してください。 (1)



図 3-1. 概略回路図





## **Table of Contents**

|   | 特長1                                                              |        |
|---|------------------------------------------------------------------|--------|
| 2 | アプリケーション1                                                        |        |
|   | 概要1                                                              |        |
| 4 | Device Comparison Table                                          | 3      |
| 5 | Pin Configuration and Functions                                  | 3      |
| 6 | Specifications                                                   | 5      |
| Ū | 6.1 Absolute Maximum Ratings                                     |        |
|   | 6.2 ESD Ratings                                                  |        |
|   | 6.3 Recommended Operating Conditions                             | ŝ      |
|   | 6.4 Thermal Information                                          | ,      |
|   | 6.5 Supply Current                                               |        |
|   | 6.6 Digital I/O                                                  |        |
|   | 6.7 REGOUT LDO                                                   | 2      |
|   | 6.8 Voltage References                                           | ,<br>2 |
|   | 6.9 Coulomb Counter                                              | י<br>ג |
|   | 6.10 Coulomb Counter Digital Filter                              | י<br>ר |
|   | 6.11 Current Wake Detector                                       | 1<br>1 |
|   | 6.12 Analog-to-Digital Converter                                 |        |
|   |                                                                  |        |
|   | 6.13 Cell Balancing15<br>6.14 Internal Temperature Sensor        |        |
|   | 6.15 Thermistor Measurement                                      |        |
|   | 6.16 Hardware Overtemperature Detector                           | )      |
|   | 6.17 Internal Oscillator                                         | )      |
|   | 6.18 Charge and Discharge FET Drivers                            |        |
|   | 6.19 Comparator-Based Protection Subsystem                       |        |
|   | 6.20 Timing Requirements—I <sup>2</sup> C Interface, 100-kHz     |        |
|   | Mode                                                             | 5      |
|   | 6.21 Timing Requirements—I <sup>2</sup> C Interface, 400-kHz     | ,      |
|   | Mode                                                             |        |
|   | 6.22 Timing Diagram                                              |        |
|   | 6.23 Typical Characteristics                                     |        |
| - | Detailed Description                                             |        |
| ' | 7.1 Overview                                                     |        |
|   | 7.1 Overview                                                     |        |
|   | 7.2 Functional Block Diagram                                     | )<br>7 |
|   | 7.3.1 Commands and Subcommands                                   |        |
|   | 7.3.1 Commands and Subcommands                                   | ,      |
|   | 7.3.2 Configuration Using OTP or Registers                       | ,      |
|   | 7.3.3 Device Security                                            | ,      |
|   | 7.4 Device Hardware Features                                     | ,      |
|   | 7.4.1 Voltage ADC27<br>7.4.2 Coulomb Counter and Digital Filters |        |
|   | 7.4.2 Coulomb Counter and Digital Filters                        | 5      |
|   |                                                                  |        |
|   | 7.4.4 Voltage References                                         |        |
|   | 7.4.5 Multiplexer                                                |        |
|   | 7.4.6 LDOs                                                       |        |
|   |                                                                  |        |
|   | 7.4.8 ALERT Pin Operation                                        | ,      |

| 7.4.9 Low Frequency Oscillator                          | .30  |
|---------------------------------------------------------|------|
| 7.4.10 I <sup>2</sup> C Serial Communications Interface | . 30 |
| 7.5 Measurement Subsystem                               | . 32 |
| 7.5.1 Voltage Measurement                               | . 32 |
| 7.5.2 Current Measurement and Charge Integration.       | 33   |
| 7.5.3 Internal Temperature Measurement                  | . 34 |
| 7.5.4 Thermistor Temperature Measurement                | . 34 |
| 7.5.5 Factory Trim and Calibration                      | . 35 |
| 7.6 Protection Subsystem                                | .35  |
| 7.6.1 Protections Overview                              | . 35 |
| 7.6.2 Primary Protections                               |      |
| 7.6.3 CHG Detector                                      | 36   |
| 7.6.4 Cell Open-Wire Protection                         | 36   |
| 7.6.5 Diagnostic Checks                                 | 36   |
| 7.7 Cell Balancing                                      | .37  |
| 7.8 Device Operational Modes                            | 38   |
| 7.8.1 Overview of Operational Modes                     | . 38 |
| 7.8.2 NORMAL Mode                                       | . 38 |
| 7.8.3 SLEEP Mode                                        |      |
| 7.8.4 DEEPSLEEP Mode                                    | . 39 |
| 7.8.5 SHUTDOWN Mode                                     |      |
| 7.8.6 CONFIG_UPDATE Mode                                | .40  |
| 8 Application and Implementation                        | .41  |
| 8.1 Application Information                             |      |
| 8.2 Typical Application                                 | . 41 |
| 8.2.1 Design Requirements                               | .44  |
| 8.2.2 Detailed Design Procedure                         | . 45 |
| 8.2.3 Application Performance Plot                      | .46  |
| 8.2.4 Random Cell Connection Support                    | .46  |
| 8.2.5 Startup Timing                                    | . 47 |
| 8.2.6 FET Driver Turn-Off                               | .48  |
| 8.2.7 Usage of Unused Pins                              | 51   |
| 8.3 Power Supply Recommendations                        | 51   |
| 8.4 Layout                                              | . 52 |
| 8.4.1 Layout Guidelines                                 | 52   |
| 8.4.2 Layout Example                                    | 52   |
| 9 Device and Documentation Support                      | 54   |
| 9.1 Documentation Support                               | . 54 |
| 9.1.1 Related Documentation                             | . 54 |
| 9.2ドキュメントの更新通知を受け取る方法                                   |      |
| <b>9.3</b> サポート・リソース                                    |      |
| 9.4 Trademarks                                          |      |
| 9.5 静電気放電に関する注意事項                                       | . 54 |
| 9.6 用語集                                                 |      |
| 10 Revision History                                     |      |
| 11 Mechanical, Packaging, and Orderable                 |      |
| Information                                             | . 55 |
|                                                         |      |



## **4 Device Comparison Table**

| BQ76905 DEVICE FAMILY                                                |   |     |                |  |  |  |
|----------------------------------------------------------------------|---|-----|----------------|--|--|--|
| PART NUMBER SETTINGS PROGRAMMABLE CELL COUNT SUPPORTED REGOUT STATUS |   |     |                |  |  |  |
| BQ76905                                                              | Y | 2–5 | Enabled, 3.3 V |  |  |  |
| BQ76905xy <sup>(1)</sup>                                             | Y | 2–5 | Enabled, 3.3 V |  |  |  |

(1) PRODUCT PREVIEW

## **5** Pin Configuration and Functions



### 図 5-1. BQ76905 Pinout

#### 表 5-1. Pin Functions

| PIN |      | - I/O |      | DESCRIPTION                                                                                                                                                                                                                                       |  |
|-----|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME |       | TIFE | DESCRIPTION                                                                                                                                                                                                                                       |  |
| 1   | VC3A | I     | IA   | Sense voltage input pin for the negative terminal of the fourth cell from the bottom of the stack, and return balance current for the fourth cell from the bottom of the stack                                                                    |  |
| 2   | VC3B | I     | IA   | Sense voltage input pin for the third cell from the bottom of the stack, and balance current input for the third cell from the bottom of the stack.                                                                                               |  |
| 1   | VC2  | I     | IA   | Sense voltage input pin for the second cell from the bottom of the stack, balance current input for the second cell from the bottom of the stack, and return balance current for the third cell from the bottom of the stack                      |  |
| 2   | VC1  | I     | IA   | Sense voltage input pin for the first cell from the bottom of the stack, balance current input for the first cell from the bottom of the stack, and return balance current for the second cell from the bottom of the stack                       |  |
| 3   | VC0  | I     | IA   | Sense voltage input pin for the negative terminal of the first cell from the bottom of the stack, and return balance current for the first cell from the bottom of the stack                                                                      |  |
| 6   | SRP  | I     | IA   | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP and SRN, where SRP is the top of the sense resistor. A charging current generates a positive voltage at SRP relative to SRN.    |  |
| 7   | SRN  | I     | IA   | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP and SRN, where SRN is the bottom of the sense resistor. A charging current generates a positive voltage at SRP relative to SRN. |  |
| 8   | TS   | I/O   | I/OA | Thermistor or general-purpose ADC input and functions as wakeup from SHUTDOWN                                                                                                                                                                     |  |
| 9   | DSG  | 0     | OA   | NMOS Discharge FET drive output pin                                                                                                                                                                                                               |  |
| 10  | CHG  | 0     | OA   | NMOS Charge FET drive output pin                                                                                                                                                                                                                  |  |

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信 3



## 表 5-1. Pin Functions (続き)

| PIN |        |     |      | DESCRIPTION                                                                                                                                                                            |  |
|-----|--------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME   |     | 1175 | DESCRIPTION                                                                                                                                                                            |  |
| 11  | VSS    | -   | Р    | Device ground                                                                                                                                                                          |  |
| 12  | SCL    | I/O | I/OD | I <sup>2</sup> C serial communication bus clock                                                                                                                                        |  |
| 13  | SDA    | I/O | I/OD | I <sup>2</sup> C serial communication bus data                                                                                                                                         |  |
| 14  | ALERT  | 0   | OD   | Digital interrupt output pin                                                                                                                                                           |  |
| 15  | REGOUT | 0   | OA   | LDO output, which can be programmed for 1.8 V, 2.5 V, 3.0 V, 3.3 V, or 5.0 V                                                                                                           |  |
| 16  | REGSRC | I   | IA   | Input pin for REGOUT LDO, also functions as supply for the CHG and DSG FET drivers                                                                                                     |  |
| 17  | BAT    | I   | Р    | Primary power supply input pin                                                                                                                                                         |  |
| 18  | VC5    | I   | IA   | Sense voltage input pin for the fifth cell from the bottom of the stack, balance current input for the fifth cell from the bottom of the stack, and the top-of-stack measurement point |  |
| 19  | VC4A   | I   | IA   | Sense voltage input pin for negative terminal of the fifth cell from the bottom of the stack, and return balance current for the fifth cell from the bottom of the stack               |  |
| 20  | VC4B   | I   | IA   | Sense voltage input pin for the fourth cell from the bottom of the stack, and balance current input for the fourth cell from the bottom of the stack                                   |  |



## **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| DESCRIPTION                                                               | PINS                        | MIN                                | MAX    | UNIT |
|---------------------------------------------------------------------------|-----------------------------|------------------------------------|--------|------|
| Supply voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                  | BAT, REGSRC                 | VSS-0.3                            | VSS+40 | V    |
| Short duration input voltage range, V <sub>IN(short)</sub> <sup>(2)</sup> | VC1 – VC5, BAT, REGSRC, CHG |                                    | VSS+45 | V    |
| DC input voltage range, V <sub>IN(DC)</sub>                               | ALERT, SCL, SDA             | VSS-0.3                            | VSS+6  | V    |
| DC input voltage range, V <sub>IN(DC)</sub>                               | TS                          | VSS-0.3                            | 2.1    | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | SRP, SRN                    | VSS-0.3                            | 2.1    | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | VC5                         | Maximum of VSS–0.3<br>and VC4A–0.3 | VSS+40 | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | VC4A                        | Maximum of VSS–0.3<br>and VC4B–0.3 | VSS+40 | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | VC4B                        | Maximum of VSS-0.3<br>and VC3A-0.3 | VSS+40 | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | VC3A                        | Maximum of VSS–0.3<br>and VC3B–0.3 | VSS+40 | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | VC3B                        | Maximum of VSS–0.3<br>and VC2–0.3  | VSS+40 | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | VC2                         | Maximum of VSS–0.3<br>and VC1–0.3  | VSS+40 | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | VC1                         | Maximum of VSS–0.3<br>and VC0–0.3  | VSS+40 | V    |
| DC input voltage range, V <sub>IN(DC)</sub>                               | VC0                         | VSS-0.3                            | VSS+6  | V    |
| DC input voltage range, V <sub>IN(DC)</sub> <sup>(2)</sup>                | CHG                         | VSS-30                             | VSS+40 | V    |
| Output voltage range, V <sub>O</sub>                                      | DSG                         | VSS-0.3                            | VSS+20 | V    |
| Output voltage range, V <sub>O</sub>                                      | REGOUT                      | VSS-0.3                            | VSS+6  | V    |
| Maximum cell balancing current,<br>each cell                              | VC0 – VC5                   |                                    | 50     | mA   |
| Junction temperature, T <sub>J</sub>                                      |                             | -65                                | 150    | °C   |
| Storage temperature, T <sub>STG</sub>                                     |                             | -65                                | 150    | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Stresses applied above V<sub>IN(DC)</sub> and below V<sub>IN(SHORT)</sub> should be limited to less than 100 hours over the lifetime of the device. These stresses may occur during brief transient events but DC voltages in this range should not be applied.

## 6.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±1000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±250  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

|                        | PARAMETER                                                   | TEST CONDITIONS                             | MIN                                                   | TYP MAX                                                | UNIT |
|------------------------|-------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|------|
| V <sub>BAT</sub>       | Supply voltage                                              | Voltage on BAT pin (normal operation)       | 3                                                     | 27.5                                                   | V    |
| V <sub>BAT(UVLO)</sub> | Under voltage lockout level                                 | Falling voltage on BAT causing device reset |                                                       | 2.5                                                    | V    |
| V <sub>WAKEONTS</sub>  | Wake on TS voltage                                          | Voltage on BAT pin in valid range           | 0.65                                                  | 1.2                                                    | V    |
| V <sub>WAKEONVC0</sub> | Wake on VC0 voltage                                         | Voltage on BAT pin in valid range           | 0.65                                                  | 1.2                                                    | V    |
| V <sub>IN</sub>        | Input voltage range                                         | ALERT, SCL, SDA                             | 0                                                     | 5.5                                                    | V    |
| V <sub>IN</sub>        | Input voltage range (with ADC measurements)                 | TS                                          | -0.2                                                  | 1.8                                                    | V    |
| V <sub>IN</sub>        | Input voltage range                                         | SRP, SRN, SRP-SRN (while measuring current) | -0.2                                                  | 0.2                                                    | V    |
| V <sub>IN</sub>        | Input voltage range                                         | SRP, SRN (without measuring current)        | -0.2                                                  | 1.8                                                    | V    |
| V <sub>IN</sub>        | Input voltage range <sup>(3)</sup>                          | V <sub>VC0</sub>                            | -0.2                                                  | 3.0                                                    | V    |
| V <sub>IN</sub>        | Input voltage range                                         | V <sub>VC1</sub>                            | maximum of $V_{VC0} - 0.2$ or $VSS - 0.2$             | V <sub>VC0</sub> + 5.5                                 | V    |
| V <sub>IN</sub>        | Input voltage range                                         | V <sub>VC2</sub>                            | maximum of<br>V <sub>VC1</sub> – 0.2 or<br>VSS – 0.2  | minimum of<br>V <sub>VC1</sub> + 5.5 or<br>VSS + 27.5  | V    |
| V <sub>IN</sub>        | Input voltage range                                         | V <sub>VC3B</sub>                           | maximum of $V_{VC2} - 0.2$ or VSS - 0.2               | minimum of<br>V <sub>VC2</sub> + 5.5 or<br>VSS + 27.5  | V    |
| V <sub>IN</sub>        | Input voltage range                                         | V <sub>VC3A</sub>                           | maximum of<br>V <sub>VC3B</sub> – 0.2 or<br>VSS – 0.2 | minimum of<br>V <sub>VC3B</sub> + 0.1 or<br>VSS + 27.5 | V    |
| V <sub>IN</sub>        | Input voltage range                                         | V <sub>VC4B</sub>                           | maximum of<br>V <sub>VC3A</sub> – 0.2 or<br>VSS + 2.0 | minimum of<br>V <sub>VC3A</sub> + 5.5 or<br>VSS + 27.5 | V    |
| V <sub>IN</sub>        | Input voltage range                                         | V <sub>VC4A</sub>                           | maximum of<br>V <sub>VC4B</sub> – 0.2 or<br>VSS + 2.0 | minimum of<br>V <sub>VC4B</sub> + 0.1 or<br>VSS + 27.5 | V    |
| V <sub>IN</sub>        | Input voltage range                                         | V <sub>VC5</sub>                            | maximum of<br>V <sub>VC4A</sub> – 0.2 or<br>VSS + 2.0 | minimum of<br>V <sub>VC4A</sub> + 5.5 or<br>VSS + 27.5 | V    |
| Vo                     | Output voltage range                                        | CHG                                         | -25                                                   | 27.5                                                   | V    |
| Vo                     | Output voltage range                                        | DSG                                         | -0.2                                                  | 14                                                     | V    |
| I <sub>CB</sub>        | Cell balancing current (internal, per cell) <sup>(3)</sup>  |                                             | 0                                                     | 50                                                     | mA   |
| R <sub>C</sub>         | External cell input resistance <sup>(2) (3)</sup>           |                                             | 10                                                    | 1000                                                   | Ω    |
| C <sub>C</sub>         | External cell input capacitance <sup>(2) (3)</sup>          |                                             | 0.1                                                   | 10                                                     | μF   |
| R <sub>f</sub>         | External supply filter resistance (BAT pin) <sup>(3)</sup>  |                                             | 50                                                    | 1000                                                   | Ω    |
| C <sub>f</sub>         | External supply filter capacitance (BAT pin) <sup>(3)</sup> |                                             | 1                                                     | 40                                                     | μF   |
| R <sub>filt</sub>      | Sense resistor filter resistance <sup>(3)</sup>             |                                             |                                                       | 100 200                                                | Ω    |
| C <sub>REGSRC</sub>    | REGSRC capacitance <sup>(3)</sup>                           |                                             | 1                                                     |                                                        | μF   |



## 6.3 Recommended Operating Conditions (続き)

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                  | PARAMETER                                            | TEST CONDITIONS | MIN TYP | MAX | UNIT |
|------------------|------------------------------------------------------|-----------------|---------|-----|------|
| R <sub>TS</sub>  | External thermistor nominal resistance at 25°C       |                 | 10      | )   | kΩ   |
| T <sub>OPR</sub> | Junction temperature during operation <sup>(1)</sup> |                 | -40     | 110 | °C   |

(1) Power dissipated within device should be limited to ensure junction temperature remains within specification during operation.

(2) External cell input resistance times external input capacitance should be limited to 200 µs or below.

(3) Specified by design

#### 6.4 Thermal Information

|                          |                                              | BQ76905   |      |
|--------------------------|----------------------------------------------|-----------|------|
|                          | THERMAL METRIC <sup>(1)</sup>                | RGR (QFN) | UNIT |
|                          |                                              | 20 PINS   |      |
| R <sub>θJA</sub>         | Junction-to-ambient thermal resistance       | 47.2      | °C/W |
| R <sub>0JC(top)</sub>    | Junction-to-case (top) thermal resistance    | 47.9      | °C/W |
| R <sub>0JC(bottom)</sub> | Junction-to-case (bottom) thermal resistance | 8.3       | °C/W |
| R <sub>θJB</sub>         | Junction-to-board thermal resistance         | 23.4      | °C/W |
| $\Psi_{JT}$              | Junction-to-top characterization parameter   | 1.4       | °C/W |
| $\Psi_{JB}$              | Junction-to-board characterization parameter | 23.4      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Supply Current

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PARAMETER          |                | TEST CONDITIONS                                                                                                                                                                                                                               | MIN | TYP | MAX | UNIT |
|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Inormal            | Normal Mode    | Regular measurements and protections active,<br>REGOUT = 3.3 V with no load, CHG = ON, DSG<br>= ON, Settings:Configuration:Power<br>Config[IADCSPEED] = 0x0,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] = 0x0, no<br>communication |     | 146 |     | μA   |
| I <sub>SLEEP</sub> | SLEEP Mode     | Periodic protections and monitoring, no pack<br>current, REGOUT = OFF, CHG = OFF, DSG =<br>ON, no communication, <b>Power:Sleep:Voltage</b><br><b>Time</b> = 5 s                                                                              |     | 5.9 |     | μA   |
| IDEEPSLEEP         | DEEPSLEEP Mode | No monitoring or protections, REGOUT = 3.3 V<br>with no load, LFO = OFF, no communication                                                                                                                                                     |     | 2.9 |     | μA   |
| ISHUTDOWN          | SHUTDOWN Mode  | All blocks powered down, no monitoring or protections, no communication                                                                                                                                                                       |     | 1   | 2   | μΑ   |

## 6.6 Digital I/O

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PARAMETER       |                  | TEST CONDITIONS | MIN  | ΤΥΡ ΜΑΧ | UNIT |
|-----------------|------------------|-----------------|------|---------|------|
| V <sub>IH</sub> | High-level input | SCL, SDA        | 1.23 | 5.5     | V    |
| V <sub>IL</sub> | Low-level input  | SCL, SDA        |      | 0.53    | V    |

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信 7



## 6.6 Digital I/O (続き)

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PARAMETER        |                                  | TEST CONDITIONS                                                                | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>OL</sub>  | Output voltage low               | ALERT, SCL, SDA, V <sub>BAT</sub> ≥ 3 V, I <sub>OL</sub> = 5<br>mA, 10-pF load |     |     | 0.4 | V    |
| C <sub>IN</sub>  | Input capacitance <sup>(1)</sup> | ALERT, SCL, SDA                                                                |     | 2   |     | pF   |
| I <sub>LKG</sub> | Input leakage current            | ALERT, SCL, SDA, device in<br>SHUTDOWN mode                                    |     |     | 1   | μA   |

(1) Specified by design

## 6.7 REGOUT LDO

Typical values stated where  $T_A = 25^{\circ}$ C and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}$ C to  $110^{\circ}$ C and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                              | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                                                                                                                                                                            | MIN  | TYP     | MAX  | UNIT   |
|------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|--------|
| V <sub>REGOUT_1.8</sub> _LOW | Regulator voltage (nominal 1.8-V setting)                | V <sub>BAT</sub> , V <sub>REGSRC</sub> = 3.0 V,<br>I <sub>REGOUT</sub> = 10 mA                                                                                                                                                                                                                                             | 1.62 | 1.8     | 1.92 | V      |
| V <sub>REGOUT_1.8</sub>      | Regulator voltage (nominal 1.8-V setting) <sup>(1)</sup> | $V_{BAT} \ge 3.0 \text{ V}, V_{REGSRC} \ge 3.8 \text{ V},$<br>$I_{REGOUT} = 0 \text{ mA to } 20 \text{ mA}$                                                                                                                                                                                                                | 1.62 | 1.8     | 1.92 | V      |
| V <sub>REGOUT_2.5_LOW</sub>  | Regulator voltage (nominal 2.5-V setting) <sup>(1)</sup> | V <sub>BAT</sub> , V <sub>REGSRC</sub> = 3.0 V,<br>I <sub>REGOUT</sub> = 10 mA                                                                                                                                                                                                                                             | 2.25 | 2.5     | 2.75 | V      |
| V <sub>REGOUT_2.5</sub>      | Regulator voltage (nominal 2.5-V setting) <sup>(1)</sup> | $V_{BAT} \ge 3.0 \text{ V}, V_{REGSRC} \ge 3.8 \text{ V},$<br>$I_{REGOUT} = 0 \text{ mA to } 20 \text{ mA}$                                                                                                                                                                                                                | 2.25 | 2.5     | 2.75 | V      |
| V <sub>REGOUT_3.0</sub>      | Regulator voltage (nominal 3.0-V setting) <sup>(1)</sup> | $V_{BAT} \ge 3.0 \text{ V}, V_{REGSRC} \ge 3.8 \text{ V},$<br>$I_{REGOUT} = 0 \text{ mA to } 20 \text{ mA}$                                                                                                                                                                                                                | 2.7  | 3.0     | 3.3  | V      |
| V <sub>REGOUT_3.3</sub>      | Regulator voltage (nominal 3.3-V setting) <sup>(1)</sup> | $V_{BAT} \ge 3.0 \text{ V}, V_{REGSRC} \ge 4.2 \text{ V},$<br>$I_{REGOUT} = 0 \text{ mA to } 20 \text{ mA}$                                                                                                                                                                                                                | 3    | 3.3     | 3.6  | V      |
| V <sub>REGOUT_5.0</sub>      | Regulator voltage (nominal 5.0-V setting) <sup>(1)</sup> | $V_{BAT} \ge 3.0 \text{ V}, V_{REGSRC} \ge 5.5 \text{ V},$<br>$I_{REGOUT} = 0 \text{ mA to } 20 \text{ mA}$                                                                                                                                                                                                                | 4.5  | 5.0     | 5.5  | V      |
| $\Delta V_{O(TEMP)}$         | Regulator output over temperature                        |                                                                                                                                                                                                                                                                                                                            |      | ±0.015% |      | % / °C |
| $\Delta V_{O(LINE)}$         | Line regulation <sup>(1)</sup>                           | $\begin{array}{l} \Delta V_{REGOUT} \text{ vs } (V_{REGOUT} \text{ at} \\ 25^{\circ}\text{C}, V_{BAT} = 4.2 \text{ V}, I_{REGOUT} = \\ 5 \text{ mA}), \text{ as } V_{BAT} \text{ varies from } 4.2 \\ \text{V to } 27.5 \text{ V}, V_{REGOUT} \text{ set to} \\ \text{nominal } 3.3 \text{-V} \text{ setting} \end{array}$ | -1%  |         | 1%   |        |
| I <sub>SC</sub>              | Regulator short-circuit current limit                    | V <sub>REGOUT</sub> = 0 V                                                                                                                                                                                                                                                                                                  | 23   |         | 50   | mA     |
| C <sub>EXT</sub>             | External capacitor REGOUT to VSS <sup>(2)</sup>          |                                                                                                                                                                                                                                                                                                                            | 1    |         |      | μF     |

(1) Specified by a combination of characterization and production test

(2) Specified by design

## 6.8 Voltage References

| PARAMETER                |                                                 | TEST CONDITIONS                        | MIN    | TYP    | MAX    | UNIT   |  |
|--------------------------|-------------------------------------------------|----------------------------------------|--------|--------|--------|--------|--|
| VOLTAGE REFERENCE 1      |                                                 |                                        |        |        |        |        |  |
| V <sub>(REF1)</sub>      | Internal reference voltage <sup>(1)</sup>       | T <sub>A</sub> = 25°C                  | 1.1955 | 1.1962 | 1.1969 | V      |  |
| V <sub>(REF1DRIFT)</sub> | Internal reference voltage drift <sup>(1)</sup> | $T_A = -40^{\circ}C$ to $110^{\circ}C$ |        | ±29    |        | PPM/°C |  |



## 6.8 Voltage References (続き)

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PARAMETER                |                                                 | TEST CONDITIONS                 | MIN   | TYP   | MAX   | UNIT   |
|--------------------------|-------------------------------------------------|---------------------------------|-------|-------|-------|--------|
| VOLTAGE REFERENCE 2      |                                                 |                                 |       |       |       |        |
| V <sub>(REF2)</sub>      | Internal reference voltage <sup>(2)</sup>       | T <sub>A</sub> = 25°C           | 1.226 | 1.227 | 1.229 | V      |
| V <sub>(REF2DRIFT)</sub> | Internal reference voltage drift <sup>(2)</sup> | $T_{A} = -40^{\circ}C$ to 110°C |       | ±52   |       | PPM/°C |

(1) V<sub>(REF1)</sub> is used for the ADC reference. Its effective value is determined through indirect measurement using the ADC.

(2) V<sub>(REF2)</sub> is used for the coulomb counter, LDOs, and comparator protection subsystem.

### 6.9 Coulomb Counter

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PAR                    | AMETER                                              | TEST CONDITIONS                                                                                                                                                                                   | MIN    | TYP    | MAX    | UNIT                        |
|------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|-----------------------------|
| V <sub>(CC_IN)</sub>   | Input voltage range for measurements <sup>(3)</sup> | V <sub>SRP</sub> – V <sub>SRN</sub>                                                                                                                                                               | -0.2   |        | 0.2    | V                           |
| V <sub>(CC_IN)</sub>   | Input voltage range for measurements <sup>(3)</sup> | V <sub>SRP</sub> , V <sub>SRN</sub>                                                                                                                                                               | -0.2   |        | 0.2    | V                           |
| B <sub>(CM_INL)</sub>  | Integral nonlinearity <sup>(2)</sup>                | 16-bit, best fit straight line over input voltage range of –200 mV to 0 mV, using <i>Current()</i> command data with <i>Curr Gain</i> = 32, such that 1-LSB ≈ 7.52 $\mu$ V, at 25°C               |        | ±0.42  | ±1.23  | LSB <sup>(1)</sup>          |
| B <sub>(CM_INL)</sub>  | Integral nonlinearity <sup>(2)</sup>                | 16-bit, best fit straight line over input voltage<br>range of –200 mV to 100 mV, using <i>Current()</i><br>command data with <i>Curr Gain</i> = 32, such<br>that 1-LSB $\approx$ 7.52 µV, at 25°C |        | ±0.86  | ±3.2   | LSB <sup>(1)</sup>          |
| V <sub>(CM_OFF)</sub>  | Offset error                                        | 16-bit, uncalibrated, using <i>Current()</i><br>command data with <i>Curr Gain</i> = 32, such<br>that 1-LSB ≈ 7.52 μV                                                                             | -1.37  | 0.033  | 1.49   | μV                          |
| $V_{(CM_OFF_DRIFT)}$   | Offset error drift <sup>(2)</sup>                   | 16-bit, uncalibrated, using <i>Current()</i><br>command data with <i>Curr Gain</i> = 32, such<br>that 1-LSB ≈ 7.52 μV                                                                             | -0.032 |        | 0.032  | μV/°C                       |
| B <sub>(CM_GAIN)</sub> | Gain <sup>(2)</sup>                                 | Using 16-bit data from <i>Current()</i> command, with <i>Curr Gain</i> = 32, $V_{SRP} - V_{SRN} = \pm 0.2V$                                                                                       | 131949 | 132910 | 133981 | LSB/V <sup>(1)</sup>        |
| B <sub>(CM_GAIN)</sub> | Gain drift <sup>(2)</sup>                           | Using 16-bit data from <i>Current()</i> command, with <i>Curr Gain</i> = 32, $V_{SRP} - V_{SRN} = \pm 0.2V$                                                                                       | -19    | 0.72   | 16     | LSB/V/<br>°C <sup>(1)</sup> |
| R <sub>(CM_IN)</sub>   | Effective input<br>resistance <sup>(3) (4)</sup>    |                                                                                                                                                                                                   | 2      |        |        | MΩ                          |

(1) 1 LSB =  $V_{\text{REF2}} / (5 \times 2^{N-1}) \approx 1.227 / (5 \times 2^{15}) = 7.49 \ \mu\text{V}$ 

(2) Specified by characterization

(3) Specified by design

(4) Average effective differential input resistance with device operating in NORMAL mode, 0.1-V differential input applied

## 6.10 Coulomb Counter Digital Filter

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PARAMETER               |                                         | TEST CONDITIONS                                                                          | MIN  | TYP | MAX | UNIT |  |  |  |
|-------------------------|-----------------------------------------|------------------------------------------------------------------------------------------|------|-----|-----|------|--|--|--|
| CC1 Charge Integra      | CC1 Charge Integration Digital Filter   |                                                                                          |      |     |     |      |  |  |  |
| t <sub>(CC1_CONV)</sub> | Conversion-time                         | Single conversion                                                                        |      | 250 |     | ms   |  |  |  |
| B <sub>(CC1_RSL)</sub>  | Effective resolution <sup>(1) (2)</sup> | Single conversion, DC inputs from – 200 mV to 0 mV across $V_{SRP} - V_{SRN}$ , at 25°C. | 15.5 |     |     | bits |  |  |  |
| CC2 Current Measu       | CC2 Current Measurement Digital Filter  |                                                                                          |      |     |     |      |  |  |  |

Copyright © 2023 Texas Instruments Incorporated



## 6.10 Coulomb Counter Digital Filter (続き)

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PAI                              | RAMETER                                                                                  | TEST CONDITIONS                                                                                                                                     | MIN  | TYP  | MAX | UNIT |
|----------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| t(cm_conv)                       | Conversion-time in slow mode                                                             | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x0                                                       |      | 2.93 |     | ms   |
| t(CM_CONV_MEDSLOW)               | Conversion-time in medium slow mode                                                      | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x1                                                       |      | 1.46 |     | ms   |
| t(CM_CONV_MEDFAST)               | Conversion-time in medium fast mode                                                      | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x2                                                       |      | 732  |     | μs   |
| t(CM_CONV_FAST)                  | Conversion-time in fast mode                                                             | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x3                                                       |      | 366  |     | μs   |
| B <sub>(CM_RES)</sub>            | Effective resolution in slow mode <sup>(1) (2)</sup>                                     | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x0                                                       | 15.5 | 16   |     | bits |
| B <sub>(CM_RES_MEDSLOW)</sub>    | Effective resolution in medium slow mode <sup>(1)</sup>                                  | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x1                                                       |      | 15.7 |     | bits |
| B <sub>(CM_RES_MEDFAST)</sub>    | Effective resolution in medium fast mode <sup>(1)</sup>                                  | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x2                                                       |      | 14.9 |     | bits |
| B <sub>(CM_RES_FAST)</sub>       | Effective resolution in fast mode <sup>(1)</sup>                                         | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] = 0x3                                                       |      | 12.9 |     | bits |
| B <sub>(CM_LP_RES)</sub>         | Effective resolution in slow<br>mode and low power<br>mode <sup>(1)</sup> <sup>(2)</sup> | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] =<br>0x0, Settings:Configuration:DA<br>Config[CCMODE] = 0x2 | 15.5 | 16   |     | bits |
| B <sub>(CM_LP_RES_MEDSLOW)</sub> | Effective resolution in medium slow mode and low power mode <sup>(1)</sup>               | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] =<br>0x1, Settings:Configuration:DA<br>Config[CCMODE] = 0x2 |      | 15.7 |     | bits |
| B <sub>(CM_LP_RES_MEDFAST)</sub> | Effective resolution in medium fast mode and low power mode <sup>(1)</sup>               | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] =<br>0x2, Settings:Configuration:DA<br>Config[CCMODE] = 0x2 |      | 14.9 |     | bits |
| B <sub>(CM_LP_RES_FAST)</sub>    | Effective resolution in fast mode and low power mode <sup>(1)</sup>                      | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[IADCSPEED] =<br>0x3, Settings:Configuration:DA<br>Config[CCMODE] = 0x2 |      | 12.9 |     | bits |

(1) Effective resolution is defined as the resolution such that the data exhibits 1-sigma variation within ±1-LSB.

(2) Specified by characterization



### 6.11 Current Wake Detector

Typical values stated where  $T_A = 25^{\circ}$ C and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}$ C to  $110^{\circ}$ C and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                       | PARAMETER                                                                                                            | TEST CONDITIONS                                                                         | MIN  | TYP  | MAX  | UNIT |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 1, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 186  | 271  | 355  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 2, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 670  | 794  | 921  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 3, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 1145 | 1317 | 1503 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 4, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 1594 | 1838 | 2089 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 5, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 2056 | 2364 | 2676 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 6, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 2516 | 2890 | 3276 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 7, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 3000 | 3419 | 3851 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 8, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 3460 | 3942 | 4443 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 9, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 3893 | 4466 | 5045 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 10, positive threshold (charging current) <sup>(1)</sup> | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise  | 4386 | 4994 | 5627 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 1, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 88   | 275  | 462  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 2, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 581  | 794  | 978  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 3, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 1050 | 1317 | 1537 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 4, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 1527 | 1836 | 2106 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 5, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 1974 | 2360 | 2711 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 6, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 2483 | 2885 | 3290 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 7, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 2897 | 3412 | 3885 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 8, positive threshold (charging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | 3357 | 3933 | 4498 | μV   |

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信 11



## 6.11 Current Wake Detector (続き)

Typical values stated where  $T_A = 25^{\circ}$ C and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}$ C to  $110^{\circ}$ C and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                       | PARAMETER                                                                                                               | TEST CONDITIONS                                                                          | MIN   | TYP   | MAX   | UNIT |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 9, positive threshold (charging current) <sup>(1)</sup>     | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise. | 3793  | 4458  | 5062  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 10, positive threshold (charging current) <sup>(1)</sup>    | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise. | 4261  | 4986  | 5654  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 1, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -719  | -635  | -546  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 2, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -1234 | -1118 | -1005 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 3, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -1736 | -1605 | -1469 | μV   |
| Vwake_thr             | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 4, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -2262 | -2088 | -1917 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 5, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -2794 | -2579 | -2354 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 6, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -3324 | -3067 | -2805 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 7, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -3849 | -3552 | -3245 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 8, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -4369 | -4037 | -3704 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 9, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -4913 | -4527 | -4129 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 10, negative threshold (discharging current) <sup>(1)</sup> | $T_A = -20^{\circ}$ C to 65°C. Measured using averaged data to remove effects of noise   | -5425 | -5012 | -4577 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 1, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise  | -862  | -630  | -369  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 2, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise  | -1340 | -1113 | -865  | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 3, negative threshold (discharging current) <sup>(1)</sup>  | $T_A$ = -40°C to 110°C. Measured using averaged data to remove effects of noise          | -1887 | -1600 | -1284 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 4, negative threshold (discharging current) <sup>(1)</sup>  | $T_A$ = -40°C to 110°C. Measured using averaged data to remove effects of noise          | -2387 | -2087 | -1765 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 5, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise  | -2949 | -2575 | -2179 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 6, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -40^{\circ}C$ to 110°C. Measured using averaged data to remove effects of noise   | -3487 | -3064 | -2622 | μV   |

Copyright © 2023 Texas Instruments Incorporated



## 6.11 Current Wake Detector (続き)

Typical values stated where  $T_A = 25^{\circ}$ C and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}$ C to  $110^{\circ}$ C and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                       | PARAMETER                                                                                                               | TEST CONDITIONS                                                                         | MIN   | TYP   | MAX   | UNIT |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 7, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | -3991 | -3548 | -3083 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 8, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | -4599 | -4033 | -3420 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 9, negative threshold (discharging current) <sup>(1)</sup>  | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | -5067 | -4521 | -3918 | μV   |
| V <sub>WAKE_THR</sub> | Wakeup voltage threshold ( $V_{SRP} - V_{SRN}$ ), setting = 10, negative threshold (discharging current) <sup>(1)</sup> | $T_A = -40^{\circ}$ C to 110°C. Measured using averaged data to remove effects of noise | -5580 | -5011 | -4415 | μV   |
| t <sub>WAKE</sub>     | Measurement interval                                                                                                    |                                                                                         |       | 2.44  |       | ms   |

(1) Specified by a combination of characterization and production test

## 6.12 Analog-to-Digital Converter

| PARA                        | METER                                                                               | TEST CONDITIONS                                                                                                                                                         | MIN   | TYP   | MAX   | UNIT                  |
|-----------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-----------------------|
| $V_{(ADC_IN_CELLS)}$        | Input voltage range<br>(differential cell input<br>mode) <sup>(2) (4)</sup>         | Internal reference (Vref = V <sub>REF1</sub> )                                                                                                                          | -0.2  |       | 5.5   | V                     |
| V <sub>(ADC_IN)</sub>       | Input voltage ran ge<br>(ADCIN measurement<br>mode) <sup>(2) (6)</sup>              | Internal reference (Vref = V <sub>REF1</sub> ,<br>Settings:Configuration:DA<br>Config[TSMODE] = 1), applicable to ADCIN<br>measurements using the TS pin                | -0.2  |       | 1.8   | V                     |
| V(ADC_IN_TS)                | Input voltage range<br>(external thermistor<br>measurement mode)<br>(2) (5)         | Regulator reference (Vref = V <sub>REG18</sub> ,<br>Settings:Configuration:DA<br>Config[TSMODE] = 0), applicable to external<br>thermistor measurement using the TS pin | -0.2  |       | 1.8   | V                     |
| V <sub>(ADC_IN_DIV)</sub>   | Input voltage range<br>(divider measurement<br>mode) <sup>(2) (7)</sup>             | Internal reference (Vref = $V_{REF1}$ ), applicable to divider measurements using the VC5 pin relative to VSS.                                                          | 2.0   |       | 27.5  | V                     |
| B <sub>(ADC_OFF_CELL)</sub> | Differential cell offset<br>error                                                   | 16-bit, uncalibrated, with VC5 - VC4A = 0 V,<br>VC4A = 27 V, using raw ADC codes                                                                                        |       | 2.4   |       | LSB <sup>(4)</sup>    |
| P                           | Differential cell offset                                                            | 16-bit, uncalibrated, with VC5 - VC4A = 0 V,<br>VC4A = 27 V, using raw ADC codes, over<br>-20°C to +65°C                                                                | -0.26 |       | 0.26  | LSB/°C <sup>(4)</sup> |
| B(ADC_OFF_DRIFT_CELL)       | error drift <sup>(3)</sup>                                                          | 16-bit, uncalibrated, with VC5 - VC4A = 0 V,<br>VC4A = 27 V, using raw ADC codes, over<br>-40°C to +110°C                                                               | -0.41 |       | 0.41  | LSB/°C <sup>(4)</sup> |
| B <sub>(ADC_OFF)</sub>      | ADCIN offset error                                                                  | 16-bit, uncalibrated, using ADCIN mode on TS pin                                                                                                                        |       | -0.5  |       | LSB <sup>(6)</sup>    |
| B <sub>(ADC_OFF_DIV)</sub>  | Divider offset error                                                                | 16-bit, uncalibrated, using divider mode on VC5                                                                                                                         |       | -3.7  |       | LSB <sup>(7)</sup>    |
| G <sub>(ADC_TS_REG18)</sub> | Gain of ADC TS pin<br>measurement using<br>Vref = V <sub>REG18</sub> <sup>(9)</sup> | Reported digital code = $G_{(ADC\_TS\_REG18)} \times V_{TS} / V_{REG18}$ . 16-bit, uncalibrated, using TS pin, input range from 0.1 V to 1.8 V.                         | 19083 | 19405 | 19750 | N/A <sup>(5)</sup>    |
| G <sub>(ADC_TS_ADCIN)</sub> | Gain of ADC TS pin<br>measurement using<br>Vref = $V_{REF1}$ <sup>(9)</sup>         | Reported digital code = $G_{(ADC_{TS} ADCIN)} \times V_{TS}$ . 16-bit, uncalibrated, using $\overline{TS}$ pin, input range from 0.1 V to 1.8 V.                        | 15768 | 16027 | 16261 | LSB/V <sup>(6)</sup>  |



## 6.12 Analog-to-Digital Converter (続き)

| PARA                           | METER                                                                    | TEST CONDITIONS                                                                                                                                             | MIN   | TYP  | MAX  | UNIT                        |
|--------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|-----------------------------|
| G <sub>(ADC_CELL_RAW)</sub>    | Raw gain of ADC cell<br>voltage measurement                              | Gain measured 16-bit, over input voltage<br>range 1.0 V to 5.0 V, differential cell input<br>mode on VC5 - VC4A, uncalibrated, using<br>raw ADC codes.      | 5458  | 5479 | 5502 | LSB/V <sup>(4)</sup>        |
| B                              | Gain drift <sup>(3)</sup>                                                | Gain measured 16-bit using Cell 5, VC5 -<br>VC4A = 4.5 V. VC5 = 23 V, uncalibrated,<br>using raw ADC codes, over -20°C to +65°C                             | -0.17 |      | 0.23 | LSB/V/<br>°C <sup>(4)</sup> |
| B(ADC_GAIN_DRIFT)              | Gairt dinte                                                              | Gain measured 16-bit using Cell 5, VC5 -<br>VC4A = 4.5 V. VC4A = 23 V, uncalibrated,<br>using raw ADC codes, over -40°C to +110°C                           | -0.32 |      | 0.23 | LSB/V/<br>°C <sup>(4)</sup> |
| R <sub>(ADC_IN_CELL)</sub>     | Effective input resistance <sup>(8)</sup>                                | Differential cell input mode on VC5 - VC4A                                                                                                                  |       | 4    |      | MΩ                          |
| R <sub>(ADC_IN_TOS)</sub>      | Effective input resistance                                               | Divider measurement on VC5 pin (only active while the pin is being measured)                                                                                |       | 600  |      | kΩ                          |
| I <sub>(LEAKAGE)</sub>         | Pin leakage current <sup>(3)</sup>                                       | Input current per pin into VC1 ~ VC5, BAT,<br>REGSRC, with no conversions, stack biased<br>with 5 V / cell, $V_{BAT}$ = 27.5 V, device in<br>SHUTDOWN mode. |       |      | 2    | μA                          |
| B <sub>(ADC_RES_SLOW)</sub>    | Effective resolution<br>with slow speed<br>setting <sup>(1) (3)</sup>    | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] = 0x0, using TS<br>input in ADCIN mode.                            | 14    | 16   |      | bits                        |
| B(ADC_RES_MEDSLOW)             | Effective resolution<br>with medium slow<br>speed setting <sup>(1)</sup> | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] = 0x1, using TS<br>input in ADCIN mode.                            |       | 15.5 |      | bits                        |
| B <sub>(ADC_RES_MEDFAST)</sub> | Effective resolution<br>with medium fast<br>speed setting <sup>(1)</sup> | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] = 0x2, using TS<br>input in ADCIN mode.                            |       | 14.5 |      | bits                        |
| B <sub>(ADC_RES_FAST)</sub>    | Effective resolution<br>with fast speed<br>setting <sup>(1)</sup>        | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] = 0x3, using TS<br>input in ADCIN mode.                            |       | 12   |      | bits                        |
| t(adc_conv_slow)               | Conversion-time                                                          | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] and [IADCSPEED]<br>= 0x0                                           |       | 2.93 |      | ms                          |
| t(adc_conv_medslow)            | Conversion-time in medium slow mode                                      | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] and [IADCSPEED]<br>= 0x1                                           |       | 1.46 |      | ms                          |
| $t_{(ADC\_CONV\_MEDFAST)}$     | Conversion-time in medium fast mode                                      | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] and [IADCSPEED]<br>= 0x2                                           |       | 732  |      | μs                          |
| t(adc_conv_fast)               | Conversion-time in fast mode                                             | Single conversion, in NORMAL mode,<br>Settings:Configuration:Power<br>Config[CVADCSPEED] and [IADCSPEED]<br>= 0x3                                           |       | 366  |      | μs                          |



## 6.12 Analog-to-Digital Converter (続き)

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PA                                                                               | ARAMETER                                                                                       | TEST CONDITIONS                                                                                                 | MIN   | TYP MAX | UNIT |
|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|---------|------|
| V <sub>CELL(ACC)</sub><br>Cell voltage<br>measurement<br>accuracy <sup>(9)</sup> |                                                                                                | -0.2 V < V <sub>VC(x)</sub> - V <sub>VC(x-1)</sub> < 4.5 V, T <sub>A</sub> = 25°C, 1<br>$\leq x \leq 5$         | -3.8  | 3.9     | mV   |
|                                                                                  | 0                                                                                              | -0.2 V < V <sub>VC(x)</sub> - V <sub>VC(x-1)</sub> < 4.5 V, T <sub>A</sub> = $-20^{\circ}$ C to 65°C, 1 ≤ x ≤ 5 | -7.6  | 6.5     | mV   |
|                                                                                  |                                                                                                | $-0.2 V < V_{VC(x)} - V_{VC(x-1)} < 4.5 V$ , T <sub>A</sub> = -40°C to 110°C, 1 ≤ x ≤ 5                         | -9.8  | 9.8     | mV   |
|                                                                                  |                                                                                                | $-0.2 V < V_{VC(x)} - V_{VC(x-1)} < 5.5 V$ , T <sub>A</sub> = -40°C to 110°C, 1 ≤ x ≤ 5                         | -12.1 | 11.8    | mV   |
| V <sub>STACK(ACC)</sub>                                                          | Stack voltage (V <sub>VC5</sub> -<br>V <sub>VSS</sub> ) measurement<br>accuracy <sup>(9)</sup> | 3 V $\leq$ V <sub>VC5</sub> - V <sub>VSS</sub> $\leq$ 27.5 V, T <sub>A</sub> = -40°C to 110°C                   | -220  | 180     | mV   |

(1) Effective resolution is defined as the resolution such that the data exhibits 1-sigma variation within ±1-LSB.

(2) Specified by design

(3) Specified by characterization

(4) The 16-bit LSB size of the differential cell voltage raw codes measurement is given by 1 LSB = 1 V / G<sub>(ADC\_CELL\_RAW)</sub> ≈ 1 V / 5479 LSB/V = 182.5 μV

(5) Assuming a nominal value of V<sub>REG18</sub> = 1.8 V, the 16-bit LSB size of the TS pin voltage measurement in thermistor mode is given by 1 LSB = V<sub>REG18</sub> / G<sub>(ADC\_TS\_REG18)</sub> ≈ 1.8 V / 19405 = 93 µV

(6) The 16-bit LSB size of the TS pin voltage measurement in ADCIN mode is given by 1 LSB =  $V_{\text{REG18}} / G_{(\text{ADC_TS}ADCIN)} \approx 1 \text{ V} / 16027 = 62 \,\mu\text{V}$ 

(7) The 16-bit LSB size of the divider voltage measurement is given by 1 LSB = 50 x  $V_{REF1}$  /  $2^{N-1} \approx 50 x 1.1962$  /  $2^{15}$  = 1.825 mV

(8) Average effective differential input resistance with device operating in NORMAL mode, cell balancing disabled, and a 5 V differential voltage applied.

(9) Specified by a combination of characterization and production test

#### 6.13 Cell Balancing

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                   | PARAMETER | TEST CONDITIONS                                                                        | MIN | TYP | MAX | UNIT |
|-------------------|-----------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>(CB)</sub> |           | $R_{DS(ON)}$ for internal FET switch at $V_{VC(n)}$ - $V_{VC(n-1)}$ = 1.5 V, 1 ≤ n ≤ 5 | 53  | 93  | 200 | Ω    |

(1) Cell balancing must be controlled to limit the current based on the absolute maximum allowed current, and to avoid exceeding the recommended device operating temperature. This can be accomplished by appropriate sizing of the offchip cell input resistors and limiting the number of cells that can be balanced simultaneously.

#### 6.14 Internal Temperature Sensor

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                     | PARAMETER                                 | TEST CONDITIONS             | MIN | ТҮР   | MAX | UNIT  |
|---------------------|-------------------------------------------|-----------------------------|-----|-------|-----|-------|
| V <sub>(TEMP)</sub> | Internal temperature sensor voltage drift | $\Delta V_{BE}$ measurement |     | 0.410 |     | mV/°C |

#### 6.15 Thermistor Measurement

| PARAMETER                  |                                                                                           | TEST CONDITIONS                                                    | MIN   | TYP | MAX   | UNIT |
|----------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------|-----|-------|------|
| R <sub>(TS_PU)</sub>       | Internal pullup<br>resistance at 25°C <sup>(1)</sup>                                      |                                                                    | 19.75 | 20  | 20.25 | kΩ   |
| R <sub>(TS_PU_DRIFT)</sub> | Internal pullup<br>resistance change<br>over temperature <sup>(1)</sup><br><sup>(2)</sup> | Change over -20°C/+65°C vs value at 25°C for nominal 20-k $\Omega$ | -36   |     | 28    | Ω    |



Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PARAI | METER                                                                                     | TEST CONDITIONS                                                     | MIN | TYP | MAX | UNIT |
|-------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
|       | Internal pullup<br>resistance change<br>over temperature <sup>(1)</sup><br><sup>(2)</sup> | Change over -40°C/+110°C vs value at 25°C for nominal 20-k $\Omega$ | -53 |     | 98  | Ω    |

(1) The internal pullup resistance includes only the resistance between the REG18 internal LDO and the point where the voltage is sensed by the ADC.

(2) Specified by characterization

## 6.16 Hardware Overtemperature Detector

Typical values stated where  $T_A = 25^{\circ}$ C and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}$ C to  $110^{\circ}$ C and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                     | PARAMETER                                                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|------------------------------------------------------------|-----------------|-----|-----|-----|------|
| V <sub>(OTSD)</sub> | Hardware overtemperature detector threshold <sup>(1)</sup> |                 | 118 |     | 132 | °C   |

(1) Specified by design

## 6.17 Internal Oscillator

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                            | PARAMETER                                       | TEST CONDITIONS                                                                                                                                                                            | MIN  | TYP     | MAX | UNIT |
|----------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-----|------|
| Low-freq                   | uency Oscillator                                |                                                                                                                                                                                            |      |         |     |      |
| f                          | Operating frequency                             | Full speed setting                                                                                                                                                                         |      | 262.277 |     | kHz  |
| f <sub>LFO</sub>           | Operating frequency                             | Low speed setting                                                                                                                                                                          |      | 32.770  |     | kHz  |
| f <sub>LFOF(ERR</sub><br>) | Frequency drift, full speed mode <sup>(1)</sup> | Change in frequency vs value at 25°C, $T_A$<br>= -20°C to +65°C                                                                                                                            | -1.2 | ±0.55   | 1.2 | %    |
|                            |                                                 | Change in frequency vs value at 25°C, $T_A$<br>= -40°C to +110°C.                                                                                                                          | -2.1 | ±1.0    | 2.3 | %    |
| f <sub>LFOS(ERR</sub> )    | Frequency drift, low speed mode <sup>(1)</sup>  | Change in frequency vs value at 25°C, $T_A = -20$ °C to +65°C.                                                                                                                             | -1.0 | ±0.33   | 1.0 | %    |
| f <sub>LFOS(ERR</sub>      | Frequency drift, low speed mode <sup>(1)</sup>  | Change in frequency vs value at 25°C, $T_A = -40$ °C to +110°C.                                                                                                                            | -1.6 | ±0.67   | 1.9 | %    |
| f <sub>LFO(FAIL)</sub>     | Failure detection frequency                     | Refers to the LFO frequency if in low<br>speed mode, or the LFO frequency<br>divided by 8 if in full speed mode.<br>Detects oscillator failure if the frequency<br>falls below this level. | 11   | 14.1    | 18  | kHz  |

(1) Specified by characterization

## 6.18 Charge and Discharge FET Drivers

| PARA                           | METER              | TEST CONDITIONS                                              | MIN                           | TYP  | MAX                 | UNIT |
|--------------------------------|--------------------|--------------------------------------------------------------|-------------------------------|------|---------------------|------|
| V <sub>(FETON_DSG)</sub>       | DSG driver enabled | $V_{REGSRC} \ge 12 \text{ V}, \text{ C}_{L} = 20 \text{ nF}$ | 10.5                          | 11.5 | 13                  | V    |
| V <sub>(FETON_CHG)</sub>       | CHG driver enabled | V <sub>REGSRC</sub> ≥ 12 V, C <sub>L</sub> = 20 nF           | 10                            | 11   | 12                  | V    |
| V <sub>(FETON_LOBAT_DSG)</sub> | DSG driver enabled | V <sub>REGSRC</sub> < 12 V, C <sub>L</sub> = 20 nF           | V <sub>REGSRC</sub><br>– 1.0  |      | V <sub>REGSRC</sub> | V    |
| V <sub>(FETON_LOBAT_CHG)</sub> | CHG driver enabled | V <sub>REGSRC</sub> < 12 V, C <sub>L</sub> = 20 nF           | V <sub>REGSRC</sub><br>– 1.75 |      | V <sub>REGSRC</sub> | V    |



## 6.18 Charge and Discharge FET Drivers (続き)

Typical values stated where  $T_A = 25^{\circ}$ C and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}$ C to  $110^{\circ}$ C and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

| PAR                        | AMETER                           | TEST CONDITIONS                                                                                                                   | MIN | TYP  | MAX | UNIT |
|----------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>(CHG_ON)</sub>      | CHG FET driver rise time         | CHG C <sub>L</sub> = 20 nF, R <sub>GATE</sub> = 100 $\Omega$ , V <sub>REGSRC</sub> = 12 V, 0.5 V to 5 V                           |     | 50   | 85  | μs   |
| t <sub>(DSG_ON)</sub>      | DSG FET driver rise time         | DSG C <sub>L</sub> = 20 nF, R <sub>GATE</sub> = 100 $\Omega$ , V <sub>REGSRC</sub> = 12 V, 0.5 V to 5 V                           |     | 35   | 55  | μs   |
| t <sub>(CHG_OFF)</sub>     | CHG FET driver fall time         | CHG C <sub>L</sub> = 20 nF, R <sub>GATE</sub> = 100 $\Omega$ , V <sub>REGSRC</sub> = 12 V, 80% to 20% of V <sub>(FETON_CHG)</sub> |     | 24   | 35  | μs   |
| t <sub>(DSG_OFF)</sub>     | DSG FET driver fall time         | DSG C <sub>L</sub> = 20 nF, R <sub>GATE</sub> = 100 $\Omega$ , V <sub>REGSRC</sub> = 12 V, 80% to 20% of V <sub>(FETON_DSG)</sub> |     | 2    | 3   | μs   |
| I <sub>(CHG_ON)</sub>      | CHG FET driver<br>output current | CHG enabled and pin held at 8 V, $V_{REGSRC}$ = 12 V                                                                              |     | 1    |     | mA   |
| I <sub>(DSG_ON)</sub>      | DSG FET driver<br>output current | DSG enabled and pin held at 8 V, $V_{REGSRC}$ = 12 V                                                                              |     | 1.56 |     | mA   |
| R <sub>(DSG_OFF)</sub>     | DSG FET driver off resistance    | DSG off and pin held at 100 mV                                                                                                    |     | 15   | 30  | Ω    |
| V <sub>(CHG_DETECT)</sub>  | CHG detector<br>threshold        | CHG pin voltage rising                                                                                                            | 1.2 |      | 1.8 | V    |
| V <sub>(CHG_DET_HYS)</sub> | CHG detector<br>hysteresis       |                                                                                                                                   |     | 0.95 |     | V    |

## 6.19 Comparator-Based Protection Subsystem

|                        | PARAMETER                                             | TEST CONDITIONS                                                             | MIN | TYP MAX                                                                                                                                | UNIT                         |
|------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| V <sub>(SCD)</sub>     | Short circuit in discharge voltage<br>threshold range | Nominal settings, threshold based on<br>V <sub>SRP</sub> – V <sub>SRN</sub> |     | -10,<br>-20,<br>-40,<br>-60,<br>-80,<br>-100,<br>-125,<br>-150,<br>-175,<br>-200,<br>-250,<br>-300,<br>-350,<br>-400,<br>-450,<br>-500 | mV                           |
|                        |                                                       | –10 mV setting                                                              | -36 | 22                                                                                                                                     | % of<br>nominal<br>threshold |
| N.                     | Short circuit in discharge voltage                    | –20 mV setting                                                              | -19 | 12                                                                                                                                     | % of<br>nominal<br>threshold |
| V <sub>(SCD_ACC)</sub> | threshold detection accuracy <sup>(2)</sup>           | -40 mV setting                                                              | -14 | 6                                                                                                                                      | % of<br>nominal<br>threshold |
|                        |                                                       | Settings –60 mV to -500 mV                                                  | -11 | 6                                                                                                                                      | % of<br>nominal<br>threshold |



## 6.19 Comparator-Based Protection Subsystem (続き)

|                        | PARAMETER                                                             | TEST CONDITIONS                                                              | MIN   | TYP                                     | MAX  | UNIT |
|------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------|-------|-----------------------------------------|------|------|
|                        |                                                                       | Fastest setting (with 3 mV overdrive)                                        |       | 8                                       |      | μs   |
|                        |                                                                       | Fastest setting (with 25 mV overdrive)                                       |       | 0.6                                     |      | μs   |
|                        |                                                                       | Setting for 15 µs (with 3 mV overdrive)                                      |       | 20                                      | 28   | μs   |
|                        |                                                                       | Setting for 15 µs (with 25 mV overdrive)                                     |       |                                         | 20   | μs   |
|                        |                                                                       | Settings for 31 µs (with 25 mV overdrive)                                    | 14    |                                         | 35   | μs   |
|                        |                                                                       | Settings for 61 µs (with 25 mV overdrive)                                    | 42    |                                         | 66   | μs   |
|                        |                                                                       | Settings for 122 µs (with 25 mV overdrive)                                   | 102   |                                         | 130  | μs   |
| V <sub>(SCD_DLY)</sub> | Short circuit in discharge detection delay <sup>(1)</sup>             | Settings for 244 µs (with 25 mV overdrive)                                   | 218   |                                         | 258  | μs   |
| (000_021)              |                                                                       | Settings for 488 µs (with 25 mV overdrive)                                   | 452   |                                         | 510  | μs   |
|                        |                                                                       | Settings for 977 µs (with 25 mV overdrive)                                   | 920   |                                         | 1018 | μs   |
|                        |                                                                       | Settings for 1953 µs (with 25 mV overdrive)                                  | 1860  |                                         | 2034 | μs   |
|                        |                                                                       | Settings for 3906 µs (with 25 mV overdrive)                                  | 3735  |                                         | 4065 | μs   |
|                        |                                                                       | Setting for 7797 µs (with 25 mV overdrive)                                   | 7470  |                                         | 8112 | μs   |
| V <sub>(OCC)</sub>     | Overcurrent in charge (OCC) voltage threshold range                   | Nominal settings, threshold based on $V_{SRP} - V_{SRN}$                     |       | 3 mV to<br>123 mV<br>in 2 mV<br>steps   |      | mV   |
| V <sub>(OCC_ACC)</sub> | Overcurrent in charge (OCC) voltage threshold accuracy <sup>(2)</sup> | Settings 3 mV to 19 mV                                                       | -1.17 |                                         | 1.32 | mV   |
| V <sub>(OCC_ACC)</sub> | Overcurrent in charge (OCC) voltage threshold accuracy <sup>(2)</sup> | Settings 21 mV to 55 mV                                                      | -1.68 |                                         | 2.99 | mV   |
| V <sub>(OCC_ACC)</sub> | Overcurrent in charge (OCC) voltage threshold accuracy <sup>(2)</sup> | Settings 57 mV to 123 mV                                                     | -1.61 |                                         | 4.10 | mV   |
| V <sub>(OCD)</sub>     | Overcurrent in discharge (OCD1, OCD2) voltage threshold ranges        | Nominal settings, thresholds based on<br>V <sub>SRP</sub> – V <sub>SRN</sub> |       | -4 mV to<br>-200 mV<br>in 2 mV<br>steps |      | mV   |
|                        |                                                                       | Settings -4 mV to -18 mV                                                     | -1.23 |                                         | 0.84 | mV   |
|                        | Overcurrent (OCD1, OCD2) detection                                    | Settings -20 mV to -56 mV                                                    | -2.84 |                                         | 1.59 | mV   |
| V <sub>(OCD_ACC)</sub> | voltage threshold accuracy <sup>(2)</sup>                             | Settings -58 mV to -100 mV                                                   | -2.15 |                                         | 2.58 | mV   |
|                        |                                                                       |                                                                              |       |                                         |      |      |



### 6.19 Comparator-Based Protection Subsystem (続き)

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                       | PARAMETER                                                                                           | TEST CONDITIONS                     | MIN TYP                                                    | MAX  | UNIT |
|-----------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------|------|------|
|                       |                                                                                                     | Fastest setting                     | 0.46                                                       |      | ms   |
| V <sub>(OC_DLY)</sub> | Overcurrent (OCC, OCD1, OCD2)<br>detection delay (independent delay<br>setting for each protection) | Nominal settings, low range         | 1.22 ms<br>to 20.435<br>ms in<br>0.305 ms<br>steps         |      | ms   |
|                       |                                                                                                     | Nominal settings, medium low range  | 22.875<br>ms to<br>176.595<br>ms in<br>2.441 ms<br>steps   |      | ms   |
|                       |                                                                                                     | Nominal settings, medium high range | 181.475<br>ms to<br>488.915<br>ms in<br>4.883 ms<br>steps  |      | ms   |
|                       |                                                                                                     | Nominal settings, high range        | 498.675<br>ms to<br>1103.795<br>ms in<br>9.766 ms<br>steps |      | ms   |
|                       | Overcurrent (OCC, OCD1, OCD2) detection delay accuracy <sup>(1)</sup>                               | Fastest setting                     | -0.35                                                      | 0.35 | ms   |
| V <sub>(OC_DLY)</sub> |                                                                                                     | Nominal settings, low range         | -1.2                                                       | 0.90 | ms   |
|                       |                                                                                                     | Nominal settings, medium low range  | -7.5                                                       | 7.2  | ms   |
|                       |                                                                                                     | Nominal settings, medium high range | -20                                                        | 20   | ms   |
|                       |                                                                                                     | Nominal settings, high range        | -45                                                        | 45   | ms   |

(1) Specified by design

(2) Specified by a combination of characterization and production test

## 6.20 Timing Requirements—I<sup>2</sup>C Interface, 100-kHz Mode

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                                                 | MIN | TYP | MAX  | UNIT |
|---------------------|---------------------------------------------|-----------------------------------------------------------------|-----|-----|------|------|
| f <sub>SCL</sub>    | Clock operating frequency <sup>(1)</sup>    | SCL duty cycle = 50%                                            |     |     | 100  | kHz  |
| t <sub>HD:STA</sub> | START condition hold time <sup>(1)</sup>    |                                                                 | 4.0 |     |      | μs   |
| t <sub>LOW</sub>    | Low period of the SCL clock <sup>(1)</sup>  |                                                                 | 4.7 |     |      | μs   |
| t <sub>HIGH</sub>   | High period of the SCL clock <sup>(1)</sup> |                                                                 | 4.0 |     |      | μs   |
| t <sub>SU:STA</sub> | Setup repeated START <sup>(1)</sup>         |                                                                 | 4.7 |     |      | μs   |
| t <sub>HD:DAT</sub> | Data hold time (SDA input) <sup>(1)</sup>   |                                                                 | 0   |     |      | ns   |
| t <sub>SU:DAT</sub> | Data setup time (SDA input) <sup>(1)</sup>  |                                                                 | 250 |     |      | ns   |
| t <sub>r</sub>      | Clock rise time <sup>(1)</sup>              | 10% to 90%                                                      |     |     | 1000 | ns   |
| t <sub>f</sub>      | Clock fall time <sup>(1)</sup>              | 90% to 10%                                                      |     |     | 300  | ns   |
| t <sub>SU:STO</sub> | Setup time STOP condition <sup>(1)</sup>    |                                                                 | 4.0 |     |      | μs   |
| t <sub>BUF</sub>    | Bus free time STOP to START <sup>(1)</sup>  |                                                                 | 4.7 |     |      | μs   |
| t <sub>RST</sub>    | I <sup>2</sup> C bus reset <sup>(1)</sup>   | Bus interface is reset if SCL is detected low for this duration | 1.9 |     | 2.1  | S    |

Copyright © 2023 Texas Instruments Incorporated



## 6.20 Timing Requirements-I<sup>2</sup>C Interface, 100-kHz Mode (続き)

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDITIONS           | MIN | ТҮР | MAX | UNIT |
|---------------------|--------------------------------|---------------------------|-----|-----|-----|------|
| R <sub>PULLUP</sub> | Pullup resistor <sup>(1)</sup> | Pullup voltage rail ≤ 5 V | 1.1 |     |     | kΩ   |

(1) Specified by design

## 6.21 Timing Requirements—I<sup>2</sup>C Interface, 400-kHz Mode

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{BAT} = 18.5$  V, min/max values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{BAT} = 3$  V to 27.5 V (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS                                                 | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>    | Clock operating frequency <sup>(1)</sup>    | SCL duty cycle = 50%                                            |     |     | 400 | kHz  |
| t <sub>HD:STA</sub> | START condition hold time <sup>(1)</sup>    |                                                                 | 0.6 |     |     | μs   |
| t <sub>LOW</sub>    | Low period of the SCL clock <sup>(1)</sup>  |                                                                 | 1.3 |     |     | μs   |
| t <sub>HIGH</sub>   | High period of the SCL clock <sup>(1)</sup> |                                                                 | 600 |     |     | ns   |
| t <sub>SU:STA</sub> | Setup repeated START <sup>(1)</sup>         |                                                                 | 600 |     |     | ns   |
| t <sub>HD:DAT</sub> | Data hold time (SDA input) <sup>(1)</sup>   |                                                                 | 0   |     |     | ns   |
| t <sub>SU:DAT</sub> | Data setup time (SDA input) <sup>(1)</sup>  |                                                                 | 100 |     |     | ns   |
| t <sub>r</sub>      | Clock rise time <sup>(1)</sup>              | 10% to 90%                                                      |     |     | 300 | ns   |
| t <sub>f</sub>      | Clock fall time <sup>(1)</sup>              | 90% to 10%                                                      |     |     | 300 | ns   |
| t <sub>SU:STO</sub> | Setup time STOP condition <sup>(1)</sup>    |                                                                 | 0.6 |     |     | μs   |
| t <sub>BUF</sub>    | Bus free time STOP to START <sup>(1)</sup>  |                                                                 | 1.3 |     |     | μs   |
| t <sub>RST</sub>    | I <sup>2</sup> C bus reset <sup>(1)</sup>   | Bus interface is reset if SCL is detected low for this duration | 1.9 |     | 2.1 | s    |
| R <sub>PULLUP</sub> | Pullup resistor <sup>(1)</sup>              | Pullup voltage rail ≤ 5 V                                       | 1.1 |     |     | kΩ   |

(1) Specified by design

## 6.22 Timing Diagram



☑ 6-1. I<sup>2</sup>C Communications Interface Timing



## 6.23 Typical Characteristics









BQ76905 JAJSSA8 – NOVEMBER 2023













## 7 Detailed Description

## 7.1 Overview

The BQ76905 device is a highly integrated, accurate battery monitor and protector for 2-series to 5-series Li-ion, Li-polymer, LiFePO<sub>4</sub> (LFP), and LTO battery packs. A high-accuracy voltage, current, and temperature measurement provides data for host-based algorithms and control. A feature-rich and highly configurable protection subsystem provide a wide set of protections, which can be triggered and recovered completely autonomously by the device or under full control of a host processor. Integrated FET drivers drive low-side charge and discharge protection NFETs. A programmable LDO is included for external system use, with voltage programmable to 1.8 V, 2.5 V, 3.0 V, 3.3 V, or 5.0 V, capable of providing up to 20 mA.

The BQ76905 device includes one-time-programmable (OTP) memory, which TI programs to configure default device operation settings for systems where a host processor may not be available to configure the device. A 400-kHz I<sup>2</sup>C communication interface and ALERT interrupt output enable communication with a host processor. The device includes support for one external thermistor, as well as an internal die temperature measurement.



## 7.2 Functional Block Diagram

図 7-1. BQ76905 Block Diagram



### 7.3 Device Configuration

#### 7.3.1 Commands and Subcommands

The BQ76905 device includes support for direct commands and subcommands. The direct commands are accessed using a 7-bit command address sent from a host through the device serial communications interface, and either triggers an action, provides a data value to be written to the device, or instructs the device to report data back to the host. Subcommands are additional commands that are accessed indirectly using the 7-bit command address space and provide the capability for block data transfers. For more information on the commands and subcommands supported by the device, refer to the BQ76905 Technical Reference Manual.

#### 7.3.2 Configuration Using OTP or Registers

The BQ76905 device includes registers with values that are stored in the RAM and can be loaded automatically from one-time programmable (OTP) memory. At initial power-up, the device loads OTP settings into registers, which are used by the device during operation. The OTP settings are programmed into the device by TI during manufacturing. Register values are preserved while the device is in NORMAL, SLEEP, or DEEPSLEEP modes. If the device enters SHUTDOWN mode, all register memory is cleared, and the device will reload values from OTP when powered again.

#### 7.3.3 Device Security

The BQ76905 device includes two security modes: SEALED and FULLACCESS, which can be used to limit the ability to view or change settings.

- In SEALED mode, most data and status can be read using commands and subcommands, but only selected settings can be changed. Data memory settings cannot be changed directly.
- FULLACCESS mode allows the capability to read and modify all device settings.

Selected settings in the device can be modified while the device is in operation through supported commands and subcommands, but to modify all settings, the device must enter CONFIG\_UPDATE mode (see CONFIG\_UPDATE Mode), which stops device operation while settings are being updated. After the update is completed, the operation is restarted using the new settings. CONFIG\_UPDATE mode is only available in FULLACCESS mode.

The BQ76905 device implements a key-access scheme to transition between SEALED and FULLACCESS modes. Changing from SEALED to FULLACCESS requires that a unique set of keys be sent to the device through subcommands. Refer to the *BQ76905 Technical Reference Manual* for more details.

#### 7.4 Device Hardware Features

#### 7.4.1 Voltage ADC

The BQ76905 integrates a delta-sigma voltage ADC that is multiplexed between measurements of cell voltages, an internal temperature sensor, an external thermistor, as well as performs measurements of the voltage at the VC5 pin, the internal 1.8-V LDO voltage, and the VSS rail (the latter two are for diagnostic purposes). The BQ76905 device supports measurements of individual differential cell voltages in a series configuration, ranging from 2-series cells to 5-series cells. Each cell voltage measurement is a differential measurement of the voltage between two adjacent cell input pins, such as VC1–VC0, VC2–VC1, and so on. The cell voltage measurements are processed based on trim and calibration corrections and then reported in a 16-bit resolution using units of 1 mV.

The ADC takes its input from the ADC multiplexer and generates a high-speed digital data stream, which is digitally filtered to produce a 24-bit output. The ADC uses the 262.144-kHz LFO clock as its sampling clock. The digital filter includes programmable decimation rates, which result in data generated at different intervals and with differing resolutions. The effective resolution (defined as the resolution such that the data exhibits 1-sigma variation with  $\pm$ 1-LSB) of the ADC conversions changes as the decimation rate changes, with effective resolution increasing as the output rate is reduced.



### 7.4.2 Coulomb Counter and Digital Filters

The BQ76905 device monitors pack current using a low-side sense resistor that connects to the SRP and SRN pins through an external RC filter, which should be connected such that a charging current will create a positive voltage on SRP relative to SRN. The differential voltage between SRP and SRN is digitized by an integrated delta-sigma coulomb counter ADC, which can digitize voltages over a  $\pm 200$ -mV range and uses multiple digital filters to provide optimized measurement of the instantaneous, averaged, and integrated current. The device supports a wide range of sense resistor values, with a larger value providing better resolution for the digitized result. The maximum value of the sense resistor should be limited to ensure the differential voltage remains within the  $\pm 200$ -mV range for system operation when the current measurement is desired. For example, a system with a maximum discharge current of 200 A during normal operation (not a fault condition) should limit the sense resistor to 1 m $\Omega$  or below.

Multiple digitized current values as well as an accumulated charge integration are available for readout over the serial communications interface, including two using separate hardware digital filters, CC1 and CC2. Further detail on the current measurements and charge integration results available are provided in Current Measurement and Charge Integration.

#### 7.4.3 Protection FET Drivers

The BQ76905 integrates low-side CHG and DSG FET drivers, which can directly drive low-side protection NFET transistors. The device supports both series and parallel FET configurations, providing FET body diode protection when configured for a series FET configuration, if one FET driver is on, and the other FET driver is off. When body diode protection is enabled, the DSG driver may be turned on to prevent FET damage if the battery pack is charging while a discharge inhibit fault condition is present. Similarly, the CHG driver may be turned on if the pack is discharging while a charge inhibit fault condition is present. These decisions depend on the detection of a current with an absolute value in excess of the programmable body diode threshold, which uses the coulomb counter current measurement for its decision.

The DSG pin is driven high when not blocked by command and when no related faults (such as UV, OTD, UTD, OCD1, OCD2, SCD, and select diagnostics) that are configured for autonomous control are present, or for body diode protection. The driver can be forced on by command, but the command only takes effect if configuration settings allow.

The DSG driver is designed to allow users to select an optimal resistance in series between the DSG pin and the DSG FET gate to achieve the desired FET rise and fall time per the application requirement and the choice of FET characteristics. When the DSG FET is turned off, the DSG pin drives low, and all overcurrent in discharge protections (OCD1, OCD2, SCD) are disabled to better conserve power. These resume operation when the DSG FET is turned on. Device configuration settings determine which protection autonomously controls the appropriate FET driver.

The CHG pin is driven high only when not blocked by command and when no related faults (OV, OTC, UTC, OCC, SCD, and select diagnostics) which are configured for autonomous control are present, or for body diode protection. The driver can be forced on by command, but the command only takes effect if configuration settings allow. Turning off the CHG pin has no influence on the overcurrent protection circuitry. The CHG FET driver actively drives the CHG pin high when enabled, and actively drives the pin low to approximately 0.5 V above the VSS voltage for about 100 µs when disabled, then allows the pin to settle to the PACK– voltage through the external CHG FET gate-source resistor. If a charger is attached to the pack while the CHG FET is disabled, the CHG pin can fall to a voltage as low as 25 V below the device VSS, per the device electrical specifications. Due to the 100 µs time interval during which CHG is actively pulled low, the time constant of the CHG drive circuit (made up of the driver effective resistance, any series resistance between the CHG pin and the CHG FET gate, and the FET gate capacitance) should be kept well below this level.

The BQ76905 includes PWM drive capability on the CHG and DSG FET drivers, which allows them to limit the average current flowing in a charge or discharge mode. The DSG FET driver actively drives the DSG pin high or low, based on the driver control, so can implement continual switching to turn on and off the DSG FET. If a charger is not attached, then the CHG driver can also implement continual switching in PWM mode. If a charger is attached with voltage significantly above the pack voltage, then the CHG FET gate voltage is generally driven



to approximately VSS + 0.5 V quickly, then settles to the lower PACK– voltage more slowly, depending on the system capacitance. See the *BQ76905 Technical Reference Manual* for more information.

#### 7.4.4 Voltage References

The BQ76905 device includes two voltage references, VREF1 and VREF2, with VREF1 used by the voltage ADC for voltage measurements except the external thermistor. VREF2 is used by the coulomb counter, the integrated 1.8-V LDO, and the internal oscillator. The value of VREF2 can be determined indirectly by the voltage ADC's measurement of the internal 1.8-V LDO voltage while using VREF1. This measurement is available through a command for diagnostic purposes. If this measurement result exceeds an allowed range, a diagnostic alert or fault is triggered (if enabled by settings).

#### 7.4.5 Multiplexer

The multiplexer connects various signals to the voltage ADC, including the individual differential cell voltage pins, the on-chip temperature sensor, the biased thermistor pin, the internal 1.8 V LDO voltage, the top-of-stack voltage, and the VSS pin voltage. The multiplexer input circuitry is customized to support the range and level of voltage required for each particular input.

#### 7.4.6 LDOs

The BQ76905 contains an integrated 1.8 V LDO (REG18) that provides a regulated 1.8 V supply voltage for the device's internal circuitry and digital logic. The supply current for this LDO is drawn from the BAT pin.

The device also integrates a programmable LDO (REGOUT) for external circuitry, such as a host processor or external transceiver circuitry. The REGOUT LDO takes its input from the REGSRC pin, which is generally expected to be connected to the top-of-stack, or the REGSRC voltage can be generated by a separate DC/DC converter in the system. The REGOUT LDO can provide an output current of up to 20 mA if thermal conditions permit.

The REGOUT LDO can be programmed to either remain disabled or power up automatically whenever the device exits SHUTDOWN mode, depending on OTP configuration. The LDO output voltage can be programmed to 1.8 V, 2.5 V, 3.0 V, 3.3 V, or 5.0 V by modifying configuration settings. When the REGOUT LDO is disabled and the device is in NORMAL, SLEEP, or DEEPSLEEP modes, its output is pulled to VSS with an internal resistance of approximately 2.5-k $\Omega$ . If the LDO is configured based on OTP settings to be powered, then at each later power-up the device will autonomously load the OTP settings and enable the LDO as configured, without requiring communications first.

The BQ76905 is designed to operate properly with a die temperature up to 110°C, therefore the system design must avoid drawing excessive current from the REGOUT LDO if it could result in the die temperature exceeding this level. For example, with a stack voltage of 22.5 V, and REGOUT programmed to an output voltage of 2.5 V, the device will dissipate approximately 400 mW when supplying 20 mA of load current. The package thermal impedance can be used to then calculate the resulting die temperature based on the maximum ambient temperature expected. If this exceeds the device's specified temperature range, the load current may need to be limited in the system.

The BQ76905 includes a die temperature monitor which detects if the die temperature exceeds approximately 120°C. If this occurs, the REGOUT LDO is disabled, and depending on configuration setting, the device will also enter SHUTDOWN mode. If the REGOUT LDO is disabled due to overtemperature (but the device is not shut down) and the die temperature reduces below the threshold, the REGOUT LDO will automatically power on again.

#### 7.4.7 Standalone Versus Host Interface

The BQ76905 can be configured to operate in a completely standalone mode, without any host processor in the system, or together with a host processor. If in standalone mode, the device can monitor conditions, control FETs based on threshold settings, and recover FETs when conditions allow, all without requiring any interaction with an external processor. If a host processor is present, the device can still be configured to operate fully autonomously, while the host processor can read measurements and exercise control as desired. Alternatively,



the device can be configured for manual host control, such that the device can monitor and provide a flag when a protection alert or fault has occurred, but will rely on the host to disable FETs. Using the device in standalone mode requires that all settings are programmed into the OTP by TI. This is only available for cases involving a significant shipment volume. Please contact your TI sales representative for information on this option.

The BQ76905 can also be entirely configured by a host processor writing all settings to the device's internal registers across the serial communications interface, without requiring any OTP programming. Using this approach, settings must be reloaded from the host each time the device is reset or enters SHUTDOWN mode and is restarted.

#### 7.4.8 ALERT Pin Operation

The BQ76905 includes functionality to generate an alarm signal at the ALERT pin, which can be used as an interrupt to a host processor. The ALERT pin is an open-drain pin which will be pulled low by the device whenever an alarm signal is generated. The alarm function includes a programmable mask, to allow the customer to decide which flags or events can trigger an alarm. The selected alarm flags remain latched until the host processor reads their status and clears the triggered alarm bits. The alarm mask can be changed during field operation, to mask or unmask individual flags from generating an alarm signal. The device also provides the unlatched, instantaneous value of each flag, in addition to the latched version. See the *BQ76905 Technical Reference Manual* for more details on this function.

#### 7.4.9 Low Frequency Oscillator

The low frequency oscillator (LFO) in the BQ76905 operates continuously while in NORMAL and SLEEP modes, and depending on setting is shutdown (except when needed) during DEEPSLEEP mode. The LFO runs at approximately 262.144 kHz during NORMAL mode, and reduces to approximately 32.768 kHz in SLEEP mode. The LFO is trimmed during manufacturing to meet the specified accuracy across temperature.

#### 7.4.10 I<sup>2</sup>C Serial Communications Interface

The I<sup>2</sup>C serial communications interface in the BQ76905 device acts as a target device and supports rates up to 400 kHz with an optional CRC check. The BQ76905 will initially power up by default in a mode determined by the OTP settings factory programmed by TI. The host can change the CRC mode setting while in CONFIG\_UPDATE mode, then the new setting will take effect upon exit of CONFIG\_UPDATE mode.

The I<sup>2</sup>C device address (as an 8-bit value including target address and R/W bit) is set by default as 0x10 (write), 0x11 (read), which can also be changed by the configuration setting.

The communications interface includes programmable timeout capability, with the internal I2C bus logic reset when an enabled timeout occurs. This is described in detail in the *BQ76905 Technical Reference Manual*.

An I<sup>2</sup>C write transaction is shown in  $\boxtimes$  7-2. Block writes are allowed by sending additional data bytes before the Stop. The I<sup>2</sup>C logic will auto-increment the register address after each data byte. The shaded regions show when the device may be clock stretching.





The CRC check is enabled by setting a data memory bit. When enabled, the CRC is calculated as follows:

- Note that the CRC is reset after each data byte and after each stop.
- In a single-byte write transaction, the CRC is calculated over the target address, register address, and data.
- In a block write transaction, the CRC for the first data byte is calculated over the target address, register address, and data. The CRC for subsequent data bytes is calculated over the data byte only.

The CRC polynomial is  $x^8 + x^2 + x + 1$ , and the initial value is 0.

When the target detects an invalid CRC, the I<sup>2</sup>C target will NACK the CRC, which causes the I<sup>2</sup>C target to go to an idle state.

⊠ 7-3 shows a read transaction using a Repeated Start. The shaded regions show when the device may be clock stretching.



図 7-3. I<sup>2</sup>C Read with Repeated Start

 $\boxtimes$  7-4 shows a read transaction where a Repeated Start is not used, for example if not available in hardware. For a block read, the controller ACK's each data byte except the last and continues to clock the interface. The I<sup>2</sup>C block will auto-increment the register address after each data byte. The shaded regions show when the device may be clock stretching.



#### ☑ 7-4. I<sup>2</sup>C Read Without Repeated Start

When enabled, the CRC for a read transaction is calculated as follows:

- Note that the CRC is reset after each data byte and after each stop.
- In a single-byte read transaction using a repeated start, the CRC is calculated beginning at the first start, so will include the target address, the register address, then the target address with read bit set, then the data byte.
- In a single-byte read transaction using a stop after the initial register address, the CRC is reset after the stop, so will only include the target address with read bit set and the data byte.
- In a block read transaction using repeated starts, the CRC for the first data byte is calculated beginning at the first start and will include the target address, the register address, then the target address with read bit set, then the data byte. The CRC for subsequent data bytes is calculated over the data byte only.
- In a block read transaction using a stop after the initial register address, the CRC is reset after the stop, so will only include the target address with read bit set and the first data byte. The CRC for subsequent data bytes is calculated over the data byte only.



The CRC polynomial is  $x^8 + x^2 + x + 1$ , and the initial value is 0.

When the controller detects an invalid CRC, the I<sup>2</sup>C controller will NACK the CRC, which causes the I<sup>2</sup>C target to go to an idle state.

For more information, see the BQ76905 Technical Reference Manual.

## 7.5 Measurement Subsystem

### 7.5.1 Voltage Measurement

The BQ76905 device integrates a voltage ADC which is multiplexed between measurements of cell voltages, an internal temperature sensor, the TS pin, and also performs measurements of the voltage at the VC5 pin, the internal 1.8 V LDO voltage, and the VSS rail (for diagnostic purposes). The BQ76905 device supports measurement of individual differential cell voltages in a series configuration, ranging from 2 series cells to 5 series cells. Each cell voltage measurement is a differential measurement of the voltage between two adjacent cell input pins, such as VC1-VC0, VC2-VC1, and so forth. The cell voltage measurements are processed based on trim corrections, and then reported in 16-bit resolution using units of 1 mV. The cell voltage measurements can support a recommended voltage range from -0.2 V to 5.5 V. The voltage ADC saturates at a level of 5 × VREF1 (approximately 6.06 V) when measuring cell voltages, although for best performance it is recommended to stay at a maximum input of 5.5 V.

### 7.5.1.1 Voltage ADC Scheduling

The BQ76905 voltage measurements are taken in a nested measurement loop that consists of multiple measurement slots. All active cell voltages are measured on each ADSCAN loop, then one slot is a "shared slot," which is used for different purposes (additional system and diagnostic measurements) on successive ADSCAN loops, resulting in a total of 3 (if two cells are active) to 6 (if 5 cells are active) slots per ADSCAN loop. The width of the measurement slots is programmable, which allows each ADSCAN to range from approximately 1.1 ms to approximately 18 ms during NORMAL mode, based on setting.

The schedule of measurements is different in SLEEP mode versus NORMAL mode, and there is also a special measurement schedule used after initial power-up or reset to provide a fast power-up for the system. The details of the remaining measurement loops and the differences versus operating mode are described in the *BQ76905 Technical Reference Manual*.

## 7.5.1.2 Unused VC Pins

If the BQ76905 device is used in a system with fewer than 5 series cells, specific cells must be used for connection to real cells, as shown in  $\pm$  7-1. The unused cell inputs should be shorted out on the circuit board. The device only measures and reports data for those cells designated as real cells.

| ax 7-1. Cen Usage   |                                                     |                                                       |  |  |  |
|---------------------|-----------------------------------------------------|-------------------------------------------------------|--|--|--|
| NUMBER OF CELL USED | CELL CONNECTIONS                                    | SHORTED CONNECTIONS                                   |  |  |  |
| 5                   | VC5–VC4A, VC4B–VC3A, VC3B–VC2, VC2–<br>VC1, VC1–VC0 | VC4A–VC4B, VC3A–VC3B                                  |  |  |  |
| 4                   | VC5–VC4A, VC4B–VC3A, VC2–VC1, VC1–<br>VC0           | VC4A–VC4B, VC3A–VC3B, VC3B–VC2                        |  |  |  |
| 3                   | VC5–VC4A, VC2–VC1, VC1–VC0                          | VC4A–VC4B, VC4B–VC3A, VC3A–VC3B,<br>VC3B–VC2          |  |  |  |
| 2                   | VC5–VC4A, VC1–VC0                                   | VC4A–VC4B, VC4B–VC3A, VC3A–VC3B,<br>VC3B–VC2, VC2–VC1 |  |  |  |

表 7-1. Cell Usage

The unused cell input pins should be shorted to adjacent cell input pins, as shown in  $\boxtimes$  7-5 for a 4-s configuration.

It is also important to note that the range of voltages supported by the different VC pins differs depending on the pin. For example, pins VC4A, VC4B, and VC5 can only support measurements if their pin voltage is greater than or equal to 2 V. Thus, if implementing a 2-s system using the top and bottom cell input pins, the upper cell



voltage may not be measured correctly if the lower cell voltage drops below 2 V, since then VC4A would be below 2 V.



## 図 7-5. Connecting an Unused Cell Input Pin

The device data memory must be configured to specify which cell inputs are used for actual cells. The device uses this information to disable cell voltage protections associated with inputs which are not used. Voltage measurements for inputs used for real cells are reported in 16-bit format (in units of mV). See the *BQ76905 Technical Reference Manual* for further details.

#### 7.5.1.3 General Purpose ADCIN Functionality

The TS pin on the BQ76905 device can be used for general purpose ADC input (ADCIN) measurement, if not being used for temperature measurement of a thermistor. When used for ADCIN functionality, the internal bandgap reference is used by the ADC, and the input range of the ADC is limited to 1.8 V. The digital fullscale range of the ADC is effectively 1.6667 × VREF1, which is approximately 2.02 V during normal operation.

The data memory settings control whether the TS pin is used for a thermistor or as a general purpose ADC input. The resulting measurement of the TS pin is available in units of 16-bit ADC counts.

#### 7.5.2 Current Measurement and Charge Integration

The BQ76905 device monitors pack current using a low-side sense resistor that connects to the SRP and SRN pins through an external RC filter, which should be connected such that a charging current will create a positive voltage on SRP relative to SRN. The differential voltage between SRP and SRN is digitized by an integrated coulomb counter ADC, which can digitize voltages over a  $\pm 200$  mV range and uses multiple digital filters to provide optimized measurement of the instantaneous and integrated current. The device supports a wide range of sense resistor values, with a larger value providing better resolution for the digitized result. The maximum value of sense resistor should be limited to ensure the differential voltage remains within the  $\pm 200$ -mV range for system operation when current measurement is desired. For example, a system with maximum discharge current of 200 A during normal operation (not a fault condition) should limit the sense resistor to 1 m $\Omega$  or below.

The SRP and SRN pins can also support higher positive voltages relative to VSS, such as may occur during overcurrent or short circuit in discharge conditions, without damage to the device, although the current is not accurately digitized in this case. For example, a system with a  $1-m\Omega$  sense resistor and the Short Circuit in



Discharge protection threshold programmed to a 500-mV level would trigger an SCD protection fault when a discharge current of 500 A was detected.

The coulomb counter integrates two hardware digital filters (CC1 and CC2), which each provides a separate digital output. The CC2 digital filter generates a 24-bit raw output and has programmable timing and resolution output, with the output rate also affecting the resolution of the conversion. The effective resolution (defined as the resolution such that the data exhibits 1-sigma variation with  $\pm$ 1-LSB) of the coulomb counter conversions increases with longer timing between output data. The setting options when the coulomb counter is in full power mode are 366 µs (which results in 13-bit effective resolution), 732 µs (14-bit effective resolution), 1.46 ms (15-bit effective resolution), or 2.93 ms (16-bit effective resolution). This output rate is set using data memory configuration bits. In addition, the coulomb counter supports a low power mode, which operates at a 16 times slower rate than the settings listed above, with similar resolution performance at each setting, but drawing only 4 µA rather than about 60 µA at full power.

The CC1 filter generates a 16-bit current measurement that is used for charge integration and other decision purposes, with one output generated every 250 ms when the device is operating in NORMAL mode and the coulomb counter in full power mode, or one output every 4 seconds when the device is operating in low power mode.

The integrated passed charge (from integration of the CC1 processed result) is available as a 48-bit value, which includes the upper 16 bits of accumulated charge as the integer portion, the lower 32 bits of accumulated charge as the fractional portion, and a 32-bit accumulated time over which the charge has been integrated in units of seconds. The accumulated charge integration and timer can be reset by a command from the host over the digital communications interface. Note that the charge and time are not integrated while in SLEEP mode.

See the *BQ76905 Technical Reference Manual* for more details on current measurement, charge integration, and their associated programmable settings.

#### 7.5.3 Internal Temperature Measurement

The BQ76905 device integrates the capability to measure its internal die temperature by digitizing the difference in internal transistor base-emitter voltages. This voltage is measured periodically as part of the measurement loop and is processed to provide a reported temperature value available through the digital communications interface.

The internal temperature is also compared to a programmable protection threshold to implement a die overtemperature protection. In response to this protection, the device can be configured to disable FETs and optionally enter SHUTDOWN mode. For more information on this, refer to the Internal Overtemperature Protection section in the *BQ76905 Technical Reference Manual*.

#### 7.5.4 Thermistor Temperature Measurement

The BQ76905 device supports measurement of an external thermistor on the TS pin. The device includes an internal 20-k $\Omega$  pullup resistor to bias the thermistor during measurement. The TS pin can be selected for thermistor measurement or general purpose ADCIN measurement using a data memory setting.

When the pin is selected for thermistor measurement, the internal pullup resistor is used to bias the pin during the measurement. In order to provide a high precision result, the device uses the same 1.8 V internal LDO voltage for the ADC reference as is used for biasing the thermistor pullup resistor, thereby implementing a ratiometric measurement that removes the error contribution from the LDO voltage level. Because the pullup resistor is only enabled during the pin measurement, it is recommended to limit the capacitance at this node to reduce the effect of incomplete settling when the pullup resistor is biased. The capacitance is recommended to stay below 4 nF when in highest resolution mode, or 500 pF when in highest speed mode.

If the pin is selected for general purpose ADCIN measurement, the pullup resistor is not enabled during measurement, and the ADC uses VREF1 for its reference when measuring the pin.

The data is reported in units of 16-bit ADC counts. The fullscale digital value reflects an analog input level of its reference  $\times$  5 / 3. So when the TS pin is measuring a thermistor in ratiometric mode using the 1.8V internal



regulator for its reference, the 16-bit LSB is 1.8 V × 5 / 3 / 32768  $\cong$  91.55 µV. When the TS pin is measuring in ADCIN mode using the VREF1 reference, the 16-bit LSB is VREF1 × 5 / 3 / 32768  $\cong$  61.80 µV.

#### 7.5.5 Factory Trim and Calibration

The BQ76905 device includes factory trim for the cell voltage ADC measurements, the stack measurement, the internal die temperature measurement, and the current measurements, in order to optimize the measurement performance even if no further calibration is performed by the customer. The trim information is used to correct the raw ADC readings before they are reported as 16-bit values after processing. The current measurement trim is performed to provide units of mA assuming a  $1-m\Omega$  external sense resistor is used, although this can be modified by the user if different units are desired. The trimmed offset and gain values can be modified by the user in order to perform calibration on the customer production line, to further optimize performance in the system. For further details, see the *BQ76905 Technical Reference Manual*.

#### 7.6 Protection Subsystem

#### 7.6.1 Protections Overview

The BQ76905 integrates an extensive primary protection subsystem which can monitor a variety of parameters, initiate protective actions, and autonomously recover based on conditions. The device also includes a wide range of flexibility, such that the device can be configured to monitor and initiate protective action, but with recovery controlled by the host processor, or such that the device only monitors and alerts the host processor whenever conditions warrant protective action, but with action and recovery fully controlled by the host processor.

The protection subsystem includes a suite of individual protections which can be individually enabled and configured, including cell undervoltage and overvoltage, overcurrent in charge, two separate overcurrent in discharge protections, short circuit current in discharge, cell overtemperature and undertemperature in charge and discharge, internal die overtemperature, and a host processor communication watchdog timeout. The overcurrent in charge and discharge and short circuit in discharge protections are based on comparator decisions, while the remaining protections (such as those involving cell voltage, temperature, and host watchdog) are based on ADC measurement or logic operation. The device integrates NFET drivers for low-side CHG and DSG protection FETs, which can be configured in a series or parallel configuration, and can also be used in pulse-width modulation mode to manually implement precharge or predischarge functionality.

#### 7.6.2 Primary Protections

The BQ76905 integrates a broad suite of protections for battery management and provides the capability to enable individual protections, as well as to select which protections will result in autonomous control of the FETs. See the *BQ76905 Technical Reference Manual* for detailed descriptions of each protection function. The primary protection features include:

- Cell Undervoltage Protection
- Cell Overvoltage Protection
- Cell Open Wire Protection
- Overcurrent in Charge Protection
- Overcurrent in Discharge Protection (two tiers)
- Short Circuit in Discharge Protection
- Current Protection Latch
- Undertemperature in Charge Protection
- Undertemperature in Discharge Protection
- Overtemperature in Charge Protection
- Overtemperature in Discharge Protection
- Internal Overtemperature Protection
- Host Watchdog Fault Protection

The device also includes additional diagnostic checks which can also result in autonomous control of the FETs, depending on configuration settings.



### 7.6.3 CHG Detector

The BQ76905 provides a signal that indicates if the CHG pin voltage is above a level of approximately 2 V. The raw value of this flag can be read through the communications interface, and an alarm can be generated on the ALERT pin whenever the debounced version of this flag changes state, based on device settings. This flag can be used by the system to assist in recovery from a current fault condition.

When a current fault occurs in a system, such as a short circuit event, the device will generally disable its DSG FET and maybe also the CHG FET, depending on settings. The device can be configured to wait a programmed delay then reenable the FETs. If the short circuit condition is still present, then a new fault will be triggered, and the FETs disabled again. If a short persists, this cycle of periodically recovering and retriggering a fault can continue indefinitely, which is generally not acceptable.

An alternative is to only allow a limited number of retries, then to disable further retries after that limit is reached. This capability is supported using the Current Protection Latch. This avoids the indefinite cycle of retries, but then may render the pack unusable after retries are stopped.

If the pack is removable, such as in a power tool, then another option is to keep the FETs disabled until the pack has been removed from the system. In this case, if the CHG driver is disabled and a charger is not connected, then the CHG pin will be pulled up to the PACK+ voltage while a load is connected, resulting in the CHG Detector signal being asserted. When the pack is removed from the system (and the charger is still not connected), then the CHG pin will generally fall to near the BAT- voltage level, resulting in the CHG Detector signal being deasserted. A host processor within the battery pack can then use this signal to trigger recovery of the pack.

Note that the use of this CHG Detector for load removal is dependent on the system configuration and may not be usable in all cases. Thus, it is important for the pack designer to evaluate whether it will be applicable to the system or not. For more information on the CHG Detector, see the *BQ76905 Technical Reference Manual*.

#### 7.6.4 Cell Open-Wire Protection

The BQ76905 device supports detection of a broken connection between a cell in the pack and the cell attachment to the PCB containing the BQ76905 device. Without this check, the voltage at the cell input pin of the BQ76905 device remains on the board-level capacitor, leading to incorrect voltage readings. The cell open-wire detection in the BQ76905 device operates by enabling a small current source from each cell to VSS at programmable intervals. If a cell input pin is floating due to an open-wire condition, this current discharges the capacitance, causing the voltage at the pin to slowly drop. This drop in voltage eventually triggers a protection fault on that particular cell and the cell above it.

The cell open-wire current is enabled at a periodic interval set by configuration register. This provides programmability in the average current drawn from  $\approx$ 5.4 nA to  $\approx$ 1.1 µA, based on the typical current level of 55 µA. See the *BQ76905 Technical Reference Manual* for more details.

| 注意的意思。这些问题,我们就能能能能能能能能能能能能能能能能能能能能能能能能能能能能能能能能能能能能                                          |  |
|---------------------------------------------------------------------------------------------|--|
| The cell open-wire check can create a cell imbalance, so select the settings appropriately. |  |

#### 7.6.5 Diagnostic Checks

The BQ76905 includes several measurements and checks for diagnostic purposes. Some of these trigger a protection fault, but they generally do not include an alert phase with programmable delay period. They immediately trigger a fault when they are detected. They are not all autonomously recoverable, but some can be manually recovered using a subcommand sent by the host. For more details on each diagnostic, see the *BQ76905 Technical Reference Manual*.

**VREF1 vs. VREF2 Check**—The device performs a regular comparison of the two internal voltage references and can trigger a fault if the result is outside an acceptable range. This is implemented using a measurement of the internal 1.8 V LDO voltage (which is based on VREF2) with the ADC using VREF1 for its reference.



**VSS Check** —The device also includes a regular measurement of the VSS voltage as part of the measurement loop, comparing the resulting value to the expected value, in order to implement the VSSF Diagnostic Protection.

**Stack Check** — The device includes a regular measurement of the top-of-stack (TOS) voltage as part of the measurement loop. This measurement can be used by the host to compare with the sum of the individual differential cell voltage measurements, with a significant difference possibly indicating some type of malfunction.

**REGOUT Check** —The REGOUT LDO generates a flag if an error is detected, such as the regulator is in short circuit current limit. When detected, the device triggers the REGOUT Diagnostic Fault and can disable FETs based on settings.

**LFO Integrity Check** —The device integrates a special hardware block that monitors if the LFO stops oscillating or drops significantly in frequency versus its expected value. If this is detected, the device immediately transitions into SHUTDOWN mode.

**Internal Factory Trim Check** —The device includes a check of the digital trim and setting information within the device at initial power up or after any full reset. If an error is detected during this check, the device immediately transitions to SHUTDOWN mode.

**Hardware Overtemperature Detector** —The device integrates a hardware overtemperature detection circuit, which determines when the die temperature passes an excessive temperature of approximately 120°C. If this detector triggers, the device automatically begins the sequence to enter SHUTDOWN, based on the configuration setting.

#### 7.7 Cell Balancing

The BQ76905 supports passive cell balancing by bypassing the current of a selected cell using either integrated bypass switches between cells or external bypass FET switches. Balancing must be initiated and controlled manually from a host processor. For further details, see the *BQ76905 Technical Reference Manual*.

Adjacent as well as non-adjacent cells may be balanced. Balancing is controlled through a subcommand from the host. When balancing is initiated, the device starts a timer and will begin balancing the specified cells for up to 20 seconds. The timer is reset if a new balancing subcommand is issued. This is included as a precaution, in case the host processor initiated balancing but then stopped communication with the BQ76905, so that balancing would not continue indefinitely. The host can also use the subcommand to disable balancing earlier when desired. When the subcommand is read, it reports a bit mask of which cells are being actively balanced.

The device can be configured to block balancing from being initiated while the pack is in SEALED mode, if balancing is not intended to be utilized. The device can also be configured to disable balancing if the thermistor temperature or die temperature exceed programmable thresholds. The customer should carefully analyze the thermal effect of the balancing on the device in system. Based on the planned ambient temperature of the device during operation and the thermal properties of the package, the maximum power should be calculated that can be dissipated within the device and still ensure operation remains within the recommended operating temperature range. The cell balancing configuration can then be determined such that the device power remains below this level by reducing the number of cells being balanced simultaneously, or by reducing the balancing current of each cell by appropriate selection of the external resistance in series with each cell.

Due to the current that flows into the cell input pins on the BQ76905 while balancing is active, the measurement of cell voltages and evaluation of cell voltage protections by the device is modified during balancing. Balancing is temporarily disabled during the regular measurement loop while cell voltages or the top of stack voltage is being measured by the ADC. This occurs on every measurement loop, and so can result in significant reduction in the average balancing current that flows. To help alleviate this, the device includes configuration bits to slow the measurement loop speed when cell balancing is active, which thereby increases the average balancing current. When the measurement loop is slowed, the response time to cell overvoltage or undervoltage conditions is also slowed accordingly.



# 7.8 Device Operational Modes

#### 7.8.1 Overview of Operational Modes

The BQ76905 device supports four operational modes, to support optimized features and power dissipation, with the device able to transition between modes either autonomously or controlled by a host processor.

- NORMAL mode: In this mode, the device performs frequent measurements of system current, cell voltages, internal and thermistor temperature, and various other voltages, operates protections as configured, and provides data and status updates. Battery protections are enabled, and the FET drivers are typically enabled (in the absence of any protection fault).
- SLEEP mode: In this mode, the device performs measurements, calculations, and data updates at adjustable time intervals. Between the measurement intervals, the device is operating in a reduced power stage to minimize total average current consumption. Battery protections are still enabled, and the FET drivers are typically enabled (in the absence of any protection fault).
- DEEPSLEEP mode: In this mode, the FET drivers are disabled, all battery protections are disabled, and no current or voltage measurements are taken. The REGOUT LDO can be kept powered, in order to maintain power to external circuitry, such as a host processor. Communications using I<sup>2</sup>C are still active.
- SHUTDOWN mode: The device is completely disabled (including the internal 1.8 V and REGOUT LDOs), the CHG and DSG FETs are both disabled, all battery protections are disabled, and no measurements are taken. This is the lowest power state of the device, which may be used for shipment or long-term storage. All register settings are lost when in SHUTDOWN mode.

The device also includes a CONFIG\_UPDATE mode, which is used for parameter updates. Transitioning between operational modes is shown in  $\boxtimes$  7-6.



#### 図 7-6. BQ76905 Operational Power Modes

#### 7.8.2 NORMAL Mode

NORMAL mode is the highest performance mode of the device, in which the device is making regular measurement of voltage, current, and temperature, the LFO (low frequency oscillator) is operating, and the internal processor powers up (as needed) for data processing and control. Full battery protections are operating,



based on device configuration settings. Measurements of cell voltages, current, temperature, and other parameters are taken continuously, with timing determined by settings.

The device will generally be in NORMAL mode whenever any active charging or discharging is underway. When the current measurement falls below a programmable current threshold, the system is considered in relax mode, and the device can autonomously transition into SLEEP mode, depending on the configuration. The device includes a current wake detector, which will trigger the device to exit SLEEP mode and return to NORMAL mode if a current in excess of a programmable threshold is detected.

#### 7.8.3 SLEEP Mode

SLEEP mode is a reduced functionality state that can be optionally used to reduce power dissipation when there is little or no system load current or charging in progress, but still provides voltage at the battery pack terminals to keep the system alive. At initial power up, the configuration setting determines whether the device can enter SLEEP mode. After initialization, SLEEP mode can be allowed or disallowed using subcommands. The device includes a status bit, available through a command, which indicates whether the device is presently in SLEEP mode.

When the magnitude of the current measurement falls below a programmable current threshold, the system is considered in relax mode, and the device will autonomously transition into SLEEP mode, if settings permit. During SLEEP mode, comparator-based protections operate the same as during NORMAL mode. Measurements of current, voltage, and temperature are taken using the ADC and coulomb counter at programmable intervals.

The device will exit SLEEP mode if a protection fault occurs, or current begins flowing, or through a subcommand. The current is checked approximately every 2.44 ms and, if it exceeds a programmable level in magnitude, the device transitions back to NORMAL mode.

The device also includes a 10-second hysteresis on the SLEEP mode entrance to avoid the device quickly entering and exiting SLEEP mode based on a dynamic load. After transitioning from SLEEP mode to NORMAL mode, the device does not enter SLEEP mode again for 10 seconds unless overridden by a subcommand. For more details, see the *BQ76905 Technical Reference Manual*.

#### 7.8.4 DEEPSLEEP Mode

The BQ76905 integrates a DEEPSLEEP mode, which is a low power mode that allows the REGOUT LDO to remain powered, but disables most other subsystems. In this mode, the protection FETs are all disabled, so no voltage is provided at the battery pack terminals. All protections are disabled, and all voltage, current, and temperature measurements are disabled.

DEEPSLEEP mode can be entered through a subcommand sent by the host. The device will exit DEEPSLEEP mode and return to NORMAL mode if directed through a subcommand or upon a rising edge on the TS or VC0 pins. In addition, if the BAT pin voltage falls below  $V_{PORA} - V_{PORA\_HYS}$  while in DEEPSLEEP mode, the device will transition to SHUTDOWN mode.

When the device exits DEEPSLEEP mode and returns to NORMAL mode, it first completes a startup measurement loop and evaluates conditions relative to enabled protections, to ensure that conditions are acceptable to proceed. This may take approximately 8 ms plus the time for the measurement loop to complete.

The REGOUT LDO will maintain its power state when entering DEEPSLEEP mode. The LFO may be disabled during DEEPSLEEP mode based on setting. If disabled, it is wakened by I<sup>2</sup>C communications, which may result in a longer than normal clock stretch before the device responds to communications.

#### 7.8.5 SHUTDOWN Mode

SHUTDOWN mode is the lowest power mode of the BQ76905, which can be used for shipping or long-term storage. In this mode, the device loses all register state information, the internal logic is powered down, the protection FETs are all disabled, so no voltage is provided at the battery pack terminals. All protections, voltage, current, and temperature measurements are disabled, and no communications are supported. When the device exits SHUTDOWN, it reads parameters stored in OTP (which is programmed by TI), which effectively sets the



default values for settings. After device power-up, settings can then be changed by the host writing device registers.

The device can enter SHUTDOWN mode when directed by the host through a subcommand. It can also be configured to enter SHUTDOWN mode automatically based on the top-of-the-stack voltage or the minimum cell voltage. The shutdown based on cell voltage does not apply to cell input pins not used for actual cells.

While the BQ76905 is in NORMAL mode or SLEEP mode, the device can also be configured to enter SHUTDOWN mode if the internal temperature measurement exceeds a programmable threshold.

When the device is wakened from SHUTDOWN, it requires approximately 10 ms for the internal circuitry to power up, load settings from OTP memory, perform initial measurements, evaluate those relative to enabled protections, and then enable FETs if conditions and settings allow.

The BQ76905 integrates a hardware overtemperature detection circuit, which determines when the die temperature passes an excessive temperature of approximately 120°C. If this detector triggers, the device automatically begins the sequence to enter SHUTDOWN, based on the configuration setting.

The BQ76905 wakes from SHUTDOWN if a voltage is applied at the TS or VC0 pins above a level of approximately 1.2 V. If the shutdown sequence is initiated, but the device detects the wakeup criteria is present, then the device stays in a "soft shutdown" state until the wakeup criteria is removed. While in a "soft shutdown," FETs are disabled, and protections and measurements are stopped. The device exits the "soft shutdown" when conditions allow the device to continue into SHUTDOWN mode. The host can stop the entry into SHUTDOWN mode through commands, and the device restarts operation with a full reset.

#### 7.8.6 CONFIG\_UPDATE Mode

The BQ76905 uses a special CONFIG\_UPDATE mode to make changes to the data memory settings. If changes were made to the data memory settings while the normal measurement and protection functions were in operation, it could result in unexpected operation or consequences if settings used by the logic changed in the midst of operation. Changes to the data memory settings should generally only be done on the customer manufacturing line or in an offline condition, such as immediately after being powered from SHUTDOWN.

When in CONFIG\_UPDATE mode, the device stops normal operation and stops all measurements and protection monitoring. The host can then make changes to data memory settings. After changes are complete, the host then sends the command to exit CONFIG\_UPDATE mode, at which point the device restarts normal operation using the new data memory settings. For more information, see the *BQ76905 Technical Reference Manual*.



# 8 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 8.1 Application Information

The BQ76905 device can be used with 2-series to 5-series battery packs, supporting a top-of-stack voltage ranging from 3 V up to 27.5 V. To design and implement a comprehensive set of parameters for a specific battery pack, during development customers can use the Battery Management Studio (BQSTUDIO), which is a graphical user-interface tool installed on a PC. Using BQSTUDIO, the device can be configured for specific application requirements during development once the system parameters, such as fault trigger thresholds for protection, enable or disable of certain features for operation, configuration of cells, and more are known. This results in a "golden image" of settings that can then be programmed into the device registers.

### 8.2 Typical Application

A simplified application schematic for a 5-series battery pack is shown in BQ76905 5-Series Cell Typical Implementation (Simplified Schematic), using the BQ76905 together with an external secondary protector, a host microcontroller, and a communications transceiver. This configuration uses low-side CHG and DSG FETs in series. Several points to consider in an implementation are included below:

- Use a series diode at the BAT pin, together with a capacitor from the pin to VSS. These components allow
  the device to continue operating for a short time when a pack short circuit occurs, which may cause the topof-stack voltage to drop to approximately 0 V. In this case, the diode prevents the BAT pin from being pulled
  low with the stack, and the device continues to operate, drawing current from the capacitor. Generally,
  operation is only required for a short time, until the device detects the short circuit event and disables the
  DSG FET. A Schottky diode can be used if low voltage pack operation is needed, or a conventional diode can
  be used otherwise.
- The FET CHG and DSG drivers use the REGSRC pin for their supply, so the user may also prefer to include a diode between the top of stack and the REGSRC pin, similar to that used for the BAT pin. If any resistance (> 1 Ω) is included in series between the top of stack and the REGSRC pin, it is recommended to include a 1µF capacitor at the REGSRC pin to VSS. The REGSRC pin can be shorted to the BAT pin and a single diode used, but this may result in the BAT pin voltage dropping more rapidly during a short circuit event due to the increased loading of the REGOUT regulator drawing from the REGSRC pin.
- The recommended minimum voltage on the VC0 to VC3A pins extends down to -0.2 V, while the recommended minimum voltage on the VC4A, VC4B, and VC5 pins is limited to 2.0 V, relative to VSS. This restriction exists to ensure the specified cell voltage measurement accuracy.
- TI recommends using 100-Ω resistors in series with the SRP and SRN pins, and a 100 nF with optional 100 pF differential filter capacitance between the pins for filtering. The routing of these components, together with the sense resistor, to the pins should be minimized and fully symmetric, with all components recommended to stay on the same side of the PCB with the device. Capacitors connected from the pins to VSS can provide filtering of common mode transients from reaching the pins, but they may also have a slight impact on current measurement performance.
- The filter network connected between the sense resistor and the SRP and SRN pins introduces an analog filter delay that can be important when fast current protections are required, such as in determining the short circuit in discharge (SCD) time until FETs are disabled. If the delay introduced by this network is too long, the resistance and capacitance values can be reduced. This as a tradeoff of providing less analog filtering of high frequency components.
- Due to thermistors often being attached to cells and possibly needing long wires to connect back to the device, it may be helpful to add a capacitor from the thermistor pin to the device VSS. However, it is important to not use too large of a value of capacitor, because this affects the settling time when the thermistor is biased and measured periodically. A rule of thumb is to keep the time constant of the circuit < 5% of the



measurement time. When **Settings:Configuration:DA Config[IADCSPEED1:0]** = 0x0, the measurement time is approximately 3 ms. When using this speed setting, the time constant should generally be less than  $(20 \text{ k}\Omega) \times \text{C}$ , so a capacitor less than 7.5 nF is recommended. When using faster speed settings, the capacitor value should be reduced accordingly.



図 8-1. BQ76905 5-Series Cell Typical Implementation (Simplified Schematic)

A full schematic of a basic monitor circuit based on the BQ76905 for a 5-series battery pack is shown below.  $\boxtimes$  8-9 shows the board layout.





図 8-2. BQ76905 5-Series Cell Schematic Diagram—Monitor





## 図 8-3. BQ76905 5-Series Cell Schematic Diagram—Additional Circuitry

## 8.2.1 Design Requirements

| DESIGN PARAMETER                   | EXAMPLE VALUE                                                                              |
|------------------------------------|--------------------------------------------------------------------------------------------|
| Minimum system operating voltage   | 12.5 V                                                                                     |
| Cell minimum operating voltage     | 2.5 V                                                                                      |
| Series cell count                  | 5                                                                                          |
| Sense resistor                     | 1 mΩ                                                                                       |
| Thermistor in use                  | yes                                                                                        |
| Charge voltage                     | 21.25 V                                                                                    |
| Maximum charge current             | 6.0 A                                                                                      |
| Peak discharge current             | 40.0 A                                                                                     |
| Configuration settings             | programmed in registers during customer production                                         |
| Measurement speed                  | Set to highest resolution (2.93 ms per measurement)                                        |
| Protection subsystem configuration | Series FET configuration, device monitors, disables FETs upon fault, recovers autonomously |
| OV protection threshold            | 4.30 V                                                                                     |
| OV protection delay                | 369 ms (21 ADSCAN cycles)                                                                  |
| OV protection recovery hysteresis  | 100 mV                                                                                     |
| UV protection threshold            | 2.5 V                                                                                      |
| UV protection delay                | 141 ms (8 ADSCAN cycles)                                                                   |
| UV protection recovery hysteresis  | 100 mV                                                                                     |
| SCD protection threshold           | 80 mV (corresponding to a nominal 80 A, based on a 1-m $\Omega$ sense resistor)            |

44 資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2023 Texas Instruments Incorporated

| 表 8-1. BQ76905 Design Requirements (続き) |                                                                                 |  |  |  |  |  |
|-----------------------------------------|---------------------------------------------------------------------------------|--|--|--|--|--|
| DESIGN PARAMETER                        | EXAMPLE VALUE                                                                   |  |  |  |  |  |
| SCD protection delay                    | 45 ~ 60 μs                                                                      |  |  |  |  |  |
| OCD1 protection threshold               | 68 mV (corresponding to a nominal 68 A, based on a 1-m $\Omega$ sense resistor) |  |  |  |  |  |
| OCD1 protection delay                   | 10 ms                                                                           |  |  |  |  |  |
| OCD2 protection threshold               | 56 mV (corresponding to a nominal 56 A, based on a 1-m $\Omega$ sense resistor) |  |  |  |  |  |
| OCD2 protection delay                   | 81 ms                                                                           |  |  |  |  |  |
| OCC protection threshold                | 8 mV (corresponding to a nominal 8 A, based on a 1-m $\Omega$ sense resistor)   |  |  |  |  |  |
| OCC protection delay                    | 159 ms                                                                          |  |  |  |  |  |
| OTD protection threshold                | Code = 2592 (corresponding to $\sim 60^{\circ}$ C)                              |  |  |  |  |  |
| OTD protection delay                    | 2 seconds (23 FULLSCANs)                                                        |  |  |  |  |  |
| OTD protection recovery                 | Code = 2970 (corresponding to ~ $55^{\circ}$ C) for 2 seconds                   |  |  |  |  |  |
| OTC protection threshold                | Code = 3888 (corresponding to ~ 45°C)                                           |  |  |  |  |  |
| OTC protection delay                    | 2 seconds (23 FULLSCANs)                                                        |  |  |  |  |  |
| OTC protection recovery                 | Code = 4428 (corresponding to $\sim$ 40°C) for 2 seconds                        |  |  |  |  |  |
| UTD protection threshold                | Code = 15169 (corresponding to $\sim -20^{\circ}$ C)                            |  |  |  |  |  |
| UTD protection delay                    | 8 seconds (91 FULLSCANs)                                                        |  |  |  |  |  |
| UTD protection recovery                 | Code = 13398 (corresponding to $\sim -10^{\circ}$ C) for 2 seconds              |  |  |  |  |  |
| UTC protection threshold                | Code = 11319 (corresponding to $\sim 0^{\circ}$ C)                              |  |  |  |  |  |
| UTC protection delay                    | 5 seconds (57 FULLSCANs)                                                        |  |  |  |  |  |
| UTC protection recovery                 | Code = 10318 (corresponding to $\sim$ 5°C) for 2 seconds                        |  |  |  |  |  |
| Host watchdog timeout protection delay  | 5 seconds                                                                       |  |  |  |  |  |
| ALERT pin functionality                 | Used for alarm interrupt function                                               |  |  |  |  |  |
| REGOUT LDO Usage                        | Enabled with 3.3-V output                                                       |  |  |  |  |  |

## 表 8-1. BQ76905 Design Requirements (続き)

#### 8.2.2 Detailed Design Procedure

- Determine the number of series cells.
  - This value depends on the cell chemistry and the load requirements of the system. For example, to support a minimum battery voltage of 12 V using Li-CO<sub>2</sub> type cells with a cell minimum voltage of 3 V, at least 4-series cells are required.
  - For the correct cell connections, see セクション 7.5.1.2.
- Protection FET selection and configuration
  - The BQ76905 device is designed for use with low-side NFET protection
  - The configuration should be selected for series versus parallel FETs, which may lead to different FET selection for charge versus discharge direction.
  - These FETs should be rated for the maximum:
    - Voltage, which should be approximately 5 V (DC) to 10 V (peak) per series cell.
    - Current, which should be calculated based on both the maximum DC current and the maximum transient current with some margin.
    - Power Dissipation, which can be a factor of the RDS(ON) rating of the FET, the FET package, and the PCB design.
- Sense resistor selection
  - The resistance value should be selected to maximize the input range of the coulomb counter but not exceed the absolute maximum ratings, and avoid excessive heat generation within the resistor.
    - Using the normal maximum charge or discharge current, the sense resistor = 200 mV / 40.0 A = 5 m $\Omega$  maximum.
    - Considering a short circuit discharge current of 80 A, the recommended maximum SRP, SRN voltage of ≈0.75 V, and the maximum SCD threshold of 500 mV, the sense resistor should be below 500 mV / 80 A= 6.25 mΩ maximum.



- Further tolerance analysis (value tolerance, temperature variation, and so on) and PCB design margin should also be considered, so a sense resistor of 1 mΩ is suitable with a 50-ppm temperature coefficient and power rating of 1 W.
- The REGOUT is selected to provide the supply for an external host processor and the pullup supply for the I<sup>2</sup>C bus and ALERT pin, with output voltage selected for 3.3 V.
  - A 1  $\mu$ F or larger capacitor should be placed at the REGOUT pin.
  - The REGOUT draws its input current from the REGSRC pin. This pin is connected to PACK+ through a series diode and 10 Ω resistor, with a 1 µF capacitor to VSS placed at the REGSRC pin.

#### 8.2.3 Application Performance Plot

The scope plot below shows the response of the device to a short circuit in discharge (SCD) event and subsequent protection. The device is configured with SCD threshold = 10 mV and SCD delay of approximately 0  $\mu$ s to 15  $\mu$ s. A short circuit is applied through a 1-m $\Omega$  sense resistor. The input filter network on the SRP and SRN pins consists of 100- $\Omega$  resistors and a 100-nF differential capacitor, which results in a 20- $\mu$ s time constant. The *[SSA]* bit in *Alarm Status()* causes the ALERT pin to fall, which occurs between approximately 15  $\mu$ s and 30  $\mu$ s after the safety status is triggered and the DSG driver is disabled. The circuit included a 5.1-k $\Omega$  resistor between the DSG pin and the DSG FET gate.



# 図 8-4. Scope plot of SCD event and protection. Load current measured directly at the SRN-SRP pins, which includes an RC delay versus the voltage at the sense resistor.

### 8.2.4 Random Cell Connection Support

The BQ76905 device supports a random connection sequence of cells to the device during pack manufacturing. For example, cell-4 in a 5-cell stack might be first connected at the input terminals leading to pins VC4A/VC4B and VC3A/VC3B. Then, cell-2 may be connected at the input terminals leading to pins VC2 and VC1, and so on. It is not necessary to connect the negative terminal of cell-1 first at VC0. As another example, consider a cell stack that is already assembled and cells already interconnected to each other, then the stack is connected to the PCB through a connector, which is plugged or soldered to the PCB. In this case, the sequence order in which the connections are made to the PCB can be random in time, they do not need to be controlled in a



certain sequence. Before cells are attached, short pins VC3A and VC3B together, and short pins VC4A and VC4B together on the PCB.

There are some restrictions to how the cells are connected during manufacturing:

注 The cells in a stack cannot be randomly connected to any VC pin on the device, such as the lowest cell (cell-1) connected to VC5, while the top cell (cell-5) is connected to VC2, and so on. It is important to connect the cells in the stack in ascending pin order, with the lowest cell (cell-1) connected between VC1 and VC0, the next higher voltage cell (cell-2) connected between VC2 and VC1, and so on.

• The random cell connection support is possible due to high voltage tolerance on pins VC1–VC5.

注 VC0 has a lower voltage tolerance. This is because VC0 should be connected through the series cell input resistor to the VSS pin on the PCB, before any cells are attached to the PCB. Thus, the VC0 pin voltage is expected to remain close to the VSS pin voltage during cell attach. If VC0 is not connected through the series resistor to VSS on the PCB, then cells cannot be connected in random sequence.

Each of the VC1–VC5 pins includes a diode between the pin and the adjacent lower cell input pin (that is, between VC5 and VC4A, between VC4B and VC3A, and so on), which is reverse biased in normal operation. This means an upper cell input pin should not be driven to a low voltage while a lower cell input pin is driven to a higher voltage, since this would forward bias these diodes. During cell attach, the cell input terminals should generally be floating before they are connected to the appropriate cell. It is expected that transient current will flow briefly when each cell is attached, but the cell voltages will quickly stabilize to a state without DC current flowing through the diodes. However, if a large capacitance is included between a cell input pin and another terminal (such as VSS or another cell input pin), the transient current may become excessive and lead to device heating. Therefore, it is recommended to limit capacitances applied at each cell input pin to the values recommended in the specifications.

#### 8.2.5 Startup Timing

At initial power-up of the BQ76905 device from a SHUTDOWN state, the device progresses through a sequence of events before entering NORMAL mode operation. These are described in  $\frac{1}{25}$  8-2 for an example configuration, with approximate timing shown.

| STEP                                                  | COMMENT                                                                                                                                                                                         | APPROXIMATE TIME (RELATIVE TO<br>WAKEUP EVENT) |  |  |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|
| Wakeup event                                          | Either the TS pin or the VC0 pin is pulled up,<br>triggering the device to exit SHUTDOWN<br>mode                                                                                                | 0                                              |  |  |
| REGOUT powered                                        | Measured with the OTP programmed to 2.6 ms                                                                                                                                                      |                                                |  |  |
| First Cell-1 measurement completed                    | Data from first measurement of Cell-1 can be read back                                                                                                                                          | 3.2 ms                                         |  |  |
| INITCOMP, ADSCAN, and FULLSCAN<br>asserted (5 series) | Measured with the OTP programmed to<br>provide the INITCOMP and ADSCAN bits in<br>the Alarm signal on the ALERT pin<br>[CVADCSPEED1:0] = 0x0,<br>[IADCSPEED1:0] = 0x0,<br>[SSADCSPEED1:0] = 0x0 | 8.6 ms                                         |  |  |

### 表 8-2. Startup Sequence and Timing



| 表 8-2. Startup Sequence and Timing (続き) |                                                                                                                                              |                                                |  |  |  |  |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|
| STEP                                    | COMMENT                                                                                                                                      | APPROXIMATE TIME (RELATIVE TO<br>WAKEUP EVENT) |  |  |  |  |
| FETs enabled (5 series)                 | Measured with the OTP programmed to<br>autonomously enable FETs.<br>[CVADCSPEED1:0] = 0x0,<br>[IADCSPEED1:0] = 0x0,<br>[SSADCSPEED1:0] = 0x0 | 8.6 ms                                         |  |  |  |  |

⊠ 8-5 shows an example of an oscilloscope plot of a startup sequence with the device configured in OTP for a 5-series pack, with *[FET\_EN]* = 1 for autonomous FET control and providing the *[INITCOMP]* flag on the ALERT pin. The TS pin is pulled up to initiate device wakeup from SHUTDOWN. The TS pin voltage is shown in blue; the DSG pin voltage is shown in green.



☑ 8-5. Startup Sequence for a 5-Series Pack

### 8.2.6 FET Driver Turn-Off

The low-side CHG and DSG FET drivers operate differently when they are triggered to turn off their respective FET. The DSG driver includes an internal switch that drives the DSG pin toward the VSS pin level when the driver is disabled. The driver is specified with a maximum fall time into a 20-nF capacitive load, with 100- $\Omega$  series resistance between the DSG pin and the DSG gate. If the driver is used with a larger capacitive load, the fall time generally increases. The system designer can optimize the series resistance value based on the board components and DSG FET(s) used.

The external series gate resistor between the DSG pin and the DSG FET gate is used to adjust the speed of the turn-off transient. A low resistance (such as 100  $\Omega$ ) provides a fast turn-off during a short circuit event, but this can result in an overly large inductive spike at the top of stack when the FET is disabled. A larger resistor value (such as 1 k $\Omega$  or 4.7 k $\Omega$ ) reduces this speed and the corresponding inductive spike level.

The CHG FET driver discharges the CHG pin toward the VSS pin level, but it includes an additional series PFET in order to support voltages below VSS. This is generally needed when a pack is heavily discharged, for example, if cells in a 5S pack are at 2.5 V per cell, then PACK+ = 12.5 V relative to device VSS. Then if a charger is attached while the CHG FET is disabled and applies a full charge voltage across PACK+ relative to

PACK-, such as 4.3 V per cell, or 21.5 V for the 5S pack, this results in PACK– dropping to approximately –9 V relative to VSS. In order to keep the CHG FET disabled, its gate voltage must drop to near this –9 V level.

To support this type of case, the CHG FET driver in BQ76905 is designed to withstand voltages as low as -25 V (recommended) relative to the VSS pin voltage by including a series PFET at the pin, with its gate connected to VSS. When the CHG driver is disabled, the driver pulls the pin voltage downward. As the pin voltage nears VSS, the PFET is disabled, so the pin becomes high impedance. At this point, the external gate-source resistor on the CHG FET pulls the pin voltage lower to the PACK– level, keeping the CHG FET disabled.

Oscilloscope captures of CHG and DSG driver turn-off are shown below, with the pins driving the gates of CSD18532Q5B NFETs, which have a typical  $C_{iss}$  of 3900 pF. 🗵 8-6 shows the signals when using a 1.35-k $\Omega$  series gate resistor between the DSG pin and the FET gate, and a 2A load connected between PACK+ and PACK–.



# 図 8-6. Moderate Speed DSG FET Turn-Off, Using a 1.35-kΩ Series Gate Resistor, and a 2A Load between PACK+ and PACK–.

A slower turn-off case is shown in  $\boxtimes$  8-7, using a 4.5-k $\Omega$  series gate resistor, and a 2A load between PACK+ and PACK–.





### 図 8-7. A Slower Turn-Off Case Using a 4.5-kΩ Series Gate Resistor

A fast turn-off case is shown in  $\boxtimes$  8-8, in which a 100- $\Omega$  series gate resistor is used between the DSG pin and the FET gate.





#### 🖾 8-8. A Fast Turn-Off Case with a 100-Ω Series Gate Resistor

#### 8.2.7 Usage of Unused Pins

Some device pins may not be needed in a particular application. The manner in which each should be terminated in this case is described below.

| Pin            | Pin Name Recommendation |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|----------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1–5, 19,<br>20 | VC0-VC5                 | Cell inputs 1 and 5 should always be connected to actual cells, with cells connected between VC1 and VC0, and between VC4A and VC5. VC0 should be connected through a resistor and capacitor on the PCB to pin 11 (VSS). Pins VC3A and VC3B should be shorted together on the PCB. Pins VC4A and VC4B should be shorted together on the PCB. Pins related to unused cells (which may be cell 2 – cell 4, pins 1–3, 19, 20) should be shorted directly to an adjacent VC pin. All VC pins should be connected to either an adjacent VC pin or an actual cell (through R and C). |  |  |  |  |  |  |  |
| 6, 7           | SRP, SRN                | If not used, these pins should be connected to pin 11 (VSS).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| 8              | TS                      | If not used, this pin should be connected to pin 11 (VSS).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 9, 10          | DSG, CHG                | If not used, these pins should be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| 12, 13         | SCL, SDA                | If not used, these pins should be connected to pin 11 (VSS).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| 14, 15         | ALERT,<br>REGOUT        | If not used, these pins should be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| 16             | REGSRC                  | If the REGOUT regulator nor the CHG and DSG drivers are used, this pin should be connected to pin 17 (BAT).                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |

#### 表 8-3. Terminating Unused Pins

# 8.3 Power Supply Recommendations

The BQ76905 device draws its supply current from the BAT pin, which is typically connected to the top-of-thestack point through a series diode, to protect against any fault within the device resulting in unintended charging



of the pack. A series resistor and capacitor is included to lowpass filter fast variations on the stack voltage. During a short circuit event, the stack voltage may be momentarily pulled to a very low voltage before the protection FETs are disabled. In this case, the charge on the BAT pin capacitor temporarily supports the BQ76905 device's supply current to avoid the device losing power.

The REGSRC pin serves as the supply voltage for the integrated REGOUT customer regulator and for the CHG and DSG FET drivers. This pin can also be connected to the top of stack through a diode, to similarly allow the voltage to hold up longer during a short circuit event. If a diode or any series resistance (> 1  $\Omega$ ) is included between the top of stack and the REGSRC pin, a minimum 1-µF capacitor is recommended to be included at the REGSRC pin to VSS. It is also acceptable to short the REGSRC pin to the BAT pin, such that the same diode and filter circuit can support both pins. However, the system designer should consider the load on the REGOUT pin discharges the BAT capacitor faster in this case.

### 8.4 Layout

#### 8.4.1 Layout Guidelines

- The quality of the Kelvin connections at the sense resistor is critical. The sense resistor should have a temperature coefficient no greater than 50 ppm in order to minimize current measurement drift with temperature. Choose the value of the sense resistor to correspond to the available overcurrent and short-circuit ranges of the BQ76905 device. Parallel resistors can be used as long as good Kelvin sensing is ensured.
- In reference to the system circuitry, the following features require attention for component placement and layout: Differential Low-Pass Filter, and I<sup>2</sup>C communication.
- The BQ76905 device uses an integrating delta-sigma coulomb counter ADC for current measurements. For best performance, 100-Ω resistors should be included from the sense resistor terminals to the SRP and SRN inputs of the device, with a 0.1-µF filter capacitor placed across the SRP and SRN pins. Optional 0.1-µF filter capacitors can be added for additional noise filtering at each sense input pin to ground. All filter components should be placed as close as possible to the device, rather than close to the sense resistor, and the traces from the sense resistor routed in parallel to the filter circuit. A ground plane can also be included around the filter network to add additional noise immunity.
- These filter components between the sense resistor and the SRP and SRN terminals provide filtering of noise components, but they also introduce an RC time constant delay, nominally 20 µs using the two 100-Ω and single differential 0.1-µF components. If this delay introduces too much additional time into the response of the device to short circuit events, the filter time constant can be reduced, with the tradeoff of providing less filtering.
- The I<sup>2</sup>C clock and data pins have integrated ESD protection circuits; however, adding a Zener diode and series resistor on each pin provides more robust ESD performance.

### 8.4.2 Layout Example

An example circuit layout using the BQ76905 device in a 5-series cell design is described below. The design uses a 2.175-inch  $\times$  1.400-inch 2-layer circuit card assembly, with cell connections on the left edge, and pack connections along the bottom edge of the board. Wide trace areas are used, reducing voltage drops on the high current paths.

The board layout, which is shown in  $\boxtimes$  8-9 and  $\boxtimes$  8-10, includes spark gaps with the reference designator prefix *E*. These spark gaps are fabricated with the board and no component is installed.





図 8-9. BQ76905 Two-Layer Board Layout-Top Layer



図 8-10. BQ76905 Two-Layer Board Layout-Bottom Layer



# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For additional information, see the following related documents:

- BQ76905 Technical Reference Manual
- BQ76905 Evaluation Module User's Guide
- Battery Management Studio (bqStudio) Software

## 9.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jpのデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

# 9.3 サポート・リソース

テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。

### 9.4 Trademarks

テキサス・インスツルメンツ E2E<sup>m</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

### 9.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 9.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

#### **10 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2023 | *        | Initial Release |



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| BQ76905RGRR      | ACTIVE        | VQFN         | RGR                | 20   | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 110   | 76905                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **RGR 20**

# 3.5 x 3.5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RGR0020A**

# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGR0020A**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGR0020A**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated