









DAC82001

JAJSOA0A – SEPTEMBER 2022 – REVISED NOVEMBER 2022

DAC82001 16 ビット、低グリッチ、シングル・チャネル電圧出力、バッファ なし DAC

### 1 特長

- 16 ビット性能: 1LSB の DNL と 2LSB の INL
- 低グリッチ・エネルギー:0.5nV-s
- 高速セトリング:1µs

Texas

INSTRUMENTS

- 広い電源電圧範囲:2.7V~5.5V
- 広い基準電圧範囲:2.0V~V<sub>DD</sub>
- 低い消費電力:5.0V 時に 250µA
- 最大 50MHz の 3 線式シリアル・ペリフェラル・インター フェイス (SPI)
- リセット時にゼロ・スケールまたは中間スケールを出力

VDD

DAC

Register

Power On Reset

AGND 機能ブロック図

VREF

DAC

vout

- 1.62VのV<sub>IH</sub> (V<sub>DD</sub> = 5.5Vの場合)
- 温度範囲:-40℃~+85℃
- パッケージ:小型の 10 ピン WSON

## 2 アプリケーション

- オシロスコープ (DSO)
- バッテリ試験装置
- 半導体試験装置
- 超音波スキャナ

SYNC

SCLK

SDIN

RESET

RSTSEL

Logic

Interface

DAC

Buffer

• DC 電源、AC ソース、電子負荷

### 3 概要

DAC82001 は、バッファなしの電圧出力を備えた高精 度、低消費電力の、16ビット・シングル・チャネル D/A コン バータ (DAC) です。

DAC82001 は 3.3V および 5V 電源で動作し、1LSB の DNL、2LSB の INL という直線性を提供します。高精度 で、かつパッケージが小型であるため、本デバイスはゲイ ンおよびオフセット較正、電圧設定点生成、電源制御など のアプリケーションに非常に適しています。DAC82001 に はパワー・オン・リセット (POR) 回路が組み込まれていま す。このパワー・オン・リセット回路により、起動時の DAC 出力を (RSTSEL ピンのステータスに基づいて) 確実にゼ ロ・スケールまたは中間スケールに設定し、かつ有効なコ ードが本デバイスに書き込まれるまでそのスケールを維持 します。RESET ピンが Low にプルダウンされた後、すべ ての内部レジスタは非同期的にリセットされます。

DAC82001 は、最高 50MHz のクロック速度で動作する 多用途の 3 線式シリアル・ペリフェラル・インターフェイス (SPI)を使用しています。

#### パッケージ情報

| 部品番号     | パッケージ <sup>(1)</sup> | 本体サイズ (公称)      |
|----------|----------------------|-----------------|
| DAC82001 | DRX (WSON、10)        | 2.50mm × 2.50mm |

(1) 利用可能なパッケージについては、データシートの末尾にあるパ ッケージ・オプションについての付録を参照してください。



DAC82001 による、時間ゲイン補償 (TGC) 制御の生成



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



### **Table of Contents**

| 1 | 特長1                                   |
|---|---------------------------------------|
| 2 | アプリケーション1                             |
| 3 | 概要1                                   |
| 4 | Revision History                      |
| 5 | Pin Configuration and Functions       |
| 6 | Specifications4                       |
|   | 6.1 Absolute Maximum Ratings          |
|   | 6.2 ESD Ratings 4                     |
|   | 6.3 Recommended Operating Conditions4 |
|   | 6.4 Thermal Information4              |
|   | 6.5 Electrical Characteristics5       |
|   | 6.6 Timing Requirements               |
|   | 6.7 Timing Diagram6                   |
|   | 6.8 Typical Characteristics7          |
| 7 | Detailed Description11                |
|   | 7.1 Overview                          |
|   | 7.2 Functional Block Diagram 11       |
|   | 7.3 Feature Description12             |
|   |                                       |

| 7.4 Device Functional Modes                         | 13   |
|-----------------------------------------------------|------|
| 7.5 Programming                                     | . 14 |
| 7.6 Register Maps                                   | 15   |
| 8 Application and Implementation                    | 17   |
| 8.1 Application Information                         | . 17 |
| 8.2 Typical Applications                            | . 17 |
| 8.3 Power Supply Recommendations                    | 21   |
| 8.4 Layout                                          | .21  |
| 9 Device and Documentation Support                  | 22   |
| 9.1 Documentation Support                           | . 22 |
| 9.2 Receiving Notification of Documentation Updates | 22   |
| 9.3 サポート・リソース                                       | . 22 |
| 9.4 Trademarks                                      | . 22 |
| 9.5 Electrostatic Discharge Caution                 | 22   |
| 9.6 Glossary                                        | 22   |
| 10 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 22 |
|                                                     |      |

4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Cł | hanges from Revision * (September 2022) to Revision A (November 2022) | Page |
|----|-----------------------------------------------------------------------|------|
| •  | デバイスのステータスを事前情報 (プレビュー)から量産データ (アクティブ) に変更                            | 1    |



### **5** Pin Configuration and Functions



### 図 5-1. DRX (10-Pin WSON) Package, Top View

| PIN    |     | TVDE   | DESCRIPTION                                                                                                                                                                                |  |  |  |  |  |  |
|--------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME   | NO. |        | DESCRIPTION                                                                                                                                                                                |  |  |  |  |  |  |
| AGND   | 4   | Ground | Ground reference point for all circuitry on the device.                                                                                                                                    |  |  |  |  |  |  |
| NC     | 9   |        | Do not connect                                                                                                                                                                             |  |  |  |  |  |  |
| RESET  | 5   | Input  | Asynchronous reset. Active low. If $\overline{\text{RESET}}$ is low, all DAC channels reset either to zero-scale (RSTSEL = AGND) or to midscale (RSTSEL = V <sub>DD</sub> ).               |  |  |  |  |  |  |
| RSTSEL | 3   | Input  | Reset select pin.<br>DAC powers up to zero scale if RSTSEL = AGND.<br>DAC powers up to midscale if RSTSEL = V <sub>DD</sub> .                                                              |  |  |  |  |  |  |
| SCLK   | 6   | Input  | Serial interface clock of SPI.                                                                                                                                                             |  |  |  |  |  |  |
| SDIN   | 8   | Input  | Serial interface data input of SPI. Data are clocked into the input shift register on each falling edge of the SCLK pin.                                                                   |  |  |  |  |  |  |
| SYNC   | 7   | Input  | Serial data enable of SPI. Active low. This input is the frame-synchronization signal for the serial data. When the signal goes low, the serial interface input shift register is enabled. |  |  |  |  |  |  |
| VDD    | 1   | Power  | Analog supply voltage (2.7 V to 5.5 V)                                                                                                                                                     |  |  |  |  |  |  |
| VOUT   | 2   | Output | Analog output voltage from DAC                                                                                                                                                             |  |  |  |  |  |  |
| VREF   | 10  | Input  | This pin is the external reference input to the device.                                                                                                                                    |  |  |  |  |  |  |

#### 表 5-1. Pin Functions

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                      |                        | MIN  | MAX                   | UNIT |
|------------------|----------------------|------------------------|------|-----------------------|------|
|                  |                      | VDD to AGND            | -0.3 | 6                     |      |
| Vs               | Input voltage        | VREF to AGND           | -0.3 | V <sub>DD</sub> + 0.3 | V    |
|                  |                      | Digital inputs to AGND | -0.3 | V <sub>DD</sub> + 0.3 |      |
|                  | Output voltage, VC   | OUT to AGND            | -0.3 | V <sub>DD</sub> + 0.3 | V    |
|                  | Input current into a | ny digital pin         | -10  | 10                    | mA   |
| TJ               | Junction temperatu   | ire                    | -40  | 150                   | °C   |
| T <sub>stg</sub> | Storage temperatu    | re                     | -65  | 150                   | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | ±1500 | V    |
|                    | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                                | MIN  | NOM | MAX             | UNIT |
|------------------|------------------------------------------------|------|-----|-----------------|------|
| POWER SUPPLY     |                                                | ·    |     |                 |      |
| Vs               | Positive supply voltage to ground, VDD to AGND | 2.7  |     | 5.5             | V    |
| DIGITAL INPUTS   |                                                | ·    |     | •               |      |
| V <sub>IH</sub>  | Input high voltage                             | 1.62 |     |                 | V    |
| V <sub>IL</sub>  | Input low voltage                              |      |     | 0.45            | V    |
| REFERENCE INPUT  |                                                | •    |     |                 |      |
| V <sub>REF</sub> | Reference voltage to ground, VREF to AGND      | 2.0  |     | V <sub>DD</sub> | V    |
| TEMPERATURE      |                                                | •    | ·   | •               |      |
| T <sub>A</sub>   | Operating temperature                          | -40  |     | 85              | °C   |

#### 6.4 Thermal Information

|                       |                                              | DAC82001   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRX (WSON) | UNIT |
|                       |                                              | 10 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 99.7       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 49.9       | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 35.9       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.7        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 35.7       | °C/W |

(1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### **6.5 Electrical Characteristics**

all minimum and maximum values at  $T_A = -40^{\circ}$ C to +85°C and all typical values at  $T_A = 25^{\circ}$ C, 2.7 V  $\leq V_{DD} \leq 5.5$  V, 2.0 V  $\leq V_{REF} \leq 5.5$  V, AGND = 0 V, and digital inputs at VDD or AGND (unless otherwise noted)

|                  | PARAMETER                               | TEST CONDITIONS                                                                                                                                  | MIN   | TYP   | MAX              | UNIT             |  |
|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------------|------------------|--|
| STATIC PE        | ERFORMANCE                              | 1                                                                                                                                                |       |       |                  |                  |  |
|                  | Resolution                              |                                                                                                                                                  | 16    |       |                  | Bits             |  |
| INL              | Integral nonlinearity                   |                                                                                                                                                  | -2    | ±0.6  | 2                | LSB              |  |
| DNL              | Differential nonlinearity               |                                                                                                                                                  | -1    | ±0.5  | 1                | LSB              |  |
| TUE              | Total unadjusted error                  |                                                                                                                                                  | -0.06 | 0.04  | 0.06             | %FSR             |  |
|                  | Zero code error                         |                                                                                                                                                  | -2.6  | 0.5   | 2.6              | LSB              |  |
|                  | Zero code error temperature coefficient |                                                                                                                                                  |       | ±0.02 |                  | ppm/°C           |  |
|                  | Gain error                              |                                                                                                                                                  | -20   | 4     | 20               | LSB              |  |
|                  | Gain error temperature coefficient      |                                                                                                                                                  |       | ±0.1  |                  | ppm/°C           |  |
| OUTPUT O         | CHARACTERISTICS                         |                                                                                                                                                  |       |       |                  |                  |  |
| Vo               | Output voltage                          |                                                                                                                                                  | 0     |       | V <sub>REF</sub> | V                |  |
| Z <sub>O</sub>   | Output impedance                        |                                                                                                                                                  |       | 6.25  |                  | kΩ               |  |
| PSRR DC          | Power supply rejection ratio (dc)       | DAC at midscale; $V_{DD}$ = 5 V ±10%, $V_{REF}$ = 2.5 V                                                                                          |       | 5     |                  | μV/V             |  |
| DYNAMIC          | PERFORMANCE                             |                                                                                                                                                  |       |       | ľ                |                  |  |
| t <sub>s</sub>   | Output voltage settling time            | To 1/2 LSB of FS, $C_L$ = 10 pF                                                                                                                  |       | 1     |                  | μs               |  |
|                  | Output noise                            | DAC at midcode, 0.1 Hz to 10 Hz                                                                                                                  |       | 0.1   |                  | μV <sub>PP</sub> |  |
|                  | Output noise density                    | DAC at midcode, measured at 10 kHz                                                                                                               |       | 10    |                  | nV/√Hz           |  |
| SFDR             | Spurious free dynamic range             | 1-kHz sinusoid at DAC output (unbuffered,<br>full scale), DAC updated at 200 kSPS with<br>40-kHz low-pass filter, include up to 7th<br>harmonics |       | -96   |                  | dB               |  |
| THD              | Total harmonic distortion               | 1-kHz sinusoid at DAC output (unbuffered,<br>full scale), DAC updated at 200 kSPS with<br>40-kHz low-pass filter, include up to 7th<br>harmonics |       | -91   |                  | dB               |  |
| PSRR AC          | Power supply rejection ratio (ac)       | DAC at midscale, V <sub>REF</sub> = 2.5 V,<br>V <sub>DD</sub> = 5 V ±200 mV at 10 kHz                                                            |       | -72   |                  | dB               |  |
|                  | Code change glitch impulse              | ±1 LSB around major carry                                                                                                                        |       | 0.5   |                  | nV-s             |  |
|                  | Digital feedthrough                     |                                                                                                                                                  |       | 0.5   |                  | nV-s             |  |
|                  | Power on glitch magnitude               | C <sub>LOAD</sub> = 10 pF                                                                                                                        |       | 0.8   |                  | V                |  |
| VOLTAGE          | REFERENCE INPUT                         |                                                                                                                                                  |       |       |                  |                  |  |
|                  | Reference input voltage                 |                                                                                                                                                  | 2.0   |       | $V_{DD}$         | V                |  |
| Z <sub>REF</sub> | Reference input impedance               |                                                                                                                                                  | 5     |       |                  | kΩ               |  |
| C <sub>REF</sub> | Reference input capacitance             |                                                                                                                                                  |       | 75    |                  | pF               |  |
| DIGITAL I        | NPUTS                                   |                                                                                                                                                  |       |       |                  |                  |  |
|                  | Hysteresis voltage                      |                                                                                                                                                  |       | 0.4   |                  | V                |  |
|                  | Input current                           |                                                                                                                                                  | -5    |       | 5                | μA               |  |
|                  | Pin capacitance                         | Per pin                                                                                                                                          |       | 10    |                  | pF               |  |
| POWER            |                                         |                                                                                                                                                  |       |       |                  |                  |  |
|                  | Power-supply current                    | V <sub>DD</sub> = 3 V                                                                                                                            |       | 250   | 350              | uА               |  |
| -00.             |                                         | $V_{DD} = 5 V$                                                                                                                                   |       | 250   | 350              | μΑ               |  |
|                  | Power                                   | V <sub>DD</sub> = 3 V                                                                                                                            |       | 750   | 1050             | uW               |  |
|                  |                                         | $V_{DD} = 5 V$                                                                                                                                   |       | 1250  | 1750             | h. , .           |  |



### 6.6 Timing Requirements

all input signals are specified with  $t_R = t_F = 1 \text{ ns/V}$  and timed from a voltage level of  $(V_{IL} + V_{IH}) / 2.2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}$ ,  $V_{IH} = 1.62 \text{ V}$ ,  $V_{IL} = 0.15 \text{ V}$ ,  $2.0 \text{ V} \le V_{REF} \le 5.5 \text{ V}$ , and  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  (unless otherwise noted)

|                         |                                              | MIN | NOM | MAX | UNIT |
|-------------------------|----------------------------------------------|-----|-----|-----|------|
| f <sub>SCLK</sub>       | SCLK frequency                               |     |     | 50  | MHz  |
| t <sub>SCLKHIGH</sub>   | SCLK high time                               | 9   |     |     | ns   |
| t <sub>SCLKLOW</sub>    | SCLK low time                                | 9   |     |     | ns   |
| t <sub>SDIS</sub>       | SDIN setup                                   | 5   |     |     | ns   |
| t <sub>SDIH</sub>       | SDIN hold                                    | 10  |     |     | ns   |
| t <sub>SYNCS</sub>      | SYNC falling edge to SCLK falling edge setup | 13  |     |     | ns   |
| t <sub>SYNCH</sub>      | SCLK falling edge to SYNC rising edge        | 10  |     |     | ns   |
| t <sub>SYNCHIGH</sub>   | SYNC high time                               | 160 |     |     | ns   |
| t <sub>SYNCIGNORE</sub> | SCLK falling edge to SYNC ignore             | 15  |     |     | ns   |
| t <sub>DACWAIT</sub>    | Sequential DAC update wait time              | 1   |     |     | μs   |

### 6.7 Timing Diagram



図 6-1. Timing Diagram



### 6.8 Typical Characteristics





### 6.8 Typical Characteristics (continued)





### 6.8 Typical Characteristics (continued)





### 6.8 Typical Characteristics (continued)





### 7 Detailed Description

### 7.1 Overview

The DAC82001 device is a single-channel, unbuffered voltage output, 16-bit digital-to-analog converter (DAC) operating from a single 3.3-V to 5-V power supply. This converter provides 1-LSB DNL and 2-LSB INL linearity. With a 10-pF load, the output of the DAC82001 settles to  $\frac{1}{2}$  LSB of full scale at 1 µs. The glitch impulse of 1-LSB code change around major carry is 0.5 nV-s.

The device incorporates a power-on-reset circuit to make sure that the DAC output powers up at zero scale or midscale, depending on status of the RSTSEL pin, and remains at that scale until a valid code is written to the device. All internal registers are asynchronously reset after the RESET pin is pulled low. Similar to the power-on-reset, the RESET signal sets the DAC output to zero scale or midscale based on the status of the RSTSEL pin.

The digital interface of the DAC82001 uses a 3-wire serial peripheral interface (SPI) that operates at clock rates of up to 50 MHz.

### 7.2 Functional Block Diagram





### 7.3 Feature Description

### 7.3.1 Digital-to-Analog Converter (DAC) Architecture

The output channel in the DAC82001 device consists of a segmented R-2R architecture.  $\boxtimes$  7-1 shows a block diagram of the DAC architecture. The four MSBs of the 16-bit data word are decoded to drive 15 switches, E1 to E15. Each of these switches connects one of 15 matched resistors to either AGND or VREF. The remaining 12 bits of the data word drive switches S0 to S11 of a 12-bit voltage mode R-2R ladder network.



図 7-1. DAC82001 DAC Block Diagram

#### 7.3.1.1 DAC Transfer Function

The input data writes to the individual DAC data registers in straight binary format. After a power-on or a reset event, all DAC registers are set to zero code (RSTSEL = AGND) or midscale code (RSTSEL =  $V_{DD}$ ). The DAC transfer function is shown by  $\neq 1$ .

$$V_{OUT} = \frac{DAC_DATA}{2^N} \times V_{REF}$$
(1)

where:

- N = 16 (resolution in bits)
- DAC\_DATA = decimal equivalent of the binary code that is loaded to the DAC register (address 8h), DAC\_DATA ranges from 0 to 2<sup>N</sup> – 1
- $V_{REF}$  = DAC external reference voltage.  $V_{REF}$  ranges from 2.0 V to  $V_{DD}$

#### 7.3.1.2 DAC Register Structure

Data written to the DAC data registers are initially stored in the DAC buffer registers. The update mode of the DAC output is determined by the status of the DAC\_SYNC\_EN bit (address 2h).

In asynchronous mode (default, DAC\_SYNC\_EN = 0), a write to the DAC buffer register results in an immediate update of the DAC active register. The DAC output (VOUT pin) updates on the rising edge of SYNC.

In synchronous mode (DAC\_SYNC\_EN = 1), writing to the DAC buffer register does not automatically update the DAC active register. Instead, the update occurs only after a software LDAC trigger event. A software LDAC trigger generates through the LDAC bit in the TRIGGER register (address 5h).



#### 7.3.2 Power-On Reset (POR)

The DAC82001 device includes a power-on reset function that controls the output voltage at power up. After the  $V_{DD}$  supply has been established, a POR event is issued. The POR causes all registers to initialize to default values, and communication with the device is valid only after a 250-µs, power-on-reset delay. The default value for all DACs is zero code if RSTSEL = AGND, and midscale code if RSTSEL =  $V_{DD}$ . The DAC channel remains at the power-up voltage until a valid command is written to the channel.

When the device powers up, a POR circuit sets the device to the default mode.  $\boxtimes$  7-2 shows that the POR circuit requires specific V<sub>DD</sub> levels to make sure that the internal capacitors discharge and reset the device at power up. To make sure that a POR occurs, V<sub>DD</sub> must be less than 0.7 V for at least 1 ms. When V<sub>DD</sub> drops to less than 2.2 V but remains greater than 0.7 V (shown as the undefined region in  $\boxtimes$  7-2), the device may or may not reset under all specified temperature and power-supply conditions; in this case, initiate a POR. When V<sub>DD</sub> remains greater than 2.2 V, a POR does not occur.



☑ 7-2. Threshold Levels for the V<sub>DD</sub> POR Circuit

#### 7.3.3 Hardware Reset

The DAC output is asynchronously set to zero code if RSTSEL = AGND, and midscale code if RSTSEL =  $V_{DD}$ , immediately after the RESET pin is brought low. The RESET signal resets all internal registers, meaning all registers initialize to default values. Bring the RESET pin back to high before a write sequence starts. Similar to the POR delay, communication with the device is valid only after a 250-µs delay. The default value for the DAC channel remains at the reset voltage until a valid command is written to the channel. The RSTSEL pin can be reconfigured without a power cycle. The DAC output always reflects the current RSTSEL status when the RESET pin is pulled low.

#### 7.3.4 Software Reset

A device software reset event is initiated by writing the reserved code 0x1010 to the SOFT-RESET bits in the TRIGGER register (address 5h). A software reset initiates a POR event.

#### 7.4 Device Functional Modes

The DAC82001 has one mode of operation: normal.

In normal mode, the DAC82001 is fully operational. The device translates digital input or reset input to corresponding analog output.



### 7.5 Programming

### 7.5.1 Serial Peripheral Interface (SPI)

The DAC82001 is controlled through a 3-wire serial peripheral interface (SPI) using <u>SYNC</u>, SCLK, and SDIN. The serial interface operates at up to 50 MHz. The input shift register is 24-bits wide.

表 7-1 shows the SPI frame format.

|      | 表 /-1. SPI Frame Format |     |        |       |         |      |                                 |    |    |    |    |    |    |    |     |      |   |   |   |   |   |   |   |   |
|------|-------------------------|-----|--------|-------|---------|------|---------------------------------|----|----|----|----|----|----|----|-----|------|---|---|---|---|---|---|---|---|
| BIT  | 23                      | 22  | 21     | 20    | 19      | 18   | 17                              | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DESC | W                       | Reg | gister | Addre | ess - ( | Comm | nmand Byte 16-Bit MSB-Aligned E |    |    |    |    |    |    |    | DAC | Data |   |   |   |   |   |   |   |   |

Serial clock SCLK is a continuous or a gated clock. The first falling edge of  $\overline{SYNC}$  starts the operation cycle. When  $\overline{SYNC}$  is high, the SCLK and SDIN signals are blocked. The device internal registers are updated from the shift register on the rising edge of  $\overline{SYNC}$ .

#### 7.5.1.1 SYNC Interrupt

For SPI operation, the <u>SYNC</u> line stays low for at least 24 falling edges of SCLK, and the addressed DAC register updates on the <u>SYNC</u> rising edge. However, if the <u>SYNC</u> line is brought high before the 24th SCLK falling edge, this event acts as an interrupt to the write sequence. The shift register resets and the write sequence is discarded. As  $\boxtimes$  7-3 shows, the data buffer contents and the DAC register contents do not update, and the operating mode does not change.



☑ 7-3. SYNC Interrupt



### 7.6 Register Maps

### 7.6.1 Registers

| Offset | Register Description | Section          |  |  |  |  |  |  |  |  |
|--------|----------------------|------------------|--|--|--|--|--|--|--|--|
| 0h     | No Operation         | NOOP Register    |  |  |  |  |  |  |  |  |
| 2h     | Synchronization      | SYNC Register    |  |  |  |  |  |  |  |  |
| 5h     | Trigger              | TRIGGER Register |  |  |  |  |  |  |  |  |
| 8h     | DAC                  | DAC Register     |  |  |  |  |  |  |  |  |

#### 表 7-2. DAC82001 Registers

### 7.6.1.1 NOOP Register (offset = 0h) [reset = 0000h]

|    | 図 7- | 4. NOC | )P Reg | ister |  |
|----|------|--------|--------|-------|--|
| 40 |      |        | 7      |       |  |

| 15 | 14   | 13 | 12 | 11 | 10 | 9 | 8  | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|----|----|----|----|---|----|-----|---|---|---|---|---|---|---|
|    | NOOP |    |    |    |    |   |    |     |   |   |   |   |   |   |   |
|    |      |    |    |    |    |   | W- | -0h |   |   |   |   |   |   |   |

#### 表 7-3. NOOP Register Field Descriptions

| Bit  | Field | Туре | Reset | Description          |
|------|-------|------|-------|----------------------|
| 15-0 | NOOP  | W    | 0h    | No operation command |



### 7.6.1.2 SYNC Register (offset = 2h) [reset = 0000h]

|          | 凶 7-5. SYNC Register |    |    |    |    |   |   |   |   |   |   |   |                 |   |   |
|----------|----------------------|----|----|----|----|---|---|---|---|---|---|---|-----------------|---|---|
| 15       | 14                   | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2               | 1 | 0 |
| RESERVED |                      |    |    |    |    |   |   |   |   |   |   |   | DAC-SYNC-<br>EN |   |   |
| W-0h     |                      |    |    |    |    |   |   |   |   |   |   |   | W-0h            |   |   |

#### 表 7-4. SYNC Register Field Descriptions

| Bit  | Field       | Туре | Reset | Description                                                                                                                                                                                       |
|------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-1 | RESERVED    | W    | 0h    | These bits are reserved.                                                                                                                                                                          |
| 0    | DAC-SYNC-EN | W    | 0h    | When set to 1, the DAC output is set to update in response to an LDAC trigger (synchronous mode).<br>When cleared to 0, the DAC output is set to update immediately (asynchronous mode), default. |

### 7.6.1.3 TRIGGER Register (offset = 5h) [reset = 0000h]

### 🗵 7-6. TRIGGER Register

| 15       | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5 | 4       | 3         | 2 | 1 | 0 |
|----------|----|----|----|----|----|---|---|---|------|---|---------|-----------|---|---|---|
| RESERVED |    |    |    |    |    |   |   |   | LDAC |   | SOFT-RE | SET [3:0] |   |   |   |
| W-0h     |    |    |    |    |    |   |   |   | W-0h |   | W-      | 0h        |   |   |   |

#### 表 7-5. TRIGGER Register Field Descriptions

| Bit  | Field            | Туре | Reset | Description                                                                                                                 |
|------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| 15-5 | RESERVED         | W    | 0h    | These bits are reserved.                                                                                                    |
| 4    | LDAC             | W    | 0h    | Set this bit to 1 to synchronously load the DAC that is set to synchronous mode in the SYNC register. This bit self-resets. |
| 3-0  | SOFT-RESET [3:0] | W    | 0h    | When set to reserved code 1010, this bit resets the device to the default state. This bit self-resets.                      |

# 7.6.1.4 DAC Register (offset = 8h) [reset = 0000h when RSTSEL is logic low, or reset = 8000h when RSTSEL is logic high]

|                                                                     | 図 7-7. DAC Register |  |  |  |  |  |  |  |  |  |  |   |
|---------------------------------------------------------------------|---------------------|--|--|--|--|--|--|--|--|--|--|---|
| 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                               |                     |  |  |  |  |  |  |  |  |  |  | 0 |
|                                                                     | DAC-DATA [15:0]     |  |  |  |  |  |  |  |  |  |  |   |
| W-0000h when RSTSEL is logic low or 8000h when RSTSEL is logic high |                     |  |  |  |  |  |  |  |  |  |  |   |

#### 表 7-6. DAC Data Register Field Descriptions (8h)

| Bit  | Field           | Туре | Reset                                                                               | Description                                     |
|------|-----------------|------|-------------------------------------------------------------------------------------|-------------------------------------------------|
| 15-0 | DAC-DATA [15:0] | W    | 0000h when<br>RSTSEL is<br>logic low<br>or<br>8000h when<br>RSTSEL is<br>logic high | Data are MSB aligned in straight binary format. |



### 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

Generating accurate, stable, programmable dc voltages is a key requirement in most precision end equipment. The DAC82001 serves a wide range of end equipment, such as battery testers, communications equipment, factory automation and control, test and measurement. The DAC82001 tiny package, high resolution, fast settling, and simple interface makes this device an excellent choice for applications such as offset and gain control, arbitrary waveform generation (AWG), closed-loop control, and bipolar analog outputs. A wide variety of operational amplifiers can be used as output buffers for the DAC82002, allowing the user to choose components that best fit their design.

#### 8.2 Typical Applications

#### 8.2.1 Arbitrary Waveform Generator

Arbitrary waveform generation (AWG) circuits are common in test and measurement equipment. These circuits are used to generate ac waveforms for test applications. The key performance parameters in test and measurement circuits are total harmonic distortion and noise (THD+N), signal-to-noise ratio (SNR), and the update rate. 🛛 8-1 shows a basic example of an AWG circuit using the DAC82001.



図 8-1. Arbitrary Waveform Generator

#### 8.2.1.1 Design Requirements

- DAC output range: 0 V to 2.5 V
- THD+N at 1 kHz: < –91 dB</li>
- Update rate: 200 kHz

#### 8.2.1.2 Detailed Design Procedure

⊠ 8-1 shows a simplified circuit diagram of an arbitrary waveform generator. The DAC82001 specifies a THD+N of −91 dB at 1 kHz. The OPA328 provides a great balance between fast settling, bandwidth, and voltage and current noise. The buffer must have a negative voltage supply rail or an output offset to make sure the DAC output is not clipped. Attach two decoupling capacitors as close as possible to the VREF pin. Use 100 nF for the first capacitor to provide very good noise performance for the system. Use 47 pF for the second capacitor to allow for a good dynamic response performance that improves any code-to-code glitch. The REF5025 is a lownoise, very low-drift, precise voltage reference that generates a 2.5-V reference for this application.

Copyright © 2023 Texas Instruments Incorporated



### 8.2.1.3 Application Curves

 $\boxtimes$  8-2 shows the THD+N plot vs frequency of the buffer output using a 20-Hz to 20-kHz sine wave sweep with a DAC code range of 0x81FF ± 0x7E00 to prevent voltage clipping. A 40-kHz low-pass filter is also used in the measurement tool.



40-kHz low-pass filter



 $\boxtimes$  8-3 shows the FFT of the buffer output using a 1-kHz sine wave with a code range of 0x81FF ± 0x7E00 to prevent voltage clipping. 32768 bins, 8 averages, and a 40-kHz low-pass filter are also used in the measurement tool.



図 8-3. FFT Amplitude vs Frequency



#### 8.2.2 Bipolar Analog Output Configuration

Programmable logic circuits (PLCs) have analog output modules that typically output  $\pm 10$  V. This bipolar analog output circuit converts the unipolar DAC output to a bipolar  $\pm 10$ -V output. The key performance parameters of these circuits are noise and slew rate. The circuit can also be used to force voltage in semiconductor test applications.  $\boxtimes$  8-4 shows the example configuration using the DAC82001.



#### 🛛 8-4. Bipolar Analog Output Circuit

#### 8.2.2.1 Design Requirements

- DAC output range: 0 V to 2.5 V
- PLC analog output range: -10 V to +10 V
- Noise: < 3 µV/√Hz</li>
- Slew rate: > 1 V/µs

#### 8.2.2.2 Detailed Design Procedure

The OPA210 output buffer provides a balance between fast settling, bandwidth, voltage and current noise, and wide voltage rails. The buffer uses  $\pm 15$ -V voltage rails to make sure there is no voltage clipping. The REF5025 is a low-noise, very low-drift, precise voltage reference and is used to generate a stable 2.5-V reference for this application. To further reduce noise, use a 100-pF capacitor between the non-inverting input pin and the output of the OPA210.

#### 8.2.2.3 Application Curves

⊠ 8-5 shows the noise on the buffer output vs frequency using a 100-Hz to 1-MHz frequency sweep with a grounded reference to isolate the noise in the circuit.





⊠ 8-6 shows the output of the circuit rising from −10 V to +10 V, with the DAC starting at code 0x0000 and ending at code 0xFFFF. The measured slew rate is 2.5 V/µs. The REF5025 is used as a 2.5-V reference.



 $\boxtimes$  8-7 shows the output of the circuit falling from +10 V to -10 V, with the DAC starting at code 0xFFFF and

ending at code 0x0000. This measured slew rate is 2.5 V/µs. The REF5025 is used as a 2.5-V reference.



☑ 8-7. Bipolar Output Falling Slew Rate



### 8.3 Power Supply Recommendations

The DAC82001 operates within the specified V<sub>DD</sub> supply range of 2.7 V to 5.5 V. The DAC82001 does not require specific supply sequencing, but V<sub>REF</sub> must be less than V<sub>DD</sub>, as noted in the *Absolute Maximum Ratings*. The V<sub>DD</sub> supply must be well-regulated and low-noise. Switching power supplies and DC/DC converters often have high-frequency glitches or spikes riding on the output voltage. Digital components also create similar high-frequency spikes. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. To further minimize noise from the power supply, include a 1-µF to 10-µF capacitor and 0.1-µF bypass capacitor.

### 8.4 Layout

#### 8.4.1 Layout Guidelines

A precision analog component requires careful layout. The following list provides some insight into good layout practices.

- Bypass the VDD to ground with a low ESR ceramic bypass capacitor. The typical recommended bypass capacitance is 0.1-μF to 0.22-μF ceramic capacitor, with a X7R or NP0 dielectric.
- Bypass VREF to ground with low ESR ceramic bypass capacitors.
- Place power supplies and REF bypass capacitors close to the pins to minimize inductance and optimize performance.
- The output pin, VOUT, has relatively high impedance and is susceptible to high parasitic capacitance. Use short and direct traces when routing VOUT.

#### 8.4.2 Layout Example



図 8-8. Layout Example



### 9 Device and Documentation Support

### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation see the following: Texas Instruments, DAC82002EVM user's guide

### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DAC82001DRXR     | ACTIVE        | WSON         | DRX                | 10   | 3000           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 85    | D821                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
| f                           |  |

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC82001DRXR | WSON            | DRX                | 10   | 3000 | 178.0                    | 8.4                      | 2.75       | 2.75       | 0.95       | 4.0        | 8.0       | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Apr-2023



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC82001DRXR | WSON         | DRX             | 10   | 3000 | 205.0       | 200.0      | 33.0        |

# **DRX0010A**



# **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# DRX0010A

# **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **DRX0010A**

# **EXAMPLE STENCIL DESIGN**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated