













**DLP3030-Q1** 

JAJSF31B - NOVEMBER 2017 - REVISED JUNE 2019

# DLP3030-Q1 車載内装ディスプレイ用 0.3 インチ、WVGA DMD

# 1 特長

- 車載認証済み
- 対角 0.3 インチのマイクロミラー・アレイ
  - マイクロミラー・ピッチ:7.6µm
  - マイクロミラー傾斜角:±12°(フラット状態に対して)
  - 側面照明による効率の最適化
- WVGA (864 x 480) 解像度
- 偏光無依存の空間光変調器
  - LED またはレーザー光源と互換
  - 偏光ガラスで画像を表示可能
- 低消費電力: 105mW (標準値)
- 動作温度範囲: -40°C~105°C
- 熱効率 2.5℃/W の気密パッケージ
- JTAG バウンダリ・スキャンによりインシステム 検証が可能
- DLPC120-Q1 車載用 DMD コントローラと互換
- 78MHz DDR DMD インターフェイス

# 2 アプリケーション

- 広視野の拡張現実ヘッドアップ・ディスプレイ (HUD)
- 高解像度ヘッドライト
- 内装投影ディスプレイおよび照明

# 3 概要

DLP3030-Q1車載用DMDは、非常に広い視野または拡張現実機能を備え、長い焦点距離を必要とする、車載用ヘッドアップ・ディスプレイ(HUD)アプリケーションを主なターゲットとしています。このチップセットはLEDまたはレーザーとの組み合わせにより、NTSCカラー範囲の125%を超える飽和度の高い色を作成でき、24ビットRGBビデオ入力をサポートします。さらに、このチップセットによりダイナミック・レンジの広い高輝度(標準値15,000cd/m²)のHUDシステムや、温度により変化しない高速なスイッチングが可能になります。TIのリファレンス・デザインで使用されているように、5000:1を超える非常に高いダイナミック・レンジを実現でき、明るい日中と暗い夜間の両方の運転状況に対応できる、動作範囲の広い車載用HUDシステムが可能になります。

#### 製品情報(1)

| 型番 パッケージ |            | パッケージ     | 本体サイズ(公称)       |  |  |  |  |
|----------|------------|-----------|-----------------|--|--|--|--|
|          | DLP3030-Q1 | FYJ (149) | 22.30mm×32.20mm |  |  |  |  |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

## DLP® DLP3030-Q1のブロック・システム図



Copyright © 2017, Texas Instruments Incorporated



|   | ٠, |
|---|----|
| П |    |
|   | I  |

|   |                                                            |    | 7.4. Outland Burfamuses                                  | 07 |
|---|------------------------------------------------------------|----|----------------------------------------------------------|----|
| 1 | 特長1                                                        |    | 7.4 Optical Performance                                  |    |
| 2 | アプリケーション1                                                  |    | 7.5 DMD Image Quality Specification                      |    |
| 3 | 概要1                                                        |    | 7.6 Definition of Micromirror Landed-On/Landed-Off       |    |
| 4 | 改訂履歴2                                                      | _  | Cycle                                                    |    |
| 5 | Pin Configuration and Functions 4                          | 8  | Application and Implementation                           |    |
| 6 | Specifications7                                            |    | 8.1 Application Information                              |    |
| U | •                                                          |    | 8.2 Typical Application                                  | 29 |
|   | 6.1 Absolute Maximum Ratings                               |    | 8.3 Application Mission Profile Consideration            | 30 |
|   | 6.2 Storage Conditions 7                                   | 9  | Power Supply Recommendations                             | 31 |
|   | 6.3 ESD Ratings7                                           |    | 9.1 Power Supply Sequencing Requirements                 |    |
|   | 6.4 Recommended Operating Conditions 8                     | 10 | Layout                                                   |    |
|   | 6.5 Thermal Information                                    |    | 10.1 Layout Guidelines                                   |    |
|   | 6.6 Electrical Characteristics10                           |    | 10.2 Temperature Diode Pins                              |    |
|   | 6.7 Timing Requirements12                                  |    |                                                          |    |
|   | 6.8 Switching Characteristics                              |    | 10.3 Layout Example                                      |    |
|   | 6.9 System Mounting Interface Loads                        | 11 | , 1, 4,000                                               |    |
|   | 6.10 Physical Characteristics of the Micromirror Array. 17 |    | 11.1 デバイス・サポート                                           | 34 |
|   | 6.11 Optical Characteristics of the Micromirror Array 18   |    | 11.2 ドキュメントのサポート                                         | 35 |
|   | 6.12 Window Characteristics                                |    | 11.3 ドキュメントの更新通知を受け取る方法                                  | 35 |
|   |                                                            |    | 11.4 コミュニティ・リソース                                         | 35 |
| _ | , , ,                                                      |    | 11.5 商標                                                  | 35 |
| 7 | Detailed Description                                       |    | 11.6 静電気放電に関する注意事項                                       | 35 |
|   | 7.1 Overview                                               |    | 11.7 デバイスの取り扱い                                           |    |
|   | 7.2 Functional Block Diagram                               |    | 11.8 Glossary                                            |    |
|   | 7.3 Feature Description                                    | 12 |                                                          |    |
|   |                                                            |    | //*- /*/・/ / / ~ 、 ** ** ** ** ** ** ** ** ** ** ** ** * | 00 |

# 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

# Revision A (March 2018) から Revision B に変更

Page

| • | Added illumination overfill maximum allowable heat load specifications, table notes, and figure in <i>Recommended Operating Conditions</i>                                                   | 9    |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added calculation for array width and height with respect to number of active columns and rows in the Physical Characteristics of the Micromirror Array table                                | . 17 |
| • | Deleted axis-of-rotation specification from Optical Characteristics of the Micromirror Array table, as it was deemed unnecessary for customer designs                                        | . 18 |
| • | Deleted illumination overfill row and corresponding table note in the Window Characteristics table                                                                                           | . 19 |
| • | Changed description of illumination overfill in the <i>Illumination Overfill and Alignment</i> section and added reference to <i>Recommended Operating Conditions</i> overfill specification | . 27 |
| • | 追加「デバイスの取り扱い」セクション                                                                                                                                                                           | . 35 |
|   |                                                                                                                                                                                              |      |

# 2017年11月発行のものから更新

Page

| • | 製品ステータスを「事前情報」から「量産データ」に 変更                                                                     | 1  |
|---|-------------------------------------------------------------------------------------------------|----|
| • | パッケージ指定子を CPGA から FYJ に 変更                                                                      | 1  |
| • | Added comment to ground V <sub>CCH</sub> and V <sub>SSH</sub> pins                              | 6  |
| • | Changed maximum DMD storage temperature from 105°C to 125°C in Storage Conditions table         | 7  |
| • | Changed I <sub>OFFSET</sub> from 2.16 mA to 2.93 mA in <i>Electrical Characteristics</i> table  | 10 |
| • | Changed I <sub>RESET</sub> from 1.5 mA to -2.00 mA in <i>Electrical Characteristics</i> table   | 10 |
| • | Changed P <sub>OFFSET</sub> from 13.2 mW to 25.64 mW in <i>Electrical Characteristics</i> table | 11 |
|   | Changed Page from 37.3 mW to 37.95 mW in <i>Electrical Characteristics</i> table                | 11 |



#### www.ti.com

| • | Changed P <sub>RESET</sub> from 15.8 mW to 21.00 mW in <i>Electrical Characteristics</i> table   | 11 |
|---|--------------------------------------------------------------------------------------------------|----|
| • | Changed P <sub>TOTAL</sub> from 236.6 mW to 254.77 mW in <i>Electrical Characteristics</i> table | 11 |
| • | Added table note in Optical Parameters table                                                     | 18 |
| • | 変更「デバイスのマーキング」セクションのデバイスのマーキング番号                                                                 | 34 |



# 5 Pin Configuration and Functions

#### 149-Pin CPGA **Bottom View** 11 13 15 17 19 2 4 | 6 | 8 | 10 | 12 | 14 | 16 | 18 | 20 9999999999 9999999999 Т – R 00000000000000000000 000 Ρ $\bigcirc \bigcirc \bigcirc$ $\odot \odot \odot$ 000 Ν 000 000 Μ $\bigcirc$ 000 000 J $\odot \odot \odot$ $\bigcirc$ $\odot \odot \odot$ $\bigcirc$ Н $\odot \odot \odot$ 000 G - F $\odot \odot \odot$ $\bigcirc$ - E - D $\odot \odot \odot$ 000 000 $\bigcirc$ С $\odot \odot \odot$ 000 000000000 0000000000 – B 0000000000 - A 0000000

FYJ Package



**Pin Configurations and Functions** 

| P                   |                                                                                                                                                  | Pili Comigura                                       | ations and Functions                                                                                                                                                                                                     |                          |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|
| PIN                 |                                                                                                                                                  | I/O                                                 | DESCRIPTION                                                                                                                                                                                                              | TRACE, mm <sup>(1)</sup> |  |
| NAME                | NO.                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(0)             | F18                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(1)             | F20                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(2)             | G20                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(3)             | G19                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(4)             | H19                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(5) DATA(6)     | G18<br>J20                                                                                                                                       |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(8)             | H20                                                                                                                                              |                                                     | Data bus. Synchronous to rising edge and falling edge                                                                                                                                                                    |                          |  |
| DATA(7)             | J19                                                                                                                                              |                                                     | of DCLK.                                                                                                                                                                                                                 | 8.059                    |  |
| DATA(9)             | K18                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(10)            | K19                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(11)            | L20                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(12)            | L18                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(13)            | K20                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DATA(14)            | M18                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| DCLK                | N18                                                                                                                                              | LVCMOS input                                        | Data clock.                                                                                                                                                                                                              |                          |  |
| LOADB               | M20                                                                                                                                              | EVOIVIOS IIIput                                     | Parallel latch load enable. Synchronous to rising edge and falling edge of DCLK.                                                                                                                                         | 10.939                   |  |
| SCTRL               | N19                                                                                                                                              |                                                     | Serial control (sync). Synchronous to rising edge and falling edge of DCLK.                                                                                                                                              | 6.596                    |  |
| TRC                 | M19                                                                                                                                              | Toggle rate control. Synchronous to rising edge and |                                                                                                                                                                                                                          | 8.617                    |  |
| DAD_BUS             | A7                                                                                                                                               |                                                     | Reset control serial bus. Synchronous to rising edge of SAC_CLK.  Active low. Output enable signal for internal reset driver circuitry.  Rising edge on RESET_STROBE latches in the control signals.                     |                          |  |
| RESET_OEZ           | A5                                                                                                                                               |                                                     |                                                                                                                                                                                                                          |                          |  |
| RESET_STROBE        | A10                                                                                                                                              |                                                     |                                                                                                                                                                                                                          |                          |  |
| SAC_BUS             | В9                                                                                                                                               |                                                     | SAC_CLK.  Active low. Output enable signal for internal reset driver circuitry.  Rising edge on RESET_STROBE latches in the control signals.  Stepped address control serial bus. Synchronous to rising edge of SAC_CLK. |                          |  |
| SAC_CLK             | A8                                                                                                                                               |                                                     | Stepped address control clock.                                                                                                                                                                                           | 12.668                   |  |
| TCK                 | M2                                                                                                                                               |                                                     | JTAG clock.                                                                                                                                                                                                              | 10.489                   |  |
| TDI                 | N3                                                                                                                                               |                                                     | JTAG data input. Synchronous to rising edge of TCK. Bond pad connects to internal pull up resistor.                                                                                                                      | 11.04                    |  |
| TDO                 | М3                                                                                                                                               | LVCMOS output                                       | JTAG data output. Synchronous to falling edge of TCK. Tri-state failsafe output buffer.                                                                                                                                  | 10.067                   |  |
| TMS                 | R5                                                                                                                                               | LVCMOS input                                        | JTAG mode select. Synchronous to rising edge of TCK. Bond pad connects to internal pull up resistor.                                                                                                                     | 10.413                   |  |
| TEMP_MINUS          | T10                                                                                                                                              | Analog Input                                        | Calibrated temperature diode used to assist accurate                                                                                                                                                                     | N/A                      |  |
| TEMP_PLUS           | T11                                                                                                                                              | Analog Input                                        | temperature measurements of DMD die.                                                                                                                                                                                     | N/A                      |  |
| No Connect (Unused) | A3, A18, A19,<br>A20, B2, B10,<br>B18, B19, B20,<br>C1, C20, D18,<br>D19, D20, E18,<br>E19, E20, N20,<br>P20, R18, R19,<br>R20, T18, T19,<br>T20 | N/A                                                 | N/A                                                                                                                                                                                                                      | N/A                      |  |

<sup>(1)</sup> Propagation delay is 10.24 ps/mm for the DMD Series 450 ceramic package trace lengths.



# Pin Configurations and Functions (continued)

| PIN                                | PIN                                                                                                                                                                                                 |                |                                                                                                                                                                                     |                          |  |  |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|--|
| NAME                               | NO.                                                                                                                                                                                                 | I/O            | DESCRIPTION                                                                                                                                                                         | TRACE, mm <sup>(1)</sup> |  |  |
| V <sub>BIAS</sub> <sup>(2)</sup>   | F3, K3, L3                                                                                                                                                                                          |                | Power supply for positive bias level of mirror reset signal.                                                                                                                        | N/A                      |  |  |
| V <sub>CC</sub> <sup>(2)</sup>     | A9, A12, A14,<br>A16, B13, B16,<br>R12, R13, R16,<br>R17, T13, T14,<br>T16                                                                                                                          | Power          | Power supply for low voltage CMOS logic. Power supply for normal high voltage at mirror address electrodes. Power supply for offset level of mirror reset signal during power down. | N/A                      |  |  |
| V <sub>CCH</sub>                   | P3, R3, T3, T4,<br>T5, T6                                                                                                                                                                           | Connect to GND | Reserved pin.                                                                                                                                                                       | N/A                      |  |  |
| V <sub>OFFSET</sub> <sup>(2)</sup> | D1, E1, M1, N1                                                                                                                                                                                      |                | Power supply for high voltage CMOS logic. Power supply for stepped high voltage at mirror address electrodes. Power supply for offset level of mirror reset signal.                 | N/A                      |  |  |
| V <sub>REF</sub> <sup>(2)</sup>    | B11, B12                                                                                                                                                                                            |                | Power supply for low voltage CMOS DDR interface.                                                                                                                                    | N/A                      |  |  |
| V <sub>RESET</sub> <sup>(2)</sup>  | B3, C3, E3                                                                                                                                                                                          |                | Power supply for negative reset level of mirror reset signal.                                                                                                                       | N/A                      |  |  |
| Vss <sup>(2)</sup>                 | A6, A11, A13,<br>A15, A17, B4,<br>B5, B8, B14,<br>B15, B17, C2,<br>C18, C19, F1,<br>F2, F19, H1,<br>H2, H3, H18,<br>J18, K1, K2,<br>L19, N2, P18,<br>P19, R4, R14,<br>R15, T7, T9,<br>T12, T15, T17 | Power          | Common return for all power.                                                                                                                                                        | N/A                      |  |  |
| V <sub>SSH</sub>                   | P1, P2, R1, R2,<br>T1, T2                                                                                                                                                                           | Connect to GND | Reserved pin.                                                                                                                                                                       | N/A                      |  |  |
| RESERVED_BIM                       | T8                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_DT                        | R7                                                                                                                                                                                                  | Connect to GND | Bond pad connects to internal pull down resistor.                                                                                                                                   | N/A                      |  |  |
| RESERVED_RM                        | E2                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_R(0)                      | G1                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_R(1)                      | G2                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_R(2)                      | G3                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_R(3)                      | J1                                                                                                                                                                                                  | Do not connect | Bond pad connects to 250k pull down resistor.                                                                                                                                       | N/A                      |  |  |
| RESERVED_R(4)                      | J2                                                                                                                                                                                                  | Do not connect | Manufacturing test.                                                                                                                                                                 | N/A                      |  |  |
| RESERVED_R(5)                      | J3                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_R(6)                      | L1                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_R(7)                      | L2                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_PFE                       | R6                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_RA(0)                     | B6                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_RA(1)                     | D3                                                                                                                                                                                                  | 0              | Decide and account to internal will decomposite                                                                                                                                     | N/A                      |  |  |
| RESERVED_RA(2)                     | В7                                                                                                                                                                                                  | Connect to GND | Bond pad connects to internal pull down resistor.                                                                                                                                   | N/A                      |  |  |
| RESERVED_RS(0)                     | A4                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_RS(1)                     | D2                                                                                                                                                                                                  |                |                                                                                                                                                                                     | N/A                      |  |  |
| RESERVED_SO                        | R9                                                                                                                                                                                                  | Do not connect | Tri-state failsafe output buffer.                                                                                                                                                   | N/A                      |  |  |
| RESERVED_TP(0)                     | R8                                                                                                                                                                                                  |                | ·                                                                                                                                                                                   | N/A                      |  |  |
| RESERVED_TP(1)                     | R10                                                                                                                                                                                                 | Connect to GND | Manufacturing test.                                                                                                                                                                 | N/A                      |  |  |
| RESERVED_TP(2)                     | R11                                                                                                                                                                                                 |                | <b>3</b>                                                                                                                                                                            | N/A                      |  |  |

<sup>(2)</sup> The following power supplies are required to operate the DMD:  $V_{BIAS}$ ,  $V_{CC}$ ,  $V_{OFFSET}$ ,  $V_{RESET}$ ,  $V_{SS}$ .



# 6 Specifications

# 6.1 Absolute Maximum Ratings

See (1)

|                                                                                                  |                                                 | MIN  | MAX             | UNIT |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------|------|-----------------|------|
| SUPPLY VOLTAGE                                                                                   |                                                 |      | -               |      |
| V <sub>REF</sub>                                                                                 | LVCMOS logic supply voltage (2)                 | -0.5 | 4               | V    |
| V <sub>CC</sub>                                                                                  | LVCMOS logic supply voltage (2)                 | -0.5 | 4               | V    |
| V <sub>OFFSET</sub>                                                                              | Mirror electrode and HVCMOS voltage (2)         | -0.5 | 8.75            | V    |
| V <sub>BIAS</sub>                                                                                | Mirror electrode voltage                        | -0.5 | 17              | V    |
| V <sub>BIAS</sub> - V <sub>OFFSET</sub>                                                          | Supply voltage delta <sup>(3)</sup>             |      | 8.75            | V    |
| V <sub>RESET</sub>                                                                               | Mirror electrode voltage                        | -11  | 0.5             | V    |
| Input voltage: other Inputs                                                                      | See (2)                                         | -0.5 | $V_{REF} + 0.3$ | V    |
| f <sub>DCLK</sub>                                                                                | Clock frequency                                 | 60   | 80              | MHz  |
| I <sub>TEMP_DIODE</sub>                                                                          | Temperature diode current                       |      | 500             | μA   |
| ENVIRONMENTAL                                                                                    |                                                 |      |                 |      |
| Operating DMD array temperature (T <sub>ARRAY</sub> )<br>(monitored by TMP411-Q1 via DLPC120-Q1) | See <sup>(4)</sup> and Active Array Temperature | -40  | 105             | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Unless otherwise indicated, these are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

# 6.2 Storage Conditions<sup>(1)</sup>

Applicable for the DMD as a component or non-operating in a system.

|                  |                         | MIN | MAX | UNIT |
|------------------|-------------------------|-----|-----|------|
| T <sub>stg</sub> | DMD storage temperature | -40 | 125 | °C   |

<sup>(1)</sup> As a best practice, TI recommends storing the DMD in a temperature and humidity controlled environment.

# 6.3 ESD Ratings<sup>(1)</sup>

|                    |                                                 |                                                        |          | VALUE | UNIT |
|--------------------|-------------------------------------------------|--------------------------------------------------------|----------|-------|------|
|                    |                                                 | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (2) |          | ±2000 |      |
| V <sub>(ESD)</sub> | Charged-device model (CDM), per JESD22-C101 (3) | Charged devices model (CDM), per IESD22 C404 (3)       | All pins | ±500  | V    |
|                    |                                                 | Corner pins                                            | ±750     |       |      |

All CMOS devices require proper electrostatic discharge (ESD) handling procedures.

All voltage values are with respect to GND ( $V_{SS}$ ).  $V_{BIAS}$ ,  $V_{CC}$ ,  $V_{OFFSET}$ ,  $V_{REF}$ ,  $V_{RESET}$ , and  $V_{SS}$  are required to operate the DMD. To prevent excess current, the supply voltage delta  $|V_{BIAS} - V_{OFFSET}|$  must be less than or equal to 8.75 V.

Contact TI application engineering for more details about the DMD modeled use profile.

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.4 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                         |                                                                                               | MIN                    | NOM  | MAX                    | UNIT               |
|-----------------------------------------|-----------------------------------------------------------------------------------------------|------------------------|------|------------------------|--------------------|
| SUPPLY VOLTAG                           | E RANGE                                                                                       | <u>.</u>               |      |                        |                    |
| V <sub>REF</sub>                        | LVCMOS interface power supply voltage <sup>(1)</sup>                                          | 1.65                   | 1.8  | 1.95                   | V                  |
| V <sub>CC</sub>                         | LVCMOS logic power supply voltage <sup>(1)</sup>                                              | 2.25                   | 2.5  | 2.75                   | V                  |
| V <sub>OFFSET</sub>                     | Mirror electrode and HVCMOS voltage <sup>(1)</sup>                                            | 8.25                   | 8.5  | 8.75                   | V                  |
| V <sub>BIAS</sub>                       | Mirror electrode voltage                                                                      | 15.5                   | 16   | 16.5                   | V                  |
| V <sub>BIAS</sub> - V <sub>OFFSET</sub> | Supply voltage delta <sup>(2)</sup>                                                           |                        |      | 8.75                   | V                  |
| V <sub>RESET</sub>                      | Mirror electrode voltage                                                                      | -9.5                   | -10  | -10.5                  | V                  |
| V <sub>P</sub> VT+                      | Positive going threshold voltage                                                              | 0.4 × V <sub>REF</sub> |      | 0.7 × V <sub>REF</sub> | V                  |
| V <sub>N</sub> VT-                      | Negative going threshold voltage                                                              | 0.3 × V <sub>REF</sub> |      | 0.6 × V <sub>REF</sub> | V                  |
| V <sub>H</sub> ΔVT                      | Hysteresis voltage (Vp – Vn)                                                                  | 0.1 × V <sub>REF</sub> |      | 0.4 × V <sub>REF</sub> | V                  |
| I <sub>OH_TDO</sub>                     | High level output current @ Voh = 2.25 V, TDO, Vcc = 2.25 V                                   |                        |      | -2                     | mA                 |
| I <sub>OL_TDO</sub>                     | Low level output current @ Vol = 0.4 V, TDO, Vcc = 2.25 V                                     |                        |      | 2                      | mA                 |
| TEMPERATURE D                           | IODE                                                                                          | <u> </u>               |      |                        |                    |
| I <sub>TEMP_DIODE</sub>                 | Max current source into temperature diode (3)                                                 |                        |      | 120                    | μΑ                 |
| ENVIRONMENTAL                           | •                                                                                             | ·                      |      |                        |                    |
| ILL <sub>UV</sub> (4)                   | Illumination, wavelength < 395 nm                                                             |                        | 0.68 | 2.0                    | mW/cm <sup>2</sup> |
| ILL <sub>IR</sub>                       | Illumination, wavelength > 800 nm                                                             |                        |      | 10                     | mW/cm <sup>2</sup> |
| T <sub>ARRAY</sub>                      | Operating DMD array temperature (monitored by TMP411-Q1 via DLPC120-Q1) <sup>(5)</sup> (6)(7) | -40                    |      | 105                    | °C                 |

- $V_{BIAS}$ ,  $V_{CC}$ ,  $V_{OFFSET}$ ,  $V_{RESET}$ ,  $V_{SS}$  are required to operate the DMD. To prevent excess current, the supply voltage delta  $|V_{BIAS} V_{OFFSET}|$  must be less than or equal to 8.75 V. Temperature Diode is to allow accurate measurement of the DMD array temperature during operation.
- The maximum operation conditions for operating temperature and illumination UV shall not be implemented simultaneously. DMD active array temperature can be calculated as shown in Active Array Temperature section. Additionally, the DMD array temperature is monitored in the system using the TMP411-Q1 and DLPC120-Q1 as shown in the system block diagram.
- For applications that are higher brightness (> 1000 lumens) or underfill the active array optically, the TMP411-Q1 and temperature sensing diode are not sufficient to determine maximum array temperature. Contact TI Applications Engineering for array temperature calculation methods for this application.
- TI assumes a normal automotive operating profile without continuous operation at either minimum or maximum temperatures. Operating profile information for device duty cycle and temperature may be provided if requested.



# **Recommended Operating Conditions (continued)**

Over operating free-air temperature range (unless otherwise noted)

|              |                                                                                                                             | MIN | NOM | MAX | UNIT               |
|--------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------------------|
|              | Illumination overfill maximum allowable heat load on left and bottom sides of the aperture, $T_{ARRAY}$ < 75°C $^{(9)}$     |     |     | 26  | mW/mm <sup>2</sup> |
| ILLOVERFILL` | Illumination overfill maximum allowable heat load on left and bottom sides of the aperture, $T_{ARRAY} > 75^{\circ}C^{(9)}$ |     |     | 20  | mW/mm <sup>2</sup> |

- (8) See Illumination Overfill and Alignment section.
- (9) Heat load outside the aperture in the red areas shown in the figure below should not exceed the values listed in the table. These values assume a uniform distribution. For a non-uniform distribution, please contact TI Applications Engineering for additional information. Limited illumination area





#### 6.5 Thermal Information

|                    |                                                     | DLP3030-Q1 |      |
|--------------------|-----------------------------------------------------|------------|------|
| THE                | ERMAL METRIC <sup>(1)</sup>                         | FYJ (CPGA) | UNIT |
|                    |                                                     | 149 PINS   |      |
| Thermal resistance | Active area to test point 1 (TP1) <sup>(1)(2)</sup> | 2.5        | °C/W |

<sup>(1)</sup> The total heat load on the DMD is a combination of the incident light absorbed by the active area and electrical power dissipation of the array. See *Active Array Temperature* section. Optical systems should be designed to minimize the light energy falling outside the active array area since any additional thermal load in this area can significantly degrade the reliability of the device.

### 6.6 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted)(1)

|                     | PARAMETER                                | TEST CONDITIONS (2)         | MIN        | TYP MAX | UNIT |
|---------------------|------------------------------------------|-----------------------------|------------|---------|------|
| V                   | High lavel autout valence                | VCC = 2.25 V                | 4.7        |         | V    |
| V <sub>OH</sub>     | High level output voltage                | $I_{OH} = -8 \text{ mA}$    | 1.7        |         | V    |
| V                   | 115-st. 11(3)                            | VREF = 1.8 V                | 4.44       |         |      |
| V <sub>OH2</sub>    | High level output voltage <sup>(3)</sup> | $I_{OH} = -2 \text{ mA}$    | 1.44       |         | V    |
| V                   | Lave laved autout valtage                | VCC = 2.75 V                |            | 0.4     |      |
| V <sub>OL</sub>     | Low level output voltage                 | $I_{OL} = 8 \text{ mA}$     |            | 0.4     | V    |
| V                   | (3)                                      | VREF = 1.8 V                |            | 0.00    |      |
| V <sub>OL2</sub>    | Low level output voltage (3)             | $I_{OL} = 2 \text{ mA}$     |            | 0.36    | V    |
|                     |                                          | VREF = 1.95 V               | 40         |         |      |
|                     | Output high important                    | $V_{OL} = 0 V$              | -10        |         |      |
| l <sub>OZ</sub>     | Output high impedance current            | VREF = 1.95 V               |            | 40      | μA   |
|                     |                                          | V <sub>OH</sub> = VREF      |            | 10      |      |
|                     | (4)                                      | VREF = 1.95 V               | _          |         |      |
| I <sub>IL</sub>     | Low level input current <sup>(4)</sup>   | $V_I = 0 V$                 | <b>-</b> 5 |         | μA   |
|                     | High level input ourrent (4)             | VREF = 1.95 V               |            | 6       |      |
| I <sub>IH</sub>     | High level input current <sup>(4)</sup>  | V <sub>I</sub> = VREF       |            | 6       | μA   |
|                     | (5)                                      | VREF = 1.95 V               | -785       |         |      |
| I <sub>IL2</sub>    | Low level input current <sup>(5)</sup>   | $V_I = 0 V$                 | -/85       |         | μA   |
|                     | High level input current <sup>(5)</sup>  | VREF = 1.95 V               |            | 6       |      |
| I <sub>IH2</sub>    | night level input current                | $V_I = VREF$                |            | 6       | μA   |
| ı                   | Low level input current <sup>(6)</sup>   | VREF = 1.95 V               | -5         |         |      |
| I <sub>IL3</sub>    | Low level input current.                 | $V_I = 0 V$                 | _5         |         | μA   |
|                     | High level input current <sup>(6)</sup>  | VREF = 1.95 V               |            | 785     |      |
| I <sub>IH3</sub>    | night level input current                | $V_I = VREF$                |            | 765     | μA   |
| CURRENT             |                                          |                             |            |         |      |
| I <sub>REF</sub>    | Current at V <sub>REF</sub> = 1.95 V     | f <sub>DCLK</sub> = 80 MHz  |            | 2.80    | mA   |
| I <sub>cc</sub>     | Current at $V_{CC} = 2.75 \text{ V}$     | $f_{DCLK} = 80 \text{ MHz}$ |            | 59.90   | mA   |
| I <sub>OFFSET</sub> | Current at V <sub>OFFSET</sub> = 8.75 V  |                             |            | 2.93    | mA   |
| I <sub>BIAS</sub>   | Current at V <sub>BIAS</sub> = 16.5 V    |                             |            | 2.30    | mA   |
| I <sub>RESET</sub>  | Current at V <sub>RESET</sub> = −10.5 V  |                             |            | -2.00   | mA   |

<sup>(1)</sup> Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted.

<sup>(2)</sup> Thermal resistance assumes 16.3% optical overfill of the active array. Contact TI Applications Engineering for thermal resistance with an optically underfilled array.

<sup>(2)</sup> All voltage values are with respect to the ground pins (V<sub>SS</sub>).

<sup>3)</sup> Specification is for LVCMOS JTAG output pin TDO.

<sup>(4)</sup> Specification is for LVCMOS input pins, which do not have pull up or pull down resistors. See *Pin Configuration and Functions* section.

<sup>(5)</sup> Specification is for LVCMOS input pins which do have pull up resistors (JTAG: TDI, TMS). See *Pin Configuration and Functions* section.

<sup>6)</sup> Specification is for LVCMOS input pins which do have pull down resistors. See Pin Configuration and Functions section.



# **Electrical Characteristics (continued)**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                      | PARAMETER                                              | TEST CONDITIONS (2)        | MIN | TYP | MAX    | UNIT |
|----------------------|--------------------------------------------------------|----------------------------|-----|-----|--------|------|
| POWER <sup>(7)</sup> |                                                        |                            |     |     |        |      |
| P <sub>REF</sub>     | Power at V <sub>REF</sub> = 1.95 V                     | f <sub>DCLK</sub> = 80 MHz |     |     | 5.46   | mW   |
| P <sub>CC</sub>      | Power at $V_{CC} = 2.75 \text{ V}$                     | f <sub>DCLK</sub> = 80 MHz |     |     | 164.73 | mW   |
| P <sub>OFFSET</sub>  | Power at V <sub>OFFSET</sub> = 8.75 V                  |                            |     |     | 25.64  | mW   |
| P <sub>BIAS</sub>    | Power at V <sub>BIAS</sub> = 16.5 V                    |                            |     |     | 37.95  | mW   |
| P <sub>RESET</sub>   | Power at V <sub>RESET</sub> = −10.5 V                  |                            |     |     | 21.00  | mW   |
| P <sub>TOTAL</sub>   | Total power at nominal conditions                      | f <sub>DCLK</sub> = 80 MHz |     | 105 | 254.77 | mW   |
| CAPACITA             | NCE                                                    |                            |     |     | •      |      |
| C <sub>IN</sub>      | Input pin capacitance                                  | f = 1 MHz                  |     |     | 20     | pF   |
| C <sub>A</sub>       | Analog pin capacitance (TEMP_PLUS and TEMP_MINUS pins) | f = 1 MHz                  |     |     | 65     | pF   |
| C <sub>o</sub>       | Output pin capacitance                                 | f = 1  MHz                 |     |     | 20     | pF   |

<sup>(7)</sup> The following power supplies are all required to operate the DMD:  $V_{DD}$ ,  $V_{DDI}$ ,  $V_{OFFSET}$ ,  $V_{BIAS}$ ,  $V_{RESET}$ . All  $V_{SS}$  connections are also required.



# 6.7 Timing Requirements

Over Recommended Operating Conditions unless otherwise noted.

|                    | ecommended Operating Conditions unless otherwise noted.              | MIN  | NOM | MAX   | UNIT |
|--------------------|----------------------------------------------------------------------|------|-----|-------|------|
| DMD M              | IRROR AND SRAM CONTROL LOGIC SIGNALS                                 |      |     |       |      |
| tsu                | Setup time SAC_BUS low before SAC_CLK↑                               | 1.0  |     |       | ns   |
| Н                  | Hold time SAC_BUS low after SAC_CLK↑                                 | 1.0  |     |       | ns   |
| SU                 | Setup time DAD_BUS high before SAC_CLK↑                              | 1.0  |     |       | ns   |
| Н                  | Hold time DAD_BUS after SAC_CLK↑                                     | 1.0  |     |       | ns   |
| c                  | Cycle time SAC_CLK                                                   | 12.5 |     | 16.67 | ns   |
| W                  | Pulse width 50% to 50% reference points: SAC_CLK high or low         | 5.0  |     |       | ns   |
| R                  | Rise time 20% to 80% reference points: SAC_CLK                       |      |     | 2.5   | ns   |
| F                  | Fall time 80% to 20% reference points: SAC_CLK                       |      |     | 2.5   | ns   |
| OMD D              | ATA PATH AND LOGIC CONTROL SIGNALS                                   |      |     |       |      |
| SU                 | Setup time DATA(14:0) before DCLK↑ or DCLK↓                          | 1.0  |     |       | ns   |
| Н                  | Hold time DATA(14:0) after DCLK↑ or DCLK↓                            | 1.0  |     |       | ns   |
| SU                 | Setup time SCTRL before DCLK↑ or DCLK↓                               | 1.0  |     |       | ns   |
| Н                  | Hold time SCTRL after DCLK↑ or DCLK↓                                 | 1.0  |     |       | ns   |
| SU                 | Setup time TRC before DCLK↑ or DCLK↓                                 | 1.0  |     |       | ns   |
| Н                  | Hold time TRC after DCLK↑ or DCLK↓                                   | 1.0  |     |       | ns   |
| SU                 | Setup time LOADB low before DCLK↑                                    | 1.0  |     |       | ns   |
| Н                  | Hold time LOADB low after DCLK↓                                      | 1.0  |     |       | ns   |
| SU                 | Setup time RESET_STROBE high before DCLK↑                            | 1.0  |     |       | ns   |
| Н                  | Hold time RESET_STROBE after DCLK↑                                   | 3.5  |     |       | ns   |
| С                  | Cycle time DCLK                                                      | 12.5 |     | 16.67 | ns   |
| w                  | Pulse width 50% to 50% reference points: DCLK high or low            | 5.0  |     |       | ns   |
| : <sub>W</sub> (L) | Pulse width 50% to 50% reference points: LOADB low                   | 7.0  |     |       | ns   |
| : <sub>W</sub> (H) | Pulse width 50% to 50% reference points: RESET_STROBE high           | 7.0  |     |       | ns   |
| R                  | Rise time 20% to 80% reference points: DCLK, DATA, SCTRL, TRC, LOADB |      |     | 2.5   | ns   |
| F                  | Fall time 80% to 20% reference points: DCLK, DATA, SCTRL, TRC, LOADB |      |     | 2.5   | ns   |
| JTAG E             | SOUNDARY SCAN CONTROL LOGIC SIGNALS                                  |      |     | ·     |      |
| TCK                | Clock frequency TCK                                                  |      |     | 10    | MHz  |
| c                  | Cycle time TCK                                                       | 100  |     |       | ns   |
| W                  | Pulse width 50% to 50% reference points: TCK high or low             | 10   |     |       | ns   |
| SU                 | Setup time TDI valid before TCK↑                                     | 5    |     |       | ns   |
| Н                  | Hold time TDI valid after TCK↑                                       | 25   |     |       | ns   |
| SU                 | Setup time TMS valid before TCK↑                                     | 5    |     |       | ns   |
| Н                  | Hold time TMS valid after TCK↑                                       | 25   |     |       | ns   |
| R                  | Rise time 20% to 80% reference points: TCK, TDI, TMS                 |      |     | 2.5   | ns   |
| R                  | Fall time 80% to 20% reference points: TCK, TDI, TMS                 |      |     | 2.5   | ns   |





Figure 1. DMD Mirror and SRAM Control Logic Timing Requirements





Figure 2. DMD Data Path and Control Logic Timing Requirements







Figure 3. JTAG Boundary Scan Control Logic Timing Requirements



# 6.8 Switching Characteristics<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                 | PARAMETER                                     | TEST CONDITIONS                                                                | MIN | TYP M | ΑX | UNIT |
|-----------------|-----------------------------------------------|--------------------------------------------------------------------------------|-----|-------|----|------|
| t <sub>PD</sub> | Output propagation, clock to Q (see Figure 3) | $C_L$ = 11 pF, from (Input) falling edge of TCK to (Output) TDO. See Figure 3. | 3   |       | 25 | ns   |

(1) Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted.



See *Micromirror Array* section for more information.

Figure 4. Test Load Circuit for Output Propagation Measurement

# 6.9 System Mounting Interface Loads

| PARAMETER                                                                    | MIN | NOM | MAX   | UNIT |  |  |  |  |
|------------------------------------------------------------------------------|-----|-----|-------|------|--|--|--|--|
| Condition 1:                                                                 |     |     |       |      |  |  |  |  |
| Uniformly distributed within the Thermal Interface Area shown in Figure 5    |     |     | 11.30 | kg   |  |  |  |  |
| Uniformly distributed within the Electrical Interface Area shown in Figure 5 |     |     | 11.34 | kg   |  |  |  |  |
| Condition 2:                                                                 |     |     |       |      |  |  |  |  |
| Uniformly distributed within the Thermal Interface Area shown in Figure 5    |     |     | 0     | kg   |  |  |  |  |
| Uniformly distributed within the Electrical Interface Area shown in Figure 5 |     |     | 22.64 | kg   |  |  |  |  |



Figure 5. System Interface Loads



# 6.10 Physical Characteristics of the Micromirror Array

| PARAMETE                                              | VALUE                                    | UNIT   |                   |
|-------------------------------------------------------|------------------------------------------|--------|-------------------|
| N Number of active columns                            | See Figure 6                             | 684    | micromirrors      |
| M Number of active rows                               | See Figure 6                             | 608    | micromirrors      |
| ε Micromirror (pixel) pitch – diagonal                | See Figure 7                             | 7.6    | μm                |
| P Micromirror (pixel) pitch – horizontal and vertical | See Figure 7                             | 10.8   | μm                |
| Micromirror active array width                        | P x M + P / 2; see Figure 6              | 6.5718 | mm                |
| Micromirror active array height                       | (P x N) / 2 + P / 2; see Figure 6        | 3.699  | mm                |
| Micromirror active border                             | Pond of micromirror (POM) <sup>(1)</sup> | 10     | micromirrors/side |

(1) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.



Figure 6. Micromirror Array Physical Characteristics



Figure 7. Mirror (Pixel) Pitch



## 6.11 Optical Characteristics of the Micromirror Array

# Table 1. Optical Parameters (1)

| PARAMETER                                                                                  | MIN | NOM | MAX | UNIT |
|--------------------------------------------------------------------------------------------|-----|-----|-----|------|
| α Micromirror Tilt Angle, landed (on-state or off-state) (see <sup>(2)</sup> and Figure 8) |     | 12  |     | 0    |
| β Micromirror Tilt Angle Variation, device to device (see <sup>(2)</sup> and Figure 8)     | -1  |     | 1   | 0    |
| DMD Efficiency, 420 nm – 680 nm (see <sup>(3)</sup> )                                      |     | 66% |     |      |

- (1) Optical parameters are characterized at 25°C.
- (2) Mirror Tilt: Limits on variability of mirror tilt are critical in the design of the accompanying optical system. Variations in tilt angle within a device may result in apparent non-uniformities, such as line pairing and image mottling, across the projected image especially at higher system F/#. Variations in the average tilt angle between devices may result in colorimetry, brightness, and system contrast variations.
- (3) DMD efficiency is measured photopically under the following conditions: 24° illumination angle, F/2.4 illumination and collection apertures, uniform source spectrum (halogen), uniform pupil illumination, the optical system is telecentric at the DMD, and the efficiency numbers are measured with 100% electronic mirror duty cycle and do not include system optical efficiency or overfill loss. Note that this number is measured under conditions described above and deviations from these specified conditions could result in a different efficiency value in a different optical sytem. The factors that can incluence the DMD efficiency related to system application include: light source spectral distribution and diffraction efficiency at those wavelengths (especially with discrete light sources such as LEDs or lasers), and illumination and collection apertures (F/#) and diffraction efficiency. The interaction of these system factors as well as the DMD efficiency factors that are not system dependent are described in detail in the DMD Optical Efficiency Application Note, which can be accessed by contacting TI Applications Engineering.



Figure 8. Micromirror Tilt Angle



#### 6.12 Window Characteristics

| PARA                           | MIN                    | NOM           | MAX     | UNIT |  |
|--------------------------------|------------------------|---------------|---------|------|--|
| Window material designation    | Cor                    | ning Eagle XG |         |      |  |
| Window refractive index        | at wavelength 546.1 nm |               | 1.5119  |      |  |
| Window aperture <sup>(1)</sup> |                        |               | See (1) |      |  |

<sup>(1)</sup> See the package mechanical ICD for details regarding the size and location of the window aperture.

# 6.13 Chipset Component Usage Specification

The DLP3030-Q1 DMD is a component of the DLP® chipset including the DLPC120-Q1 DMD controller. Reliable function and operation of the DMD requires that it be used in conjunction with DLPC120-Q1 controller.

#### **NOTE**

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously



# 7 Detailed Description

#### 7.1 Overview

The DLP3030-Q1 DMD has a resolution of  $608 \times 684$  mirrors configured in a diamond format that results in an aspect ratio of 16:9, which combined with the DLPC120-Q1 image processing creates an effective resolution of  $864 \times 480$  square pixels. By configuring the pixels in a diamond format, the illumination input to the DMD enters from the side allowing for smaller mechanical packaging of the optical system. Additionally, side illumination can also enable increased optical efficiency compared to a corner illuminated square pixel design.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

To ensure reliable operation, the DLP3030-Q1 DMD must be used with the DLPC120-Q1 DMD Display controller.



### 7.3.1 Micromirror Array

The DLP3030-Q1 DMD consists of a two-dimensional array of 1-bit CMOS memory cells that determine the state of the each of the 608  $\times$  684 micromirrors in the array. Refer to Physical Characteristics of the Micromirror Array for a calculation of how the 608  $\times$  684 micromirror array represents a 16:9 dimensional aspect ratio to the user. Each micromirror is either "ON" (tilted +12°) or "OFF" (tilted -12°). Combined with appropriate projection optical system the DMD can be used to create clear, colorful, and vivid digital images.

#### 7.3.2 Double Data Rate (DDR) Interface

Each DMD micromirror and its associated SRAM memory cell is loaded with data from the DLPC120-Q1 via the DDR interface (DATA(14:0), DCLK, LOADB, SCRTL, and TRC). These signals are low voltage CMOS nominally operating at 1.8-V level to reduce power and switching noise. This high speed data input to the DMD allows for a maximum update rate of the entire micromirror array to be nearly 5 kHz, enabling the creation of seamless digital images using Pulse Width Modulation (PWM).

#### 7.3.3 Micromirror Switching Control

Once data is loaded onto the DMD, the mirrors are caused to switch position (+12° or -12°) based on the timing signal sent to the DMD Mirror and SRAM control logic. The DMD mirrors will be switched from OFF to ON or ON to OFF, or stay in the same position based on control signals DAD\_BUS, RESET\_STROBE, SAC\_BUS, and SAC\_CLK, which are coordinated with the data loading by the DLPC120-Q1. In general, the DLPC120-Q1 loads the DMD SRAM memory cells over the DDR interface, and then commands to the micromirrors to switch position.

At power down, the DMD Mirrors are commanded by the DLPC120-Q1 to move to a near flat (0°) position as shown in *Power Supply Recommendations* section. The flat state position of the DMD mirrors are referred to as the "Parked" state. To maintain long term DMD reliability, the DMD must be properly "Parked" prior to every power down of the DMD power supplies. Refer to the *DLPC120-Q1 Programmer's Guide* for information about properly parking the DMD.

#### 7.3.4 DMD Voltage Supplies

The micromirrors switching requires unique voltage levels to control the mechanical switching. These voltages levels are nominally 16 V, 8.5 V, and -10 V ( $V_{BIAS}$ ,  $V_{OFFSET}$ , and  $V_{RESET}$ ). The specification values for  $V_{BIAS}$ ,  $V_{OFFSET}$ , and  $V_{RESET}$  are shown in *Recommended Operating Conditions*.

# 7.3.5 Logic Reset

Reset of the DMD is required and controlled by the DLPC120-Q1.

#### 7.3.6 Temperature Sensing Diode

The DMD includes a temperature sensing diode designed to be used with the TMP411-Q1 temperature monitoring device. The DLPC120-Q1 monitors the DMD array temperature via the TMP411-Q1 and temperature sense diode. The DLPC120-Q1 operation of the DMD is based in part on the DMD array temperature, and therefore, this connection is essential to ensure reliable operation of the DMD.

Figure 9 shows the typical connection between the DLPC120-Q1, TMP411-Q1, and the DLP3030-Q1 DMD. The signals to the temperature sense diode are sensitive to system noise, therefore, care should be taken in the routing and implementation of this circuit. See the *TMP411-Q1 Data Sheet* for detailed PCB layout recommendations.



Figure 9. Temperature Sense Diode Typical Circuit Configuration

The DLPC120-Q1 automatically controls the DMD parking based on the temperature measured from the temperature sense diode; however, it is recommended that the host controller manage the parking via the proper methods described in the *DLPC120-Q1 Programmer's Guide*.

#### 7.3.6.1 Temperature Sense Diode Theory

A temperature sensing diode is based on the fundamental current and temperature characteristics of a transistor. The diode is formed by connecting the transistor base to the collector. Two different known currents flow through the diode and the resulting diode voltage is measured in each case. The difference in their base-emitter voltages is proportional to the absolute temperature of the transistor.

Refer to the *TMP411-Q1 Data Sheet* for detailed information about temperature diode theory and measurement. Figure 10 and Figure 11 illustrate the relationship between the current and voltage through the diode.



Figure 10. Temperature Measurement Theory





Figure 11. Example of Delta VBE vs Temperature

#### 7.3.7 Active Array Temperature

#### **NOTE**

Calculation is not valid for a headlight application utilizing an optically underfilled active array. Contact TI Applications Engineering for array temperature calculation methods for headlight applications.

Active array temperature can be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load.

Relationship between array temperature and the reference ceramic temperature (thermocouple location TP1 in Figure 12) is provided by the following equations.

$$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$
(1)

#### where

- T<sub>ARRAY</sub> = computed DMD array temperature (°C)
- T<sub>CFRAMIC</sub> = measured ceramic temperature (TP1 location in Figure 12) (°C)
- R<sub>ARRAY-TO-CERAMIC</sub> = DMD package thermal resistance from array to TP1 (°C/watt) (see *Thermal Information*)
- Q<sub>ARRAY</sub> = total power, electrical plus absorbed, on the DMD array (watts)
- Q<sub>ELECTRICAL</sub> = nominal electrical power dissipation by the DMD (watts)
- $Q_{ILLUMINATION} = (C_{L2W} \times S_L)$
- C<sub>L2W</sub> = conversion constant for screen lumens to power on the DMD (watts/lumen)
- S<sub>I</sub> = measured screen lumens (Im)

(2)

Electrical power dissipation of the DMD is variable and depends on the voltages, data rates and operating frequencies.

Absorbed power from the illumination source is variable and depends on the operating state of the mirrors and the intensity of the light source.

Equations shown previous are valid for a 1-Chip DMD system with total projection efficiency from DMD to the screen of 87%.

The constant  $C_{L2W}$  is based on the DMD array characteristics. It assumes a spectral efficiency of 300 lumens/watt for the projected light and illumination distribution of 83.7% on the active array, and 16.3% on the array border.

#### Sample calculation:

- $S_1 = 50 \text{ Im}$
- $C_{L2W} = 0.00293$
- Q<sub>ELECTRICAL</sub> = 0.105 W

(3)



## **Feature Description (continued)**

- R<sub>ARRAY-TO-CERAMIC</sub> = 2.5°C/W
- $T_{CERAMIC} = 55^{\circ}C$

 $Q_{ARRAY} = 0.105 \text{ W} + (0.00293 \times 50 \text{ lm}) = 0.252 \text{ W}$ 

 $T_{ARRAY} = 55^{\circ}C + (0.252 \text{ W} \times 2.5^{\circ}C/\text{W}) = 55.6^{\circ}C$  (4)



Figure 12. Thermocouple Locations

#### 7.3.8 DMD JTAG Interface

The DMD uses 4 standard JTAG signals for sending and receiving boundary scan test data. TCK is the test clock used to drive an IEEE 1149.1 TAP state machine and logic. TMS directs the next state of the TAP state machine. TDI is the scan data input and TDO is the scan data output.

The DMD does not support IEEE 1149.1 signals TRST (Test Logic Reset) and RTCK (Returned Test Clock). Boundary scan cells on the DMD are Observe-Only. To initiate the JTAG boundary scan operation on the DMD, a minimum of 6 TCK clock cycles are required after TMS is set to logic high.

Refer to Figure 13 for a JTAG system board routing example. The DLPC120-Q1 can be enabled to perform an in system boundary scan test. See *DLPC120-Q1 Programmer's Guide* for information about this test.





Figure 13. System Interface Connection to DLPC120-Q1

The DMD Device ID can be read via the JTAG interface. The ID and 32-bit shift order is shown in Figure 14.



Figure 14. DMD Device ID and 32-bit Shift Order

Refer to Figure 15 for a JTAG boundary scan block diagram for the DMD. These show the pins and the scan order that are observed during the JTAG boundary scan.



Figure 15. JTAG Boundary Scan Path

Refer to Figure 16 for a functional block diagram of the JTAG control logic.



Not to Scale.

BSC = Boundary Scan Cell [Observe Only]

Note 1: Signal Routing Omitted for Clarity.

TAP = Test Access Port



Figure 16. JTAG Functional Block Diagram



#### 7.4 Optical Performance

Optimizing system optical performance and image quality strongly relates to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described below.

#### 7.4.1 Numerical Aperture and Stray Light Control

The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This angle should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block flat-state and stray light from passing through the projection lens. The mirror tilt angle defines DMD capability to separate the "On" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the mirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle, contrast ratio can be reduced and objectionable artifacts in the image border and/or active area could occur.

#### 7.4.2 Pupil Match

TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within two degrees of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the image border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### 7.4.3 Illumination Overfill and Alignment

Overfill light illuminating the area outside the active array can create artifacts from the mechanical features and other surfaces that surround the active array. These artifacts may be visible in the projected image. The illumination optical system should be designed to minimize light flux incident outside the active array and on the window aperture. Depending on the particular system's optical architecture and assembly tolerances, this amount of overfill light on the area outside of the active array may still cause artifacts to be visible. Illumination light and overfill can also induce undesirable thermal conditions on the DMD, especially if illumination light impinges directly on the DMD window aperture or near the edge of the DMD window. Refer to *Recommended Operating Conditions* for a specification on this maximum allowable heat load due to illumination overfill.

#### NOTE

TI ASSUMES NO RESPONSIBILITY FOR IMAGE QUALITY ARTIFACTS OR DMD FAILURES CAUSED BY OPTICAL SYSTEM OPERATING CONDITIONS EXCEEDING LIMITS DESCRIBED ABOVE.



## 7.5 DMD Image Quality Specification

| PARAMETER <sup>(1)</sup>             | MIN NOM MAX             | UNIT |
|--------------------------------------|-------------------------|------|
| Dark Blemishes <sup>(2)</sup>        | 4                       |      |
| Light Blemishes <sup>(3)</sup>       | 4                       |      |
| Border Artifacts <sup>(4)</sup>      | Allowed                 |      |
| Minor Blemishes <sup>(4)</sup>       | Allowed                 |      |
| Bright Pixels <sup>(3)</sup>         | 0                       |      |
| Dark Pixels (5)(6)                   | 4                       |      |
| Pixel Clusters (Dark) <sup>(6)</sup> | 0                       |      |
| Dark Pixels (Adjacent) (6)(5)        | 0                       |      |
| Unstable Pixels <sup>(4)</sup>       | 0                       |      |
| Optical Performance                  | See Optical Performance |      |
| Ambient Lighting Conditions          | See (7)                 |      |

- (1) Blemish counts do not include reflections or shadows of the same artifact. Gray 10 linear gamma graphic is the darkest screen that can be used for IQ evaluation. Any artifact that is not specifically addressed in this table is acceptable unless mutually agreed to between DLP® Products and the customer. Viewing distance must be > 48 inches. Screen size should be similar to application image size. All values referenced are in linear gamma. Non-linear gamma curves may be running by default, and it should be ensured with a TI applications engineer that the equivalent linear gamma value as specified is used to judge artifacts.
- (2) Determined on Blue 60 linear gamma screen. Blemish cannot be darker than background.
- (3) Determined on Gray 10 linear gamma screen. Blemish cannot be lighter than background.
- (4) A Minor light blemish is any blemish that can be seen on a black screen but not a Gray 10 linear gamma screen. A Minor dark blemish is any blemish that can be seen on a white screen but not a Blue 60 linear gamma screen. Border artifacts, unstable pixels, and Active area shading are allowed unless visible on a screen brighter than Gray 10 linear gamma.
- (5) Dark pixels must be at least fifty (50) mirrors apart.
- (6) Determined on a White screen.
- (7) The parameters stated in DMD Image Quality Specification assume that the viewed images are set with a nominally adjusted brightness for ambient lighting condition. For example, if the ambient lighting conditions are very dark, such as night time conditions, then the image brightness level will be matched to nominal expected value as used in the end application. Similarly, if the ambient lighting conditions are very bright, such as day time viewing conditions, then the image brightness may be adjusted to the nominal brightness level as would be expected in the end application.

### 7.6 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state.

As an example, assuming a fully-saturated white pixel, a landed duty cycle of 90/10 indicates that the referenced pixel is in the ON state 90% of the time (and in the OFF state 10% of the time), whereas 10/90 would indicate that the pixel is in the OFF state 90% of the time. Likewise, 50/50 indicates that the pixel is ON 50% of the time and OFF 50% of the time.

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DLP3030-Q1 DMD was designed to be used in automotive applications such as head-up display (HUD) . The information shown in this section describes the HUD application based on the TI reference design. Contact TI application engineer for information on this design.

# 8.2 Typical Application

The DLP3030-Q1 DMD combined with the DLPC120-Q1 are the primary devices that make up the reference design for a HUD system as shown in the block diagram Figure 17.



Copyright © 2017, Texas Instruments Incorporated

Figure 17. HUD Reference Design Block Diagram

The DLPC120-Q1 accepts input video over the parallel RGB data interface up to 8 bits per color from a Video Graphics processor. The DLPC120-Q1 then processes the video data (864 × 480 manhattan orientation) by scaling the image to match the DMD resolution (608 × 684 diamond pixel), applies de-gamma correction, bezel adjustment, and then formats the data into DMD bit plane information and stores the data into the DDR2 DRAM. The DMD bit planes are read from DDR2 DRAM, and are then displayed on the DMD using Pulse Width Modulation (PWM) timing. The DLPC120-Q1 synchronizes the DMD bit plane data with the RGB enable timing for the LED color controller and Driver circuit. Finally, the DMD accepts the bit plane formatted data from the DLPC120-Q1 and displays the data according to the timing controlled by the DLPC120-Q1.



## **Typical Application (continued)**

Due to the mechanical nature of the micromirrors, the latency of the DLP3030-Q1 and DLPC120-Q1 chipset is fixed across all temperature and operating conditions. The observed video latency is one frame, or 16.67 ms at an input frame rate of 60 Hz. However, please note that the use of the DLPC120-Q1 bezel adjustment feature, if enabled by the host controller, requires an additional frame of processing.

The DLPC120-Q1 is configured at power up by data stored in the flash file which stores configuration data, DMD and sequence timing information, LED drive information, and other information related to the system functions. See the *DLPC120-Q1 Programmer's Guide* for information about the this flash configuration data.

The HUD reference design from TI includes the TMS320F28023 Microcontroller (Piccolo) which is used to control the color point by adjusting the RGB flux levels, and drives each RGB LED. This circuit also manages the dimming function for the HUD system. The dimming level of a HUD system requires very large dynamic range of over 5000:1. For example, on a bright day, the HUD system may require a brightness level as high as 15,000 cd/m² and conversely at night time the minimum brightness level desired may only be 3 cd/m².

#### 8.2.1 HUD Reference Design and LED Controller Reference Design

The complete HUD reference design is available from TI, including electronics (Schematic) and PCB (Gerber) design, opto-mechanical design (CAD and Zemax models), sample software, and other system reference design documentation. Additionally, there are application notes describing the Piccolo LED driver and color control circuit. **Contact TI application engineering for access to these application notes and design information.** 

# 8.3 Application Mission Profile Consideration

Each application is anticipated to have different mission profiles, or number of operating hours at different temperatures. To assist in evaluation, the Application Report Reliability Lifetime Estimates for the DLP3030-Q1 DMD in Automotive Applications may be provided if requested.



# 9 Power Supply Recommendations

# 9.1 Power Supply Sequencing Requirements

V<sub>BIAS</sub>, V<sub>CC</sub>, V<sub>OFFSET</sub>, V<sub>REF</sub>, V<sub>RESET</sub>, V<sub>SS</sub> are required to operate the DMD.

#### **CAUTION**

- For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power up and power down procedures may affect device reliability.
- The V<sub>CC</sub>, V<sub>REF</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub> power supplies have to be coordinated during power up and power down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD's reliability and lifetime. Refer to Figure 18. V<sub>SS</sub> must also be connected.

#### **DMD Power Supply Power Up Procedure:**

- During power up, V<sub>CC</sub> and V<sub>REF</sub> must always start and settle before V<sub>OFFSET</sub>, V<sub>BIAS</sub> and V<sub>RESET</sub> voltages are applied to the DMD.
- During power up, V<sub>BIAS</sub> does not have to start after V<sub>OFFSET</sub>. However, it is a strict requirement that the delta between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within ±8.75 V (refer to Note 1 for Figure 18).
- During power up, the DMD's LVCMOS input pins shall not be driven high until after V<sub>CC</sub> and V<sub>REF</sub> have settled at operating voltage.
- During power up, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>OFFSET</sub> and V<sub>BIAS</sub>.
- Power supply slew rates during power up are flexible, provided that the transient voltage levels follow the requirements listed above and in Recommended Operating Conditions and in Figure 18.

#### **DMD Power Supply Power Down Procedure**

- $V_{CC}$  and  $V_{REF}$  must be supplied until after  $V_{BIAS}$ ,  $V_{RESET}$  and  $V_{OFFSET}$  are discharged to within 4 V of ground.
- During power down it is not mandatory to stop driving V<sub>BIAS</sub> prior to V<sub>OFFSET</sub>, but it is a strict requirement that the delta between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within ± 8.75 V (refer to Note 1 for Figure 18).
- During power down, the DMD's LVCMOS input pins must be less than V<sub>REF</sub> + 0.3 V.
- During power down, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>OFFSET</sub> and V<sub>RIAS</sub>.
- Power supply slew rates during power down are flexible, provided that the transient voltage levels follow the requirements listed above in *Recommended Operating Conditions* and in Figure 18.



# **Power Supply Sequencing Requirements (continued)**

### 9.1.1 Power Up and Power Down



(1) ±8.75-V delta, ΔV, shall be considered the max operating delta between V<sub>BIAS</sub> and V<sub>OFFSET</sub>. Customers may find that the most reliable way to ensure this is to power V<sub>OFFSET</sub> prior to V<sub>BIAS</sub> during power up and to remove V<sub>BIAS</sub> prior to V<sub>OFFSET</sub> during power down.

Figure 18. Power Supply Sequencing Requirements (Power Up and Power Down)



# 10 Layout

#### 10.1 Layout Guidelines

Refer to *DLPC120-Q1 Data Sheet* for specific PCB layout and routing guidelines. For specific DMD PCB guidelines, use the following:

- V<sub>CC</sub> should have at least one 2.2-μF and four 0.1-μF capacitors evenly distributed among the 13 V<sub>CC</sub> pins.
- A 0.1-μF, X7R rated capacitor should be placed near every pin for the V<sub>REF</sub>, V<sub>BIAS</sub>, V<sub>RSET</sub>, and V<sub>OFF</sub>.

### 10.2 Temperature Diode Pins

The DMD has an internal diode (PN junction) that is intended to be used with an external TI TMP411-Q1 temperature sensing IC. PCB traces from the DMD's temperature diode pins to the TMP411-Q1 are sensitive to noise. See the *TMP411-Q1 Data Sheet* for specific routing recommendations.

Avoid routing the temperature diodes signals near other traces to avoid coupling of noise onto these signals.

# 10.3 Layout Example

Contact TI Application Engineering for access to the complete TI reference design PCB layout.



# 11 デバイスおよびドキュメントのサポート

# 11.1 デバイス・サポート

### 11.1.1 デバイスの項目表記



図 19. 型番の説明

#### 11.1.2 デバイスのマーキング

デバイスのマーキングについて、以下に説明します。マーキングには、人間が読める情報と 2 次元のマトリクス・コードの両方が含まれます。

人間が読める情報について、以下に説明します。2 次元のマトリクス・コードは、DMD 型番、シリアル番号のパート 1、シリアル番号のパート 2 を含む英数字の文字列です。

DMDシリアル番号(パート1)の最初の文字は製造年です。DMDシリアル番号(パート1)の2番目の文字は製造月です。 DMD シリアル番号 (パート2) の最後の文字は、バイアス電圧ビンの文字です。

例:\*DLP3030AFYJQ1 GHXXXXX LLLLLLM



図 20. DMDマーキング

DLP3030-Q1 デバイスの 3 次元モデル化された表現を以下に示します。



図 21. DLP3030-Q1 の画像



## 11.2 ドキュメントのサポート

### 11.2.1 関連資料

関連資料については、以下を参照してください。

- DLPC120-Q1プロダクト・フォルダのDLPC120-Q1データシート
- 『TMS320F2802x Piccolo™マイクロコントローラ』
- 『TMP411-Q1 N係数および直列抵抗補正機能付き±1°Cリモート/ローカル温度センサ』

#### 11.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 11.4 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 商標

E2E is a trademark of Texas Instruments.

DLP is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.6 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。

#### 11.7 デバイスの取り扱い

DMD は光学デバイスであるため、ガラス窓の損傷を避けるために十分注意する必要があります。DMD の正しい取り扱い手順については、DMD の取り扱いに関するアプリケーション・ノートを参照してください。

#### 11.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



www.ti.com 7-Oct-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| DLP3030AFYJQ1    | ACTIVE | CPGA         | FYJ                | 149  | 33             | RoHS & Green | Call TI                       | N / A for Pkg Type | -40 to 105   |                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated