**DI P471TF** # DLP471TE 0.47 インチ 4K UHD デジタル マイクロミラー デバイス ## 1 特長 - 対角 0.47 インチのマイクロミラー アレイ - ディスプレイ解像度:4K UHD (3840 × 2160) - 5.4µm のマイクロミラー ピッチ - マイクロミラー傾斜角:±17°(平面に対して) - 下部光源 - 高速シリアル インターフェイス (High Speed Serial Interface、HSSI) 入力データバス - 4K UHD で 60Hz、フル HD で 240Hz をサポート - DLPC7540 ディスプレイ コントローラ、DLPA100 パワ ー マネージメント、およびモータ ドライバ 🕻 によって サポートされたレーザー蛍光 / LED / RGB レーザー / ランプ動作 # 2 アプリケーション - スマート・プロジェクタ - 企業向けプロジェクタ - レーザー TV ## 3 概要 DLP471TE デジタル マイクロミラー デバイス (DMD) は、 デジタル制御の MEMS (micro-electromechanical system) 空間光変調器 (SLM) で、色鮮やかな 4K UHD ディスプレイシステムを実現します。TIの DLP® 製品であ る 0.47 インチ 4K UHD チップセットは、DMD、 DLPC7540 ディスプレイ コントローラ、DLPA100 パワー およびモータドライバで構成されています。このコンパクト なチップセットは、小型の 4K UHD ディスプレイを実現す る完全なシステムソリューションを提供します。 DMD のエコシステムに、設計期間の短縮に役立つ定評 あるリソースが用意されています。承認済みの光学モジュ ール メーカーやサード パーティー プロバイダを探すに は、DLP® Products サード パーティー プロバイダ検索ツ ールをご利用ください。 DMD を使用して設計を始める方法の詳細については、 『テキサス・インスツルメンツの DLP ディスプレイ テクノロ ジーを使用した設計の開始』をご覧ください。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ<br>サイズ | | | | | | |----------|----------------------|-----------------|--|--|--|--|--| | DLP471TE | FYN (149) | 32.2mm × 22.3mm | | | | | | 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。 アプリケーション概略図 # **Table of Contents** | 1 | 特長1 | |---|----------------------------------------------------| | | アプリケーション1 | | | 概要1 | | | Pin Configuration and Functions3 | | 5 | Specifications6 | | | 5.1 Absolute Maximum Ratings6 | | | 5.2 Storage Conditions7 | | | 5.3 ESD Ratings | | | 5.4 Recommended Operating Conditions7 | | | 5.5 Thermal Information9 | | | 5.6 Electrical Characteristics10 | | | 5.7 Switching Characteristics11 | | | 5.8 Timing Requirements12 | | | 5.9 System Mounting Interface Loads | | | 5.10 Micromirror Array Physical Characteristics17 | | | 5.11 Micromirror Array Optical Characteristics | | | 5.12 Window Characteristics20 | | | 5.13 Chipset Component Usage Specification20 | | 6 | Detailed Description21 | | | 6.1 Overview21 | | | 6.2 Functional Block Diagram21 | | | 6.3 Feature Description22 | | | 6.4 Device Functional Modes22 | | | 6.5 Optical Interface and System Image Quality | | | Considerations22 | | | 6.6 Micromirror Array Temperature Calculation23 | | | 6.7 Micromirror Power Density Calculation24 | | | 6.8 Micromirror Landed-On/Landed-Off Duty Cycle 26 | | Application and implementation | 29 | |------------------------------------------------------|-------------------| | 7.1 Application Information | <mark>29</mark> | | 7.2 Typical Application | <mark>29</mark> | | 7.3 Temperature Sensor Diode | 32 | | 8 Power Supply Recommendations | 34 | | 8.1 DMD Power Supply Power-Up Procedure | 34 | | 8.2 DMD Power Supply Power-Down Procedure | 34 | | 9 Layout | 36 | | 9.1 Layout Guidelines | 36 | | 9.2 Impedance Requirements | 36 | | 9.3 Layers | 36 | | 9.4 Trace Width, Spacing | | | 9.5 Power | | | 9.6 Trace Length Matching Recommendations | 38 | | 10 Device and Documentation Support | 39 | | 10.1 サード・パーティ製品に関する免責事項 | 39 | | 10.2 Device Support | | | 10.3 Documentation Support | 40 | | 10.4 Receiving Notification of Documentation Updates | s <mark>40</mark> | | 10.5 サポート・リソース | | | 10.6 Trademarks | | | 10.7 静電気放電に関する注意事項 | 40 | | 10.8 用語集 | | | 11 Revision History | | | 12 Mechanical, Packaging, and Orderable | | | Information | 42 | | 12.1 Package Option Addendum | | | | | # 4 Pin Configuration and Functions 図 4-1. FYN Package 149-Pin PGA Bottom View #### 注意 Properly manage the layout and the operation of signals identified in the Pin Functions table to make sure there is reliable, long-term operation of the .47" 4K UHD S451 DMD. Refer to the *PCB Design Requirements for TI DLP TRP Digital Micromirror Devices* application report for specific details and guidelines before designing the board. 表 4-1. Pin Functions | PIN INPUT. | | INPUT-OUTPUT <sup>(1)</sup> | DESCRIPTION | TRACE | |------------|-----|-----------------------------|-------------------------------------------|-------------| | NAME | No. | INFOI-OUTFULV | DESCRIPTION | LENGTH (mm) | | D_AP(0) | J1 | I | High-speed differential data pair lane A0 | 16.24427 | | D_AN(0) | H1 | I | High-speed differential data pair lane A0 | 16.24426 | | D_AP(1) | G1 | I | High-speed differential data pair lane A1 | 16.39699 | | D_AN(1) | F1 | I | High-speed differential data pair lane A1 | 16.39691 | | D_AP(2) | F2 | I | High-speed differential data pair lane A2 | 15.58905 | | D_AN(2) | E2 | I | High-speed differential data pair lane A2 | 15.58908 | | D_AP(3) | D2 | I | High-speed differential data pair lane A3 | 14.98471 | | D_AN(3) | C2 | I | High-speed differential data pair lane A3 | 14.9844 | | D_AP(4) | A3 | I | High-speed differential data pair lane A4 | 12.89101 | | D_AN(4) | A4 | I | High-speed differential data pair lane A4 | 12.89101 | | D_AP(5) | A5 | I | High-speed differential data pair lane A5 | 10.57206 | | D_AN(5) | A6 | I | High-speed differential data pair lane A5 | 10.57242 | | D_AP(6) | A7 | I | High-speed differential data pair lane A6 | 8.48593 | | D_AN(6) | A8 | 1 | High-speed differential data pair lane A6 | 8.48702 | | D_AP(7) | A9 | I | High-speed differential data pair lane A7 | 6.63434 | Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 3 # 表 4-1. Pin Functions (続き) | P | IN | | -1. Fill I dilctions (MCC) | TRACE | |----------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------|-------------| | NAME | No. | INPUT-OUTPUT <sup>(1)</sup> | DESCRIPTION | LENGTH (mm) | | D_AN(7) | A10 | I | High-speed differential data pair lane A7 | 6.63441 | | DCLK_AP | C1 | I | High-speed differential clock A | 15.53899 | | DCLK_AN | D1 | I | High-speed differential clock A | 15.53868 | | D_BP(0) | A11 | I | High-speed differential data pair lane B0 | 4.52398 | | D_BN(0) | A12 | I | High-speed differential data pair lane B0 | 4.52368 | | D_BP(1) | A13 | I | High-speed differential data pair lane B1 | 6.4103 | | D_BN(1) | A14 | I | High-speed differential data pair lane B1 | 6.40894 | | D_BP(2) | A15 | I | High-speed differential data pair lane B2 | 8.78102 | | D_BN(2) | A16 | I | High-speed differential data pair lane B2 | 8.78364 | | D_BP(3) | A18 | I | High-speed differential data pair lane B3 | 12.05827 | | D_BN(3) | A19 | I | High-speed differential data pair lane B3 | 12.06154 | | D_BP(4) | D19 | I | High-speed differential data pair lane B4 | 11.04817 | | D_BN(4) | C19 | I | High-speed differential data pair lane B4 | 11.0479 | | D_BP(5) | H20 | I | High-speed differential data pair lane B5 | 14.54976 | | D_BN(5) | J20 | I | High-speed differential data pair lane B5 | 14.54991 | | D_BP(6) | D20 | I | High-speed differential data pair lane B6 | 11.67363 | | D_BN(6) | E20 | I | High-speed differential data pair lane B6 | 11.67598 | | D_BP(7) | F20 | 1 | High-speed differential data pair lane B7 | 12.33442 | | D BN(7) | G20 | 1 | High-speed differential data pair lane B7 | 12.33409 | | DCLK BP | B17 | 1 | High-speed differential clock B | 10.22973 | | DCLK_BN | B18 | 1 | High-speed differential clock B | 10.22551 | | LS_WDATA_P | T10 | 1 | LVDS data | 7.8047 | | LS_WDATA_N | R11 | 1 | LVDS data | 0.64391 | | LS_CLK_P | R9 | I | LVDS CLK | 8.20952 | | LS_CLK_N | R10 | I | LVDS CLK | 7.35885 | | LS_RDATA_A_B<br>ISTA | T13 | 0 | LVCMOS output | 2.01174 | | BIST_B | T12 | 0 | LVCMOS output | 2.20006 | | AMUX_OUT | B20 | 0 | Analog test mux | 10.74435 | | DMUX_OUT | R14 | 0 | Digital test mux | 2.25459 | | DMD_DEN_AR<br>STZ | T11 | I | ARSTZ | 2.00365 | | TEMP_N | R8 | I | Temp diode N | 9.03231 | | TEMP_P | R7 | I | Temp diode P | 11.38391 | | VDD | B13, B7, C18,<br>E3, H3, J2, K3,<br>L2, L19, M1, M2,<br>N3, N19, P2,<br>P18, R3, R5,<br>R12, R17, R19,<br>T2, T4, T6, T8,<br>T18 | Р | Digital Core supply voltage | Plane | | VDDA | B11, B16, B4,<br>B9, C20, D3,<br>E18, G2, G19 | Р | HSSI supply voltage | Plane | | VRESET | B3, R1 | Р | Supply voltage for negative bias of micromirror reset signal | Plane | | VBIAS | E1, P1 | Р | Supply voltage for positive bias of micromirror reset signal | Plane | # 表 4-1. Pin Functions (続き) | PIN | | INPUT-OUTPUT <sup>(1)</sup> | UT <sup>(1)</sup> DESCRIPTION | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------|-------------| | NAME | No. | INFOI-OOIFOI | DESCRIPTION | LENGTH (mm) | | VOFFSET | A20, B2, T1,<br>T20 | Р | Supply voltage for HVCMOS logic, stepped up logic level | Plane | | VSS | A17, B10, B14,<br>B6, D18, F3,<br>F19, J3, K19,<br>K2, L1, L3, M3,<br>N2, N18, N20,<br>P3, P20, R2, R4,<br>R6, R13, R20,<br>T5, T7, T16,<br>T17, T19 | G | Ground | Plane | | VSSA | B12, B15, B19,<br>B5, B8, C3, E19,<br>G3, H2, H19,<br>K1, N1, P19,<br>R18, T3, T9 | G | Ground | Plane | | N/C | F18, G18, H18,<br>J18, J19, K18,<br>K20, L18, L20,<br>M18, M19, M20,<br>R15, R16, T14,<br>T15 | | No connect | | <sup>(1)</sup> I=Input, O=Output, P=Power, G=Ground, NC = No Connect 5 Product Folder Links: DLP471TE # 5 Specifications # 5.1 Absolute Maximum Ratings | | | MIN | MAX | UNIT | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----------|------| | SUPPLY VOLTAGE(1) | | | ' | | | V <sub>DD</sub> | Supply voltage for LVCMOS core logic and LVCMOS low speed interface (LSIF) <sup>(2)</sup> | -0.5 | 2.3 | V | | $V_{DDA}$ | Supply voltage for high speed serial interface (HSSI) receivers <sup>(2)</sup> | -0.3 | 2.2 | V | | V <sub>OFFSET</sub> | Supply voltage for HVCMOS and micromirror electrode <sup>(2)</sup> (3) | -0.5 | 11 | V | | V <sub>BIAS</sub> | Supply voltage for micromirror electrode <sup>(2)</sup> | -0.5 | 19 | V | | V <sub>RESET</sub> | Supply voltage for micromirror electrode <sup>(2)</sup> | -15 | 0.5 | V | | V <sub>DDA</sub> – V <sub>DD</sub> | Supply voltage delta (absolute value) <sup>(4)</sup> | | 0.3 | V | | V <sub>BIAS</sub> – V <sub>OFFSET</sub> | Supply voltage delta (absolute value) <sup>(5)</sup> | | 11 | V | | V <sub>BIAS</sub> – V <sub>RESET</sub> | Supply voltage delta (absolute value) <sup>(6)</sup> | | 34 | V | | INPUT VOLTAGE | | | ' | | | | Input voltage for other inputs – LSIF and LVCMOS <sup>(2)</sup> | -0.5 | 2.45 | V | | | Input voltage for other inputs – HSSI <sup>(2) (7)</sup> | -0.2 | $V_{DDA}$ | V | | LOW SPEED INTERFAC | E (LSIF) | | | | | f <sub>CLOCK</sub> | LSIF clock frequency (LS_CLK) | | 130 | MHz | | V <sub>ID</sub> | LSIF differential input voltage magnitude <sup>(7)</sup> | | 810 | mV | | I <sub>ID</sub> | LSIF differential input current | | 10 | mA | | HIGH SPEED SERIAL IN | ITERFACE (HSSI) | | , | | | f <sub>CLOCK</sub> | HSSI clock frequency (DCLK) | | 1.65 | GHz | | V <sub>ID</sub> | HSSI differential input voltage magnitude Data Lane <sup>(7)</sup> | | 700 | mV | | V <sub>ID</sub> | HSSI differential input voltage magnitude Clock Lane <sup>(7)</sup> | | 700 | mV | | ENVIRONMENTAL | | 1 | | | | T and T | Temperature, operating <sup>(8)</sup> | 0 | 90 | °C | | T <sub>WINDOW</sub> and T <sub>ARRAY</sub> | Temperature, non-operating <sup>(8)</sup> | -40 | 90 | °C | | T <sub>DELTA</sub> | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(9)</sup> | | 30 | °C | | T <sub>DP</sub> | Dew point temperature, operating and non-operating (noncondensing) | | 81 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values are with respect to the ground terminals (V<sub>SS</sub>). The following required power supplies must be connected for proper DMD operation: V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>OFFSET</sub>, V<sub>BIAS</sub>, and V<sub>RESET</sub>. All V<sub>SS</sub> connections are also required. - (3) V<sub>OFFSET</sub> supply transients must fall within specified voltages. - (4) Exceeding the recommended allowable absolute voltage difference between V<sub>DDA</sub> and V<sub>DD</sub> may result in excessive current draw. - (5) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> may result in excessive current draw. - (6) Exceeding the recommended allowable absolute voltage difference between V<sub>BIAS</sub> and V<sub>RESET</sub> may result in excessive current draw. - (7) This maximum input voltage rating applies when each input of a differential pair is at the same voltage potential. LVDS and HSSI differential inputs must not exceed the specified limit or damage may result to the internal termination resistors. - (8) The highest temperature of the active array (as calculated using the *Micromirror Array Temperature Calculation*) or of any point along the window edge as defined in *DMD Thermal Test Points*. The locations of thermal test points TP2, TP3, TP4, and TP5 in *DMD Thermal Test Points* are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, that point should be used. - (9) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in *DMD Thermal Test Points*. The window test points TP2, TP3, TP4, and TP5, shown in *DMD Thermal Test Points*, are intended to result in the worst case delta. If a particular application causes another point on the window edge to result in a larger delta temperature, that point should be used. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 5.2 Storage Conditions Applicable for the DMD as a component or non-operating in a system | | | MIN | MAX | UNIT | |---------------------|---------------------------------------------------------------------|-----|-----|--------| | T <sub>DMD</sub> | DMD temperature | -40 | 80 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature, non-condensing <sup>(1)</sup> | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range, non-condensing <sup>(2)</sup> | 28 | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | 24 | months | - (1) The average temperature over time (including storage and operating temperatures) that the device is not in the elevated dew point temperature range. - (2) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>. # 5.3 ESD Ratings | | | | VALUE | UNIT | |--------------------|-----------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | (ESD) discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## 5.4 Recommended Operating Conditions Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits. | - | | MIN | TYP | MAX | UNIT | |-----------------------------------------|---------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | SUPPLY VOLTAGE | <b>ES</b> (1) (2) | | | | | | $V_{DD}$ | Supply voltage for LVCMOS core logic and low speed interface (LSIF) | 1.71 | 1.8 | 1.95 | V | | $V_{DDA}$ | Supply voltage for high speed serial interface (HSSI) receivers | 1.71 | 1.8 | 1.95 | V | | V <sub>OFFSET</sub> | Supply voltage for HVCMOS and micromirror electrode <sup>(3)</sup> | 9.5 | 10 | 10.5 | V | | V <sub>BIAS</sub> | Supply voltage for micromirror electrode | 17.5 | 18 | 18.5 | V | | V <sub>RESET</sub> | Supply voltage for micromirror electrode | -14.5 | -14 | -13.5 | V | | V <sub>DDA</sub> – V <sub>DD</sub> | Supply voltage delta, absolute value <sup>(4)</sup> | | | 0.3 | V | | V <sub>BIAS</sub> – V <sub>OFFSET</sub> | Supply voltage delta, absolute value <sup>(5)</sup> | | | 10.5 | V | | V <sub>BIAS</sub> – V <sub>RESET</sub> | Supply voltage delta, absolute value | | | 33 | V | | LVCMOS INPUT | | | | | | | V <sub>IH</sub> | High level input voltage <sup>(6)</sup> | 0.7 × V <sub>DD</sub> | | | V | | V <sub>IL</sub> | Low level input voltage <sup>(6)</sup> | | | 0.3 × V <sub>DD</sub> | V | | LOW SPEED SERI | AL INTERFACE (LSIF) | | | | | | f <sub>CLOCK</sub> | LSIF clock frequency (LS_CLK) <sup>(7)</sup> | 108 | 120 | 130 | MHz | | DCD <sub>IN</sub> | LSIF duty cycle distortion (LS_CLK) | 44% | | 56% | | | V <sub>ID</sub> | LSIF differential input voltage magnitude <sup>(7)</sup> | 150 | 350 | 440 | mV | | V <sub>LVDS</sub> | LSIF voltage <sup>(7)</sup> | 575 | | 1520 | mV | | V <sub>CM</sub> | Common mode voltage <sup>(7)</sup> | 700 | 900 | 1300 | mV | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | 90 | 100 | 110 | Ω | | Z <sub>IN</sub> | Internal differential termination resistance | 80 | 100 | 120 | Ω | | HIGH SPEED SER | IAL INTERFACE (HSSI) | | | | | | f <sub>CLOCK</sub> | HSSI clock frequency (DCLK) <sup>(8)</sup> | 1.2 | | 1.6 | GHz | | DCD <sub>IN</sub> | HSSI duty cycle distortion (DCLK) | 44% | 50% | 56% | | English Data Sheet: DLPS170 # 5.4 Recommended Operating Conditions (続き) Over operating free-air temperature range and supply voltages (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits. | | | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|---------| | V <sub>ID</sub> Data | HSSI differential input voltage magnitude data lane <sup>(8)</sup> | 100 | | 600 | mV | | V <sub>ID</sub> CLK | HSSI differential input voltage magnitude Clock lane <sup>(8)</sup> | 295 | | 600 | mV | | VCM <sub>DC</sub> Data | Input common mode voltage (DC) data lane <sup>(8)</sup> | 200 | 600 | 800 | mV | | VCM <sub>DC</sub> CLK | Input common mode voltage (DC) Clk lane <sup>(8)</sup> | 200 | 600 | 800 | mV | | VCM <sub>ACp-p</sub> | AC peak to peak (ripple) on common mode voltage of data lane and Clock lane <sup>(8)</sup> | | | 100 | mV | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | | 100 | | Ω | | Z <sub>IN</sub> | Internal differential termination resistance (R <sub>Xterm</sub> ) | 80 | 100 | 120 | Ω | | ENVIRONMENT | AL | | | ' | | | T <sub>ARRAY</sub> | Array temperature, long–term operational <sup>(9)</sup> (10) (12) | 10 | | 40 to 70 <sup>(11)</sup> | °C | | | Array temperature, short-term operational, 500 hr max <sup>(10)</sup> (13) | 0 | | 10 | °C | | T <sub>WINDOW</sub> | Window temperature, operational <sup>(14)</sup> (18) | | | 85 | °C | | T <sub>DELTA</sub> | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(15)</sup> | | | 14 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature (non-condensing) <sup>(16)</sup> | | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(17)</sup> | 28 | | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | | 24 | months | | ILL <sub>θ</sub> | Illumination marginal ray angle <sup>(18)</sup> (18) | | | 55 | degrees | | SOLID STATE IL | LLUMINATION | | | | | | ILL <sub>UV</sub> | Illumination power at wavelengths < 410nm <sup>(9)</sup> (20) | | | 10 | mW/cm2 | | ILL <sub>VIS</sub> | Illumination power at wavelengths ≥ 410nm and ≤ 800nm (19) (20) | | | 44.9 | W/cm2 | | ILL <sub>IR</sub> | Illumination power at wavelengths > 800nm <sup>(20)</sup> | | | 10 | mW/cm2 | | ILL <sub>BLU</sub> | Illumination power at wavelengths ≥ 410nm and ≤ 475nm <sup>(19)</sup> (20) | | | 14.3 | W/cm2 | | ILL <sub>BLU1</sub> | Illumination power at wavelengths ≥ 410nm and ≤ 440nm <sup>(19)</sup> <sup>(20)</sup> | | | 2.3 | W/cm2 | | LAMP ILLUMINA | ATION | | | | | | ILL <sub>UV</sub> | Illumination power at wavelengths < 395nm <sup>(9)</sup> (20) | | | 2.0 | mW/cm2 | | ILL <sub>VIS</sub> | Illumination power at wavelengths ≥ 395nm and ≤ 800nm <sup>(19)</sup> (20) | | | 36.8 | W/cm2 | | ILL <sub>IR</sub> | Illumination power at wavelengths > 800nm <sup>(20)</sup> | | | 10 | mW/cm2 | | | | | | | | - All power supply connections are required to operate the DMD: $V_{DD}$ , $V_{DDA}$ , $V_{OFFSET}$ , $V_{BIAS}$ , and $V_{RESET}$ . All $V_{SS}$ connections are (1) required to operate the DMD. - All voltage values are with respect to the V<sub>SS</sub> ground pins. - V<sub>OFFSET</sub> supply transients must fall within specified max voltages. (3) - (4) - To prevent excess current, the supply voltage delta $|V_{DDA} V_{DD}|$ must be less than specified limit. To prevent excess current, the supply voltage delta $|V_{BIAS} V_{OFFSET}|$ must be less than specified limit. (5) - LVCMOS input pin is DMD DEN ARSTZ. (6) - (7) See the low speed interface (LSIF) timing requirements in *Timing Requirements*. - See the high speed serial interface (HSSI) timing requirements in *Timing Requirements*. (8) - Simultaneous exposure of the DMD to the maximum セクション 5.4 for temperature and UV illumination reduces device lifetime. - (10) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point (TP1) shown in $\boxtimes$ 6-1 and the セクション 5.5 using the セクション 6.6. - (11) Per 🗵 5-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to the セクション 6.8 for a definition of micromirror landed duty cycle. - (12) Long-term is defined as the usable life of the device. - (13) Short-term is the total cumulative time over the useful life of the device. - The locations of thermal test points TP2, TP3, TP4, and TP5 shown in the DMD Thermal Test Points are intended to measure the highest window edge 資料に関するフィードバック(ご意見やお問い合わせ) を送信 - - temperature. For most applications, the locations shown are representative of the highest window edge temperature. If a particular application causes additional points on the window edge to be at a higher temperature, test points should be added to those locations. - Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in DMD Thermal Test Points. The window test points TP2, TP3, TP4, and TP5 shown in DMD Thermal Test Points are intended to result in the worst case delta temperature. If a particular application causes another point on the window edge to result in a larger delta in temperature, that point should be used. - (16) The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'. - (17) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>. - (18) The maximum marginal ray angle of the incoming illumination light at any point in the micromirror array, including pond of micromirrors (POM), should not exceed 55 degrees from the normal to the device array plane. The device window aperture has not necessarily been designed to allow incoming light at higher maximum angles to pass to the micromirrors, and the device performance has not been tested nor qualified at angles exceeding this. Illumination light exceeding this angle outside the micromirror array (including POM) will contribute to thermal limitations described in this document, and may negatively affect lifetime. - (19) The maximum allowable optical power incident on the DMD is limited by the maximum optical power density for each wavelength range specified and the micromirror array temperature (T<sub>ARRAY</sub>). - (20) To calculate, see the Micromirror Power Density Calculation. 図 5-1. Maximum Recommended Array Temperature—Derating Curve #### 5.5 Thermal Information | | DLP471TE | | |----------------------------------------------------------------------|-------------|------| | THERMAL METRIC | FYN PACKAGE | UNIT | | | 149 PINS | | | Thermal Resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 0.8 | °C/W | The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the DMD within the temperature range specified in the Recommended Operating Conditions. The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 9 #### 5.6 Electrical Characteristics Over operating free-air temperature range and supply voltages (unless otherwise noted) | | PARAMETER <sup>(1)</sup> (2) | TEST CONDITIONS(1) | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------|-------------------------------------------------|-----------------------|-------|---------------------|------| | CURRENT - | TYPICAL | | | | | | | I <sub>DD</sub> | Supply current V <sub>DD</sub> <sup>(3)</sup> | | | 800 | 1200 | mA | | I <sub>DDA</sub> | Supply current V <sub>DDA</sub> <sup>(3)</sup> | | | 1000 | 1200 | mA | | I <sub>DDA</sub> | Supply current V <sub>DDA</sub> (3) | Single macro mode | | 500 | 600 | mA | | I <sub>OFFSET</sub> | Supply current V <sub>OFFSET</sub> (4) (5) | | | 20 | 25 | mA | | I <sub>BIAS</sub> | Supply current V <sub>BIAS</sub> (4) (5) | | | 2.5 | 4.0 | mA | | I <sub>RESET</sub> | Supply current V <sub>RESET</sub> (5) | | -9.3 | -6.9 | | mA | | POWER - TY | PICAL | | • | | | | | P <sub>DD</sub> | Supply power dissipation V <sub>DD</sub> <sup>(3)</sup> | | | 1440 | 2437.5 | mW | | P <sub>DDA</sub> | Supply power dissipation V <sub>DDA</sub> <sup>(3)</sup> | | | 1620 | 2340 | mW | | P <sub>DDA</sub> | Supply power dissipation V <sub>DDA</sub> <sup>(3)</sup> | Single macro mode | | 900 | 1170 | mW | | P <sub>OFFSET</sub> | Supply power dissipation V <sub>OFFSET</sub> (4) (5) | | | 230 | 367.5 | mW | | P <sub>BIAS</sub> | Supply power dissipation V <sub>BIAS</sub> (4) (5) | | | 43.2 | 70.3 | mW | | P <sub>RESET</sub> | Supply power dissipation V <sub>RESET</sub> (5) | | | 107.8 | 152.25 | mW | | P <sub>TOTAL</sub> | Supply power dissipation Total | | | 3441 | 5367.55 | mW | | LVCMOS INP | UT | | 1 | | | | | I <sub>IL</sub> | Low level input current <sup>(6)</sup> | V <sub>DD</sub> = 1.95V, V <sub>I</sub> = 0V | -100 | | | nA | | I <sub>IH</sub> | High level input current <sup>(6)</sup> | V <sub>DD</sub> = 1.95V, V <sub>I</sub> = 1.95V | | | 135 | μΑ | | LVCMOS OUT | TPUT | | ' | | | | | V <sub>OH</sub> | DC output high voltage <sup>(7)</sup> | I <sub>OH</sub> = -2mA | 0.8 × V <sub>DD</sub> | | | V | | V <sub>OL</sub> | DC output low voltage <sup>(7)</sup> | I <sub>OL</sub> = 2mA | | | $0.2 \times V_{DD}$ | V | | RECEIVER E | YE CHARACTERISTICS | 1 | • | | | | | A1 | Minimum data eye opening (8) (9) | | 100 | | 600 | mV | | AI | Minimum clock eye opening (8) (9) | | 295 | | 600 | mV | | A2 | Maximum data signal swing (8) (9) | | | | 600 | mV | | X1 | Maximum data eye closure (8) | | | | 0.275 | UI | | X2 | Maximum data eye closure <sup>(8)</sup> | | | | 0.4 | UI | | t <sub>DRIFT</sub> | Drift between Clock and Data between Training Patterns | | | | 20 | ps | | CAPACITANO | | 1 | • | | | | | C <sub>IN</sub> | Input capacitance LVCMOS | f = 1MHz | | | 10 | pF | | C <sub>IN</sub> | Input capacitance LSIF (low speed interface) | f = 1MHz | | | 20 | pF | | C <sub>IN</sub> | Input capacitance HSSI (high speed serial interface) | f = 1MHz | | | 20 | pF | | C <sub>OUT</sub> | Output capacitance | f = 1MHz | | | 10 | pF | - (1) All power supply connections are required to operate the DMD: $V_{DD}$ , $V_{DDA}$ , $V_{OFFSET}$ , $V_{BIAS}$ , and $V_{RESET}$ . All $V_{SS}$ connections are required to operate the DMD. - All voltage values are with respect to the ground pins (V<sub>SS</sub>). (2) - (3) - To prevent excess current, the supply voltage delta $|V_{DDA} V_{DD}|$ must be less than the specified limit. To prevent excess current, the supply voltage delta $|V_{BIAS} V_{OFFSET}|$ must be less than specified limit. - Supply power dissipation based on three global resets in 200µs. (5) - LVCMOS input specifications are for pin DMD DEN ARSTZ. (6) - LVCMOS output specification is for pins LS\_RDATA\_A and LS\_RDATA\_B. (7) - Refer to 35-11, Receiver Eye Mask (1e-12 BER). (8) - (9) Defined in the Recommended Operating Conditions 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # **5.7 Switching Characteristics** Over operating free-air temperature range and supply voltages (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------|-----------------------------------------------------------------------------|-----------------------------------------|-----|---------|------| | | Output propagation, Clock to Q (C2Q), rising edge of | C <sub>L</sub> = 5pF | | 11.1 | ns | | t <sub>pd</sub> | LS_CLK (differential clock signal) input to LS_RDATA output. <sup>(1)</sup> | C <sub>L</sub> = 10pF | | 11.3 | ns | | | Slew rate, LS_RDATA | 20%-80%, C <sub>L</sub> <10pF | 0.5 | | V/ns | | | Output duty cycle distortion, LS_RDATA_A and LS_RDATA_B | 50-(C2Q rise - C2Q fall ) × 130e6 × 100 | 40% | 60% | | 図 5-2. Switching Characteristics 11 Product Folder Links: DLP471TE # 5.8 Timing Requirements Over operating free-air temperature range and supply voltages (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------|------------------------------------------------------------|-------|-----|-----|------| | LVCMOS | S | | | | • | | | t <sub>r</sub> | Rise time <sup>(1)</sup> | 20% to 80% reference points | | | 25 | ns | | t <sub>f</sub> | Fall time <sup>(1)</sup> | 80% to 20% reference points | | | 25 | ns | | LOW SP | PEED INTERFACE (LSIF) | | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | 20% to 80% reference points | | | 450 | ps | | t <sub>f</sub> | Fall time <sup>(2)</sup> | 80% to 20% reference points | | | 450 | ps | | t <sub>W(H)</sub> | Pulse duration high <sup>(3)</sup> | LS_CLK. 50% to 50% reference points | 3.1 | | | ns | | t <sub>W(L)</sub> | Pulse duration low <sup>(3)</sup> | LS_CLK. 50% to 50% reference points | 3.1 | | | ns | | t <sub>su</sub> | Setup time <sup>(4)</sup> | LS_WDATA valid before rising edge of LS_CLK (differential) | | | 1.5 | ns | | t <sub>h</sub> | Hold time <sup>(4)</sup> | LS_WDATA valid after rising edge of LS_CLK (differential) | | | 1.5 | ns | | HIGH SE | PEED SERIAL INTERFACE (HSS | 1) | _ | | | | | | Rise time <sup>(5)</sup> (6)—data | from -A1 to A1 minimum eye height specification | 50 | | 115 | ps | | t <sub>r</sub> | Rise time <sup>(5)</sup> (6)—clock | from -A1 to A1 minimum eye height specification | 50 | | 135 | ps | | | Fall time <sup>(5)</sup> (6)—data | from A1 to -A1 minimum eye height specification | 50 | | 115 | ps | | t <sub>f</sub> | Fall time <sup>(5)</sup> (6)—clock | from A1 to -A1 minimum eye height specification | 50 | | 135 | - | | t <sub>W(H)</sub> | Pulse duration high <sup>(7)</sup> | DCLK. 50% to 50% reference points | 0.275 | | | ns | | t <sub>W(L)</sub> | Pulse duration low <sup>(7)</sup> | DCLK. 50% to 50% reference points | 0.275 | | | ns | - (1) See 3 5-9 for rise time and fall time for LVCMOS. - (2) See 35-5 for rise time and fall time for LSIF. - See 🗵 5-4 for pulse duration high and low time for LSIF. (3) - (4) See 35-4 for setup and hold time for LSIF. - See **5-11** for rise time and fall time for HSSI Eye Characteristics. (5) - See 🗵 5-10 for rise time and fall time for HSSI. (6) - See 🗵 5-12 for pulse duration high and low for HSSI. (7) # See 式 1 and 式 2. ## 図 5-3. LSIF Waveform Requirements $$V_{LVDS (max)} = V_{CM (max)} + \left| \frac{1}{2} \times V_{ID (max)} \right|$$ (1) $$V_{LVDS (min)} = V_{CM (min)} - \left| \frac{1}{2} \times V_{ID (max)} \right|$$ (2) English Data Sheet: DLPS170 図 5-4. LSIF Timing Requirements 図 5-5. LSIF Rise, Fall Time Slew 図 5-6. LSIF Voltage Requirements 13 Product Folder Links: DLP471TE 図 5-7. LSIF Equivalent Input 図 5-8. LVCMOS Input Hysteresis 図 5-9. LVCMOS Rise, Fall Time Slew Rate 資料に関するフィードバック (ご意見やお問い合わせ) を送信 #### A. See Equation 1 and Equation 2. ## 図 5-10. HSSI Waveform Requirements $$V_{HSSI(max)} = V_{CM(max)} + \left| \frac{1}{2} \times V_{ID(max)} \right|$$ (3) $V_{\text{HSSI(min)}} = V_{\text{CM (min)}} - \left| \frac{1}{2} \times V_{\text{ID (max)}} \right|$ (4) 図 5-11. HSSI Eye Characteristics 図 5-12. HSSI CLK Characteristics # 5.9 System Mounting Interface Loads | PARAMETER | MIN | TYP | MAX | UNIT | | |----------------------------------------------------------------------------|-----|-----|-----|------|--| | When loads are applied to the electrical and thermal interface areas | | | | | | | Maximum load to be applied to the electrical interface area <sup>(1)</sup> | | | 111 | N | | | Maximum load to be applied to the thermal interface area <sup>(1)</sup> | | | 111 | N | | | When a load is applied to only the electrical interface area | | | | | | | Maximum load to be applied to the electrical interface area <sup>(1)</sup> | | | 222 | N | | | Maximum load to be applied to the thermal interface area <sup>(1)</sup> | | | 0 | N | | (1) The load should be uniformly applied in the corresponding areas shown in 🗵 5-13. 図 5-13. System Mounting Interface Loads # **5.10 Micromirror Array Physical Characteristics** | PAF | RAMETER DESCRIPTION | VALUE | UNIT | |------------------------------------------------|----------------------------------------------|--------|-------------------| | Number of active columns <sup>(1)</sup> | M | 1920 | micromirrors | | Number of active rows <sup>(1)</sup> | N | 1080 | micromirrors | | Micromirror (pixel) pitch (1) | P | 5.4 | μm | | Micromirror active array width <sup>(1)</sup> | Micromirror pitch × number of active columns | 10.368 | mm | | Micromirror active array height <sup>(1)</sup> | Micromirror pitch × number of active rows | 5.832 | mm | | Micromirror active border <sup>(2)</sup> | Pond of micromirror (POM) | 20 | micromirrors/side | (1) See 🗵 5-14. Off-State Light Path (2) The structure and qualities of the border around the active array include a band of partially functional micromirrors referred to as the Pond Of Micromirrors (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state but still require an electrical bias to tilt toward the OFF state. 図 5-14. Micromirror Array Physical Characteristics # 5.11 Micromirror Array Optical Characteristics | PARAMETER | | TEST CONDITION | MIN | NOM | MAX | UNIT | |--------------------------------------------------------------------|--------------------------------------------------|--------------------------------|------|-----|------|--------------| | Micromirror tilt angle, variation device to device (2) (3) (4) (5) | | Landed State <sup>(1)</sup> | 15.6 | 17 | 18.4 | degrees | | Image performance <sup>(6)</sup> | Bright pixel(s) in active area <sup>(7)</sup> | Gray 10 screen <sup>(10)</sup> | | | 0 | | | | Bright pixel(s) in the POM <sup>(7)</sup> (9) | Gray 10 screen <sup>(10)</sup> | | | 1 | | | | Dark pixel(s) in the active area <sup>(8)</sup> | White screen <sup>(11)</sup> | | | 4 | micromirrors | | | Adjacent pixel(s)(12) | Any screen | | | 0 | | | | Unstable pixel(s) in active area <sup>(13)</sup> | Any screen | | | 0 | | - (1) Measured relative to the plane formed by the overall micromirror array. - (2) Additional variation exists between the micromirror array and the package datums. - (3) This represents the variation that can occur between any two individual micromirrors, locaed on the same device or located on different devices. - (4) For some applications it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs the micromirror tilt angle variations within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations, or system contrast variations. - (5) See figure **⋈** 5-15. - (6) Conditions of acceptance. All DMD image performance returns are evaluated using the following projected image test conditions: - · Test set degamma shall be linear. - · Test set brightness and contrast shall be set to nominal. - The diagonal size of the projected image shall be a minimum of 60 inches. - The projections screen shall be a 1× gain. - The projected image shall be inspected from an 8 foot minimum viewing distance. - · The image shall be in focus during all image performance tests. - (7) Bright pixel definition: a single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels. - (8) Dark pixel definition: a single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels. - (9) POM definition: The rectangular border of off-state mirrors surrounding the active area. - (10) Gray 10 screen definition: A full screen with RGB values set to R=10/255, G=10/255, B=10/255. - (11) White screen definition: A full screen with RGB values set to R=255/255, G=255/255, B=255/255. - (12) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point. Also referred to as a cluster. - (13) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image. Product Folder Links: DLP471TE 資料に関するフィードバック(ご意見やお問い合わせ)を送信 - A. The pond of micromirrors (POM) is omitted for clarity. - B. Refer to section セクション 5.10 table for M, N, and P specifications. 図 5-15. Micromirror Landed Orientation and Tilt 19 Product Folder Links: DLP471TE #### **5.12 Window Characteristics** | | DESCRIPTION <sup>(1)</sup> | MIN | TYP | MAX | |-------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|------------------|-----| | Window material | | | Corning Eagle XG | | | Window refractive index | At wavelength 546.1nm | | 1.5119 | | | Window transmittance, single-pass through both surfaces and glass | Minimum within the wavelength range 420nm to 680nm. Applies to all angles 0° to 30° AOI (2) | 97% | | | | | Average over the wavelength range 420nm to 680nm. Applies to all angles 30° to 45° AOI (2) | 97% | | | - (1) See セクション 6.5 for more information. - (2) Angle of incidence (AOI) is the angle between an incident ray and the normal to a reflecting or refracting surface. ## **5.13 Chipset Component Usage Specification** Reliable function and operation of the DLP471TE DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD. 注 TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 # 6 Detailed Description #### 6.1 Overview The DMD is a 0.47-inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-optical-electrical-mechanical system (MOEMS). The fast switching speed of the DMD micromirrors combined with advanced DLP image processing algorithms enables each micromirror to display four distinct pixels on the screen during every frame, resulting in a full 3840 × 2160 pixel image being displayed. The electrical interface is low voltage differential signaling (LVDS). The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to the *Functional Block Diagram*. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST). The DLP 0.47" 4K UHD chipset is comprised of the DLP471TE DMD, DLPC7540 display controller and the DLPA100 power management and motor driver. To ensure reliable operation, the DLP471TE DMD must always be used with the DLP display controller and the power management and motor driver specified in the chipset. # 6.2 Functional Block Diagram Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 English Data Sheet: DLPS170 ## **6.3 Feature Description** #### 6.3.1 Power Interface The DMD requires four DC voltages: 1.8V source, $V_{OFFSET}$ , $V_{RESET}$ , and $V_{BIAS}$ . In a typical configuration, 3.3V is created by the DLPA100 power management and motor driver and is used on the DMD board to create the 1.8V. The TI voltage regulator TPS65145 takes in the 3.3V and outputs $V_{OFFSET}$ , $V_{RESET}$ , $V_{BIAS}$ . #### **6.3.2 Timing** The data sheet specifies timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. Timing reference loads are not intended to be precise representations of any particular system environment or depiction of the actual load presented by a production test. TI recommends that system designers use IBIS or other simulation tools to correlate the timing reference load to a system environment. Use the specified load capacitance value for characterization and measurement of AC timing signals only. This load capacitance value does not indicate the maximum load the device is capable of driving. #### **6.4 Device Functional Modes** DMD functional modes are controlled by the DLPC7540 display controller. See the DLPC7540 display controller data sheet or contact a TI applications engineer. #### 6.5 Optical Interface and System Image Quality Considerations TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections. #### 6.5.1 Numerical Aperture and Stray Light Control TI recommends that the light cone angle defined by the numerical aperture of the illumination optics is the same as the light cone angle defined by the numerical aperture of the projection optics. This angle must not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle (and vice versa), contrast degradation and objectionable artifacts in the display border and/or active area could occur. ## 6.5.2 Pupil Match TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle. #### 6.5.3 Illumination Overfill The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable. # **6.6 Micromirror Array Temperature Calculation** 図 6-1. DMD Thermal Test Points Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The following equations show the relationship between array temperature and the reference ceramic temperature, thermal test TP1 $\boxtimes$ 6-1 shown above: $T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$ #### where - T<sub>ARRAY</sub> = Computed array temperature (°C) - R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in セクション 5.5 from array to ceramic TP1 図 6-1 (°C/W). - Q<sub>ARRAY</sub> = Total DMD Power (electrical + absorbed) on array (W). - Q<sub>ELECTRICAL</sub> = Nominal electrical power (W) - Q<sub>INCIDENT</sub> = Incident illumination optical power (W) - Q<sub>ILLUMINATION</sub> = (DMD average thermal absorptivity × Q<sub>INCIDENT</sub> (W) - DMD average thermal absorptivity = 0.41 The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 2.5W. The absorbed optical power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multichip DMD system. It assumes an illumination distribution of 83.7% on the active array and 16.3% on the array border. The sample calculation for a typical projection application is as follows: ``` Q_{\text{INCIDENT}} = 31 \text{W (measured)} T_{\text{CERAMIC}} = 55.0^{\circ} \text{ (measured)} Q_{\text{ELECTRICAL}} = 2.5 \text{W} Q_{\text{ARRAY}} = 2.5 \text{W} + (0.41 \times 31 \text{W}) = 15.21 \text{W} T_{\text{ARRAY}} = 55.0^{\circ}\text{C} + (15.21 \text{W} \times 0.80^{\circ}\text{C/W}) = 67.2^{\circ}\text{C} ``` #### 6.7 Micromirror Power Density Calculation The calculation of the optical power density of the illumination on the DMD in the different wavelength bands uses the total measured optical power on the DMD, percent illumination overfill, area of the active array, and the ratio of the spectrum in the wavelength band of interest to the total spectral optical power. - ILL<sub>UV</sub> = [OP<sub>UV-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000mW/W ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = [OP<sub>VIS-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - ILL<sub>IR</sub> = [OP<sub>IR-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000mW/W ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = [OP<sub>BLU-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - ILL<sub>BLU1</sub> = [OP<sub>BLU1-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - $A_{ILL} = A_{ARRAY} \div (1 OV_{ILL}) (cm^2)$ ## where: - ILL<sub>IIV</sub> = UV illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = VIS illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>IR</sub> = IR illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = BLU illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>BLU1</sub> = BLU1 illumination power density on the DMD (W/cm<sup>2</sup>) - A<sub>II I</sub> = illumination area on the DMD (cm<sup>2</sup>) - Q<sub>INCIDENT</sub> = total incident optical power on DMD (W) (measured) - A<sub>ARRAY</sub> = area of the array (cm<sup>2</sup>) (data sheet) - OV<sub>II.1</sub> = percent of total illumination on the DMD outside the array (%) (optical model) - OP<sub>UV-RATIO</sub> = ratio of the optical power for wavelengths <410nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>VIS-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤800nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>IR-RATIO</sub> = ratio of the optical power for wavelengths >800nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤475nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU1-RATIO</sub> = ratio of the optical power for wavelengths ≥410nm and ≤440nm to the total optical power in the illumination spectrum (spectral measurement) The illumination area varies and depends on the illumination overfill. The total illumination area on the DMD is the array area and the overfill area around the array. The optical model is used to determine the percent of the total illumination on the DMD that is outside the array $(OV_{ILL})$ and the percent of the total illumination that is on the active array. From these values, the illumination area $(A_{ILL})$ is calculated. The illumination is assumed to be uniform across the entire array. From the measured illumination spectrum, the ratio of the optical power in the wavelength bands of interest to the total optical power is calculated. #### Sample calculation: ``` \begin{aligned} &Q_{\text{INCIDENT}} = 31\text{W (measured)} \\ &A_{\text{ARRAY}} = (10.3680\text{mm} \times 5.8320\text{mm}) \div 100\text{mm}^2/\text{cm}^2 = 0.6047\text{cm}^2 \text{ (data sheet)} \\ &OV_{\text{ILL}} = 16.3\% \text{ (optical model)} \\ &OP_{\text{UV-RATIO}} = 0.00017 \text{ (spectral measurement)} \\ &OP_{\text{VIS-RATIO}} = 0.99977 \text{ (spectral measurement)} \\ &OP_{\text{IR-RATIO}} = 0.00006 \text{ (spectral measurement)} \\ &OP_{\text{BLU-RATIO}} = 0.28100 \text{ (spectral measurement)} \\ &OP_{\text{BLU-RATIO}} = 0.03200 \text{ (spectral measurement)} \\ &A_{\text{ILL}} = 0.6047\text{cm}^2 \div (1 - 0.163) = 0.7224\text{cm}^2 \\ &ILL_{\text{UV}} = [0.00017 \times 31\text{W}] \times 1000\text{mW/W} \div 0.7224\text{cm}^2 = 7.295\text{mW/cm}^2 \\ &ILL_{\text{VIS}} = [0.99977 \times 31\text{W}] \div 0.7224\text{cm}^2 = 42.90\text{W/cm}^2 \\ &ILL_{\text{IR}} = [0.00006 \times 31\text{W}] \times 1000\text{mW/W} \div 0.7224\text{cm}^2 = 2.575\text{mW/cm}^2 \\ &ILL_{\text{BLI II}} = [0.28100 \times 31\text{W}] \div 0.7224\text{cm}^2 = 12.06\text{W/cm}^2 \end{aligned} ``` $ILL_{BIJJ1} = [0.03200 \times 31W] \div 0.7224 \text{cm}^2 = 1.37W/\text{cm}^2$ # 6.8 Micromirror Landed-On/Landed-Off Duty Cycle ## 6.8.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the percentage of time that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state. For example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON state 100% of the time (and in the OFF state 0% of the time); whereas 0/100 would indicate that the pixel is in the OFF state 100% of the time. Likewise, 50/50 indicates that the pixel is ON for 50% of the time (and OFF for 50% of the time). Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored. Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100. #### 6.8.2 Landed Duty Cycle and Useful Life of the DMD Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD useful life. Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical. ## 6.8.3 Landed Duty Cycle and Operational DMD Temperature Operational DMD temperature and landed duty cycle interact to affect DMD useful life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD useful life. This is quantified in the derating curve shown in the figure, *Maximum Recommended Array Temperature—Derating Curve*. The importance of this curve is that: - All points along this curve represent the same useful life. - All points above this curve represent lower useful life (and the further away from the curve, the lower the useful life). - All points below this curve represent higher useful life (and the further away from the curve, the higher the useful life). In practice, this curve specifies the maximum operating DMD temperature for a given long-term average landed duty cycle. #### 6.8.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application During a given period of time, the landed duty cycle of a given pixel follows from the image content being displayed by that pixel. For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 landed duty cycle. Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the gray scale value, as shown in 表 6-1. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2025 Texas Instruments Incorporated 表 6-1. Grayscale Value and Landed Duty Cycle | GRAYSCALE VALUE | LANDED DUTY CYCLE | |-----------------|-------------------| | 0% | 0/100 | | 10% | 10/90 | | 20% | 20/80 | | 30% | 30/70 | | 40% | 40/60 | | 50% | 50/50 | | 60% | 60/40 | | 70% | 70/30 | | 80% | 80/20 | | 90% | 90/10 | | 100% | 100/0 | Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point. Use this equation to calculate the landed duty cycle of a given pixel during a given time period: ``` Landed Duty Cycle = (Red_Cycle_% × Red_Scale_Value) + (Green_Cycle_% × Green_Scale_Value) + (Blue_Cycle_% × Blue_Scale_Value) ``` #### where - Red\_Cycle\_%, represents the percentage of the frame time that red is displayed to achieve the desired white point - Green\_Cycle\_% represents the percentage of the frame time that green is displayed to achieve the desired white point - Blue\_Cycle\_%, represents the percentage of the frame time that blue is displayed to achieve the desired white point For example, assume that the red, green, and blue color cycle times are 30%, 50%, and 20% respectively (in order to achieve the desired white point), then the landed duty cycle for various combinations of red, green, blue color intensities would be as shown in $\frac{1}{5}$ 6-2 and $\frac{1}{5}$ 6-3. 表 6-2. Example Landed Duty Cycle for Full-Color, Color Percentage | CYCLE PERCENTAGE | | | | | | |------------------|-------|------|--|--|--| | RED | GREEN | BLUE | | | | | 30% | 50% | 20% | | | | Product Folder Links: DLP471TE Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 表 6-3. Example Landed Duty Cycle for Full-Color | S | CALE VALUE | | LANDED DUTY | |------|------------|------|-------------| | RED | GREEN | BLUE | CYCLE | | 0% | 0% | 0% | 0/100 | | 100% | 0% | 0% | 30/70 | | 0% | 100% | 0% | 50/50 | | 0% | 0% | 100% | 20/80 | | 0% | 12% | 0% | 6/94 | | 0% | 0% | 35% | 7/93 | | 60% | 0% | 0% | 18/82 | | 0% | 100% | 100% | 70/30 | | 100% | 0% | 100% | 50/50 | | 100% | 100% | 0% | 80/20 | | 0% | 12% | 35% | 13/87 | | 60% | 0% | 35% | 25/75 | | 60% | 12% | 0% | 24/76 | | 100% | 100% | 100% | 100/0 | The last factor to account for in estimating the landed duty cycle is any applied image processing. Within the DLPC7540 controller, the gamma function affects the landed duty cycle. Gamma is a power function of the form $Output\_Level = A \times Input\_Level^{Gamma}$ , where A is a scaling factor that is typically set to 1. In the DLPC7540 controller, gamma is applied to the incoming image data on a pixel-by-pixel basis. A typical gamma factor is 2.2, which transforms the incoming data as shown in $\boxtimes$ 6-2. 図 6-2. Example of Gamma = 2.2 From 🗵 6-2, if the gray scale value of a given input pixel is 40% (before gamma is applied), then gray scale value is 13% after gamma is applied. Therefore, it can be seen that since gamma has a direct impact on the displayed gray scale level of a pixel, it also has a direct impact on the landed duty cycle of a pixel. Consideration must also be given to any image processing which occurs before the DLPC7540 controllers. # 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 7.1 Application Information DMDs are spatial light modulators that reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC7540 controller. The high tilt pixel in the bottom-illuminated DMD increases brightness performance and enables a smaller system footprint for thickness-constrained applications. Typical applications using the DLP471TE include Laser TVs and enterprise projectors. DMD power-up and power-down sequencing is strictly controlled by the DLPC7540 through the TPS65145 PMIC. Refer to セクション 8 for power-up and power-down specifications. To ensure reliable operation, the DLP471TE DMD must always be used with the DLPC7540 controller, the DLPA100 PMIC/motor driver, and the TPS65145 PMIC. # 7.2 Typical Application The DLP471TE DMD combined with DLPC7540 digital controller and a power management device provides full 4K UHD resolution for bright, colorful display applications. A typical display system using laser phosphor illumination combines the DLP471TE DMD, DLPC7540 display controller, TPS65145 voltage regulator and DLPA100 PMIC and motor driver. 7-1 shows a system block diagram for this configuration of the DLP 0.47" 4K UHD chipset and additional system components needed. See 7-2, a block diagram showing the system components needed along with the lamp configuration of the DLP 0.47" 4K UHD chipset. The components include the DLP471TE DMD, DLPC7540 display controller, the DLPA100 PMIC and motor driver, and a TPS65145 PMIC. Product Folder Links: DLP471TE Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 図 7-1. Typical 4K UHD Laser Phosphor Application Diagram 図 7-2. Typical 4K UHD Lamp Application Diagram #### 7.2.1 Design Requirements Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The type of illumination used and desired brightness has a major effect on the overall system design and size. The display system uses the DLP471TE as the core imaging device and contains a 0.47-inch array of micromirrors. The DLPC7540 controller is the digital interface between the DMD and the rest of the system, taking digital input from front end receiver and driving the DMD over a high-speed interface. The DLPA100 PMIC serves as a voltage regulator for the controller, and color filter wheel and phosphor wheel motor control. The TPS65145 provide the DMD reset, offset and bias voltages. The LMR33630C provides the 1.8V power to the DLP471TE. #### 7.2.2 Detailed Design Procedure For a complete DLP system, an optical module or light engine is required that contains the DLP471TE DMD, associated illumination sources, optical elements, and necessary mechanical components. To ensure reliable operation, the DMD must always be used with DLPC7540 display controller and the TPS65145 PMIC and DLPA100. Refer to PCB Design Requirements for TI DLP TRP Digital Micromirror Devices for the DMD board design and manufacturing handling of the DMD sub assemblies. #### 7.2.3 Application Curve In a typical projector application, the luminous flux on the screen from the DMD depends on the optical design of the projector. The efficiency and total power of the illumination optical system and the projection optical system determine the overall light output of the projector. The DMD is inherently a linear spatial light modulator, so its efficiency just scales the light output. $\boxtimes$ 7-3 describes the relationship of laser input optical power to light output for a laser-phosphor illumination system, where the phosphor is not at its thermal quenching limit. 図 7-3. Normalized Light Output vs Normalized Laser Power for Laser Phosphor Illumination # 7.3 Temperature Sensor Diode The DMD features a built-in thermal diode that measures the temperature at one corner of the die outside the micromirror array. The thermal diode can be interfaced with the TMP411 temperature sensor as shown in $\boxtimes$ 7-4. The software application contains functions to configure the TMP411 to read the DLP471TE DMD temperature sensor diode. This data can be leveraged by the customer to incorporate additional functionality in the overall system design such as adjusting illumination, fan speeds, etc. All communication between the TMP411 and the *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2025 Texas Instruments Incorporated DLPC7540 controller happens over the $I^2C$ interface. The TMP411 connects to the DMD via pins outlined in $\pm$ If the temp sensor is not used, TEMP\_N and TEMP\_P pins should be left unconnected (NC). - A. Details are omitted for clarity. - B. See the TMP411 data sheet for the system board layout recommendation. - C. See the TMP411 datasheet and the TI reference design for suggested component values for R1, R2, R3, R4, and C1. - D. R5 = $0\Omega$ . R6 = $0\Omega$ . Place $0\Omega$ resistors close to the DMD package pins. 図 7-4. TMP411 Sample Schematic 33 Product Folder Links: DLP471TE # 8 Power Supply Recommendations The following power supplies are all required to operate the DMD: - V<sub>SS</sub> - V<sub>BIAS</sub> - V<sub>DD</sub> - V<sub>OFFSET</sub> - V<sub>RESET</sub> DMD power-up and power-down sequencing is strictly controlled by the DLP display controller. ## 注意 For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to any of the prescribed power-up and power-down requirements may affect device reliability. See the DMD power supply sequencing requirements in $\boxtimes$ 8-1. $V_{BIAS}$ , $V_{DD}$ , $V_{OFFSET}$ , and $V_{RESET}$ power supplies must be coordinated during power-up and power-down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD reliability and lifetime. Common ground $V_{SS}$ must also be connected. | 表 6-1. Power Supply Sequence Requirements | Supply Sequence Requirem | nents | |-------------------------------------------|--------------------------|-------| |-------------------------------------------|--------------------------|-------| | SYMBOL | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT | |---------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>DELAY1</sub> | Delay requirement | from V <sub>OFFSET</sub> power up to V <sub>BIAS</sub> power up | 1 | 2 | | ms | | t <sub>DELAY2</sub> | Delay requirement | from V <sub>BIAS</sub> and V <sub>RESET</sub> powered on and stable to DMD_EN_ARSTZ going high | 20 | | | μs | | t <sub>DELAY3</sub> | Delay requirement | from V <sub>OFFSET</sub> , V <sub>BIAS</sub> , and V <sub>RESET</sub> power down to when VDD and VDDA can power down | 50 | , | | μs | # 8.1 DMD Power Supply Power-Up Procedure - During power-up, V<sub>DD</sub> must always start and settle before V<sub>OFFSET</sub> plus t<sub>DELAY1</sub> specified in *Power Supply Sequence Requirements*, V<sub>BIAS</sub>, and V<sub>RESET</sub> voltages are applied to the DMD. - During power-up, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in *Recommended Operating Conditions*. - During power-up, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>. - Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements specified in Absolute Maximum Ratings, in Recommended Operating Conditions, and in Power Supply Sequence Requirements. - During power-up, LVCMOS input pins must not be driven high until after V<sub>DD</sub> has settled at operating voltage listed in Recommended Operating Conditions. ## 8.2 DMD Power Supply Power-Down Procedure - During power-down, V<sub>DD</sub> must be supplied until after V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>OFFSET</sub> are discharged to within the specified limit of ground. See *Power Supply Sequence Requirements*. - During power-down, it is a strict requirement that the voltage difference between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in *Recommended Operating Conditions*. - During power-down, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>. - Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements specified in Absolute Maximum Ratings, in Recommended Operating Conditions, and in the Power Supply Sequence Requirements. - During power-down, LVCMOS input pins must be less than specified in Recommended Operating Conditions. プランセ)を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *DLP471TE* - A. See Pin Functions for pin functions. - B. To prevent excess current, the supply voltage difference |V<sub>BIAS</sub> V<sub>OFFSET</sub>| must be less than the specified limit in *Recommended Operating Conditions*. - C. To prevent excess current, the supply difference |V<sub>BIAS</sub> V<sub>RESET</sub>| must be less than the specified limit in the *Recommended Operating Conditions*. - D. V<sub>BIAS</sub> must power up after V<sub>OFFSET</sub> has powered up, per the t<sub>DELAY1</sub> specification in *Power Supply Sequence Requirements*. - ${\sf E.} \quad {\sf V_{RESET},\, V_{OFFSET},\, and\, V_{BIAS}\, ramps\, must\, start\, after\, VDD\, and\, BDDA\, are\, powered\, up\,\, and\, stable.}$ - F. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates DMD\_EN\_ARSTZ and disables V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>OFFSET</sub>. - G. Under power-loss conditions where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware, DMD EN ARSTZ goes low. - H. V<sub>DD</sub> must remain high until after V<sub>OFFSET</sub>, V<sub>BIAS</sub>, V<sub>RESET</sub> go low, per Delay2 specification in *Power Supply Sequence Requirements*. - To prevent excess current, the supply voltage delta |V<sub>DDA</sub> V<sub>DD</sub>| must be less than the specified limit in Recommended Operating Conditions. - J. Not to scale. Details are omitted for clarity. **図 8-1. DMD Power Supply Requirements** # 9 Layout # 9.1 Layout Guidelines The DLP471TE DMD is part of a chipset that is controlled by the DLPC7540 display controller in conjunction with the TPS65145 PMIC and the DLPA100 power and motor controller. These guidelines are targeted at designing a PCB board with the DLP471TE DMD. The DMD board is a high-speed multi-layer PCB, with primarily high-speed digital logic including double data rate 3.2Gbps and 250Mbps differential data buses run to the DMD. TI recommends that full or mini power planes are used for $V_{OFFSET}$ , $V_{RESET}$ , and $V_{BIAS}$ . Solid planes are required for ground ( $V_{SS}$ ). The target impedance for the PCB is $50\Omega$ ±10% with exceptions listed in $\frac{1}{500}$ 9-1. TI recommends a 10-layer stack-up as described in $\frac{1}{500}$ 9-2. TI recommends manufacturing the PCB with a high-quality FR-4 material. #### 9.2 Impedance Requirements TI recommends a target impedance for the PCB of 50Ω ±10% for all signals. The exceptions are listed in 表 9-1. | Story of the state | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--| | Signal Type | Signal Name | Impedance (ohms) | | | | | DMD High Speed Data Signals | DMD_HSSI0_N_(07), DMD_HSSI0_P_(07), DMD_HSSI1_N_(07), DMD_HSSI1_P_(07), DMD_HSSI0_CLK_N, DMD_HSSI0_CLK_P, DMD_HSSI1_CLK_N, DMD_HSSI1_CLK_P | 100 $\Omega$ differential (50 $\Omega$ single ended) | | | | | DMD Low Speed Interface<br>Signals | DMD_LS0_WDATA_N, DMD_LS0_WDATA_P, DMD_LS0_CLK_N, DMD_LS0_CLK_P | 100Ω differential (50Ω single ended) | | | | 表 9-2. Layer Stack-Up 表 9-1. Special Impedance Requirements # 9.3 Layers The layer stack-up and copper weight for each layer is shown in 表 9-2. # LAYER NAME COPPER WT. (oz.) Side A – DMD, primary components, power miniplanes O.5oz (before plating) O.5oz (before plating) O.5oz (before plating) O.5oz (before plating) DMD and escapes. Two data input connectors. Top components including power generation and two data input connectors. Low-frequency signals routing. Use copper fill (GND) plated up to 1oz. O.5 Solid ground plane (net GND) reference for signal layers #1, 3 | 1 | components, power mini-<br>planes | plating) | power generation and two data input connectors. Low-frequency signals routing. Use copper fill (GND) plated up to 1oz. | |----|-----------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------| | 2 | Ground | 0.5 | Solid ground plane (net GND) reference for signal layers #1, 3 | | 3 | Signal (High frequency) | 0.5 | High-speed signal layer. High-speed differential data buses from input connector to DMD. | | 4 | Ground | 0.5 | Solid ground plane (net GND) reference for signal layers #3, #5 | | 5 | Power | 0.5 | Primary split power planes for 1.8V, 3.3V, 10V, -14V, 18V | | 6 | Power | 0.5 | Primary split power planes for 1.8V, 3.3 V, 10V, -14V, 18V | | 7 | Ground | 0.5 | Solid ground plane (net GND) Reference for signal layer #8 | | 8 | Signal (high frequency) | 0.5 | High-speed signal layer. High-speed differential data buses from the input connector to DMD | | 9 | Ground | 0.5 | Solid ground plane (net GND) Reference for signal layers #8, 10 | | 10 | Side B—Secondary components, power miniplanes | 0.5oz (before plating) | Discrete components if necessary. Low-frequency signals routing. Use copper fill plated up to 1oz. | *資料に関するフィードバック (ご意見やお問い合わせ) を送信*Product Folder Links: *DLP471TE* # 9.4 Trace Width, Spacing Unless otherwise specified, TI recommends that all signals follow the 0.005"/0.015" (trace-width/spacing) design rule. Use an analysis of impedance and stack-up requirements to determine and calculate actual trace widths. Maximized the width of all voltage signals as space permits. Follow the width and spacing requirements listed in 表 9-3. 表 9-3. Special Trace Widths, Spacing Requirements | 20 of oposial frace Wattie, opacing Requirements | | | | | | | | | | | | |--------------------------------------------------|------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | SIGNAL NAME | MINIMUM TRACE<br>WIDTH (MIL) | MINIMUM TRACE SPACING (MIL) | LAYOUT REQUIREMENT | | | | | | | | | | GND | MAXIMIZE | 5 | Maximize trace width to connecting pin as a minimum | | | | | | | | | | $V_{DD}$ | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. | | | | | | | | | | $V_{DDA}$ | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary with multiple vias. | | | | | | | | | | V <sub>OFFSET</sub> | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. | | | | | | | | | | V <sub>RESET</sub> | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connect to devices on layers 1 and 10 as necessary. | | | | | | | | | | V <sub>BIAS</sub> | 40 | 15 | Create mini planes on layers 1 and 10 as needed. Connecto devices on layers 1 and 10 as necessary. | | | | | | | | | #### 9.5 Power TI strongly discourages signal routing on power planes or on planes adjacent to power planes. If signals must be routed on layers adjacent to power planes, they must not cross splits in power planes to prevent EMI and preserve signal integrity. Connect all internal digital ground (GND) planes in as many places as possible. Connect all internal ground planes with a minimum distance between connections of 0.5". Extra vias may not required if there are sufficient ground vias due to normal ground connections of devices. Connect power and ground pins of each component to the power and ground planes with at least one via for each pin. Minimize trace lengths for component power and ground pins. (ideally, less than 0.100"). Ground plane slots are strongly discouraged. # 9.6 Trace Length Matching Recommendations 表 9-4 and 表 9-5 describe recommended signal trace length matching requirements. Follow these guidelines to avoid routing long traces over large areas of the PCB: - Match the trace lengths so that longer signals route in a serpentine pattern - Minimize the number of turns. - Ensure that the turn angles no sharper than 45 degrees. Signals listed in 表 9-4 are specified fro data rate operation at up to 3.2Gbps. Minimize the layer changes for these signals. Minimize the number of vias. Avoid sharp turns and layer switching while minimizing the lengths. When layer changes are necessary, place GND vias around the signal vias to provide a signal return path. The distance from one pair of differential signals to another must be at least two times the distance within the pair. | 表 9-4. HSSI High Speed | <b>DMD Data</b> | Signals | |------------------------|-----------------|---------| |------------------------|-----------------|---------| | SIGNAL NAME | REFERENCE SIGNAL | ROUTING SPECIFICATION | UNIT | | |-------------------------------------|------------------------------------|-----------------------|------|--| | DMD_HSSI0_N(07),<br>DMD_HSSI0_P(07) | DMD_HSSI0_CLK_N,<br>DMD_HSSI_CLK_P | ±0.25 | inch | | | DMD_HSSI1_N(07),<br>DMD_HSSI1_P(07) | DMD_HSSI0_CLK_N,<br>DMD_HSSI_CLK_P | ±0.25 | inch | | | DMD_HSSI0_CLK_P | DMD_HSSI1_CLK_P | ±0.05 | inch | | | Intra-pair P | Intra-pair N | ±0.01 | inch | | 表 9-5. Other Timing Critical Signals | SIGNAL NAME | Constraints | Routing Layers | | | | | |---------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------|--|--|--|--| | LS_CLK_P, LS_CLK_N<br>LS_WDATA_P,<br>LS_WDATA_N<br>LS_RDATA_A | Intra-pair (P to N) Matched to 0.01 inches Signal-to-signal Matched to +/- 0.25 inches | Layers 3, 8 | | | | | 図 9-1. Example HSSI PCB Routing Product Folder Links: DLP471TE Copyright © 2025 Texas Instruments Incorporated # 10 Device and Documentation Support # 10.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### 10.2 Device Support ## 10.2.1 Device Nomenclature 図 10-1. Part Number Description #### 10.2.2 Device Markings The device marking includes both human-readable information and a 2-dimensional matrix code. The human-readable information is described in 🗵 10-2. The 2-dimensional matrix code is an alpha-numeric string that contains the DMD part number, Part 1 and Part 2 of the serial number. #### Example: 図 10-2. DMD Marking Locations 39 # **10.3 Documentation Support** #### 10.3.1 Related Documentation The following documents contain additional information related to the chipset components used with the DMD. - DLPC7540 Display Controller Data Sheet - TPS65145 Data Sheet - DLPA100 Power and Motor Driver Data Sheet ## 10.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 10.5 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.6 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. DLP® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.7 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.8 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # Changes from Revision B (April 2022) to Revision C (January 2025)Page• DLP 製品のサード パーティ検索ツールおよび『テキサス・インスツルメンツの DLP ディスプレイ テクノロジーを使用した設計の開始』へのリンクを追加。1• Added sections SOLID STATE ILLUMINATION and LAMP ILLUMINATION to Recommended Operating Conditions table.7• Updated Micromirror Array Optical Characteristics Table.18• Updated Micromirror Array Temperature Calculation.23 # Changes from Revision A (June 2021) to Revision B (April 2022) Page 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated JAJSM59C - SEPTEMBER 2020 - REVISED JANUARY 2025 41 Product Folder Links: DLP471TE # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: DLP471TE # 12.1 Package Option Addendum #### 12.1.1 Packaging Information | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish <sup>(4)</sup> MSL Peak Temp (3) | | Op Temp (°C) | Device Marking <sup>(5)</sup> | | |------------------|------------|-----------------|--------------------|------|-------------|-------------------------|----------------------------------------------------|---------|--------------|-----------------------------------|--| | DLP471TEA0FYN | ACTIVE | CPGA | FYN | 149 | 33 | RoHS & Green | Call TI | Call TI | | see <i>Device Marking</i> section | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. - (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated www.ti.com 23-May-2025 #### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |-----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | DLP471TEA0FYN | FYN | CPGA | 149 | 33 | 3 x 11 | 150 | 315 | 135.9 | 12190 | 27.5 | 20 | 27.45 | | DLP471TEA0FYN.B | FYN | CPGA | 149 | 33 | 3 x 11 | 150 | 315 | 135.9 | 12190 | 27.5 | 20 | 27.45 | # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated