







**DRV8235** 

JAJSU39 - APRIL 2024

# DRV8235 速度調整機能およびストール検出機能内蔵、38V、3.7A、ブラシ付き DC モーター ドライバ

### 1 特長

- N チャネル、H ブリッジ、ブラシ付き DC モータードラ イバ
- 4.5V~38V の動作電源電圧範囲
- 電圧および速度レギュレーションを内蔵
- ソフトスタートおよびストップ機能による突入電流から の保護
- 600mΩ の R<sub>DS(on)</sub> (ハイサイド + ローサイド)
- 高い出力電流能力:3.7A ピーク、2A RMS
- I<sup>2</sup>C 制御インターフェイス搭載 PWM
  - **I<sup>2</sup>C** レジスタでの構成と診断
  - マルチフォロア動作のサポート
  - 標準およびファースト I<sup>2</sup>C モードをサポート
- 3.3V および 5V のロジック入力をサポート
- 電流センスおよび電流レギュレーション機能を内蔵
- アナログ電流センス出力 (IPROPI)
- 100% デューティ サイクルの内部チャージ ポンプ
- 低消費電力のスリープ モードによる長いバッテリ寿命 - < 1µA の最大スリープ電流</li>
- 小さなパッケージと占有面積
  - PowerPAD™付き 16ピン WQFN、3×3mm
- 保護機能内蔵
  - VM 低電圧誤動作防止 (UVLO)
  - 過電流保護 (OCP)
  - サーマル シャットダウン (TSD)
  - ストール検出
  - 過電圧保護 (OVP)

## 2 アプリケーション

- プリンタ
- ロボット掃除機
- 洗濯機、乾燥機
- コーヒー メーカー
- POS プリンタ
- 電動病院用ベッド / ベッド制御
- フィットネス機器

### 3 概要

DRV8235 は、速度レギュレーション機能に加えて、ストー ル検出、電流検出出力、電流レギュレーション、保護回路 などの追加機能を内蔵した高性能統合型 H ブリッジ モー タードライバです。

この内蔵された速度および電圧レギュレーション機能は、 モーター電圧および電流情報を使用してモーターの速度 または電圧を制御するため、速度を検出するための外部 センサは不要です。これにより、基板のサイズと設計の複 雑さが低減し、システム全体のコストが削減されます。内蔵 の速度レギュレーション機能により、入力電源電圧が変化 してもモータ速度が一定に保たれるため、消費電流が最 小限に抑えられ、長期的に電力が節約されます。これは、 さまざまな負荷条件を持つアプリケーションや、入力電圧 が一定ではない操作に対してバッテリ電源に依存するア プリケーションで重要です。ソフトスタートおよびストップに より、制御されたターンオンおよびターンオフ時間が可能 になり、大きな突入電流を低減してモータ巻線を損傷から 保護することで、システムの信頼性と耐用期間が向上しま

内部カレントミラーは、電流センスとレギュレーションを実 装しています。そのため、大電力シャント抵抗を使う必要 がなく、基板面積を節約しシステムコストを低減できます。 IPROPI 電流センス出力を使うと、マイコンはモーターのス トールまたは負荷条件の変化を検出できます。 VREF ピン を使うことで、起動および高負荷イベント中もマイコンを使 わずにモーター電流をレギュレーションできます。デバイス は、センサレスモータストール検出とマイコンへのレポー トをサポートしています。

#### 製品情報

| 部品番号    | パッケージ <sup>(1)</sup> | パッケージ サイズ (公<br>称) <sup>(2)</sup> |  |  |  |  |  |  |
|---------|----------------------|-----------------------------------|--|--|--|--|--|--|
| DRV8235 | WQFN (16)            | 3.00mm × 3.00mm                   |  |  |  |  |  |  |

- 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



概略回路図



## **Table of Contents**

|   | at. ₩                                 |
|---|---------------------------------------|
| 1 | 特長                                    |
| 2 | アプリケーション                              |
|   | 概要                                    |
| 4 | Device Comparison                     |
| 5 | Pin Configuration and Functions       |
| 6 | Specifications                        |
|   | 6.1 Absolute Maximum Ratings          |
|   | 6.2 ESD Ratings                       |
|   | 6.3 Recommended Operating Conditions  |
|   | 6.4 Thermal Information               |
|   | 6.5 Electrical Characteristics        |
|   | 6.6 I2C Timing Requirements           |
|   | 6.7 Timing Diagrams                   |
|   | 6.8 Typical Operating Characteristics |
| 7 | Detailed Description1                 |
|   | 7.1 Overview                          |
|   | 7.2 Functional Block Diagram1         |
|   | 7.3 Feature Description1              |
|   | 7.4 Device Functional Modes3          |

| 7.5 Programming                           | 33              |
|-------------------------------------------|-----------------|
| 8 Register Map                            | 35              |
| 8.1 DRV8235 STATUS Registers              |                 |
| 8.2 DRV8235 CONFIG Registers              |                 |
| 8.3 DRV8235_CTRL Registers                | 53              |
| 9 Application and Implementation          |                 |
| 9.1 Application Information               | 66              |
| 9.2 Typical Application: Brushed DC Motor | 66              |
| 9.3 Power Supply Recommendations          | <mark>75</mark> |
| 9.4 Layout                                |                 |
| 10 デバイスおよびドキュメントのサポート                     | 77              |
| 10.1ドキュメントの更新通知を受け取る方法                    | 77              |
| 10.2 サポート・リソース                            | 77              |
| 10.3 Trademarks                           | <mark>77</mark> |
| 10.4 静電気放電に関する注意事項                        | 77              |
| 10.5 用語集                                  | 77              |
| 11 Revision History                       |                 |
| 12 メカニカル、パッケージ、および注文情報                    |                 |
|                                           |                 |



## **4 Device Comparison**

## 表 4-1. Device Comparison Table

| Part Number | Package | Supply VM<br>(V) | R <sub>DS(ON)</sub> (mΩ) | RMS Current<br>Capacity (A) | Sensorless<br>Position<br>Sensing | Speed<br>Regulation | Stall<br>Detection | Package Size |
|-------------|---------|------------------|--------------------------|-----------------------------|-----------------------------------|---------------------|--------------------|--------------|
| DRV8214     | RTE     | 1.65 to 11       | 240                      | 2                           | Yes                               | Yes                 | Yes                | 3mm × 3mm    |
| DRV8215     | RTE     | 1.65 to 11       | 240                      | 2                           | No                                | Yes                 | Yes                | 3mm × 3mm    |
| DRV8234     | RTE     | 4.5 to 38        | 600                      | 2                           | Yes                               | Yes                 | Yes                | 3mm × 3mm    |
| DRV8235     | RTE     | 4.5 to 38        | 600                      | 2                           | No                                | Yes                 | Yes                | 3mm × 3mm    |
| DRV8213     | RTE     | 1.65 to 11       | 240                      | 2                           | No                                | No                  | Yes                | 3mm × 3mm    |
| DRV8213     | DSG     | 1.65 to 11       | 240                      | 2                           | No                                | No                  | No                 | 2mm × 2mm    |

3



## **5 Pin Configuration and Functions**



図 5-1. RTE Package 16-Pin WQFN Top View

表 5-1. Pin Functions

|        | PIN | TYPE(1) | DECORPTION                                                                                                                                                       |  |  |  |
|--------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME   | RTE | IYPE    | DESCRIPTION                                                                                                                                                      |  |  |  |
| IPROPI | 1   | PWR     | Analog current output proportional to load current. Connect a resistor from IPROPI to ground.                                                                    |  |  |  |
| RSVD   | 2   | _       | Reserved. Leave this pin unconnected.                                                                                                                            |  |  |  |
| RSVD   | 3   | _       | Reserved. Leave this pin unconnected.                                                                                                                            |  |  |  |
| nFAULT | 4   | OD      | Fault indicator output. Pulled low during a fault condition. Connect an external pullup resistor for open-drain operation.                                       |  |  |  |
| VM     | 5   | PWR     | PWR Motor power supply. Bypass this pin to the GND pin with a 0.1µF ceramic capacitor well as sufficient bulk capacitance rated for VM.                          |  |  |  |
| OUT1   | 6   | 0       | H-bridge output. Connect directly to the motor.                                                                                                                  |  |  |  |
| GND    | 7   | PWR     | Device ground. Connect to system ground.                                                                                                                         |  |  |  |
| OUT2   | 8   | 0       | H-bridge output. Connect directly to the motor.                                                                                                                  |  |  |  |
| A1     | 9   | I       | I <sup>2</sup> C base address select pin. Tri-level input.                                                                                                       |  |  |  |
| A0     | 10  | 1       | I <sup>2</sup> C base address select pin. Tri-level input.                                                                                                       |  |  |  |
| nSLEEP | 11  | I       | Sleep mode input. Logic high to enable device. Logic low to enter low-power sleep mode. Internal pulldown resistor.                                              |  |  |  |
| PH/IN2 | 12  | I       | Controls the H-bridge output. Has internal pulldown.                                                                                                             |  |  |  |
| EN/IN1 | 13  | I       | Controls the H-bridge output. Has internal pulldown.                                                                                                             |  |  |  |
| SDA    | 14  | I       | I <sup>2</sup> C data signal. The SDA pin requires a pullup resistor.                                                                                            |  |  |  |
| SCL    | 15  | I       | I <sup>2</sup> C clock signal.                                                                                                                                   |  |  |  |
| VREF   | 16  | I       | Analog input to set current regulation and stall detection level.                                                                                                |  |  |  |
| PAD    | _   | _       | Thermal pad. Connect to board ground. For good thermal dissipation, use large ground planes on multiple layers, and multiple nearby vias connecting those planes |  |  |  |

(1) I = Input, O = Output, PWR = Power, OD = Open-Drain Output

Copyright © 2024 Texas Instruments Incorporated

4



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating temperature range (unless otherwise noted)(1)

|                                                      |                                    | MIN                   | MAX                              | UNIT |
|------------------------------------------------------|------------------------------------|-----------------------|----------------------------------|------|
| Power supply pin voltage                             | VM                                 | -0.5                  | 40                               | V    |
| Power supply transient voltage ramp                  | VM                                 | 0                     | 2                                | V/µs |
| Logic pin voltage                                    | IN1, IN2, A1, A0, SDA, SCL, nSLEEP | -0.3                  | 5.75                             | V    |
| Open-drain output pin voltage                        | nFAULT                             | -0.3                  | 5.75                             | V    |
| Proportional current output pin voltage, VM ≥ 5.45 V | - IPROPI                           | -0.3                  | 5.75                             | V    |
| Proportional current output pin voltage, VM < 5.45 V | IPROPI                             | -0.3                  | V <sub>VM</sub> + 0.3            | V    |
| Reference input pin voltage                          | VREF                               | 0.3                   | 5.75                             | V    |
| Output pin voltage                                   | OUTx                               | -V <sub>SD</sub>      | V <sub>VM</sub> +V <sub>SD</sub> | V    |
| Output current                                       | OUTx                               | Internally<br>Limited | Internally<br>Limited            | Α    |
| Ambient temperature, T <sub>A</sub>                  |                                    | -40                   | 125                              | °C   |
| Junction temperature, T <sub>J</sub>                 |                                    | -40                   | 150                              | °C   |
| Storage temperature, T <sub>stg</sub>                |                                    | -65                   | 150                              | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V.===:             | Licotrostatio | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> |               | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ± 2000 V may actually have higher performance.

#### **6.3 Recommended Operating Conditions**

over operating temperature range (unless otherwise noted)

|                      |                                 | ·                                | MIN | NOM MAX | UNIT |
|----------------------|---------------------------------|----------------------------------|-----|---------|------|
| $V_{VM}$             | Power supply voltage            | VM                               | 4.5 | 38      | V    |
| V <sub>IN</sub>      | Logic input voltage             | IN1, IN2,A1, A0, SDA, SCL,nSLEEP | 0   | 5.5     | V    |
| f <sub>PWM</sub>     | PWM frequency                   | INx                              | 0   | 200     | kHz  |
| V <sub>OD</sub>      | Open drain pullup voltage       | nFAULT                           | 0   | 5.5     | V    |
| I <sub>OD</sub>      | Open drain output current       | nFAULT                           | 0   | 5       | mA   |
| I <sub>OUT</sub> (1) | Peak output current             | OUTx                             | 0   | 3.7     | Α    |
| I <sub>IPROPI</sub>  | Current sense output current    | IPROPI                           | 0   | 3       | mA   |
| $V_{VREF}$           | Current limit reference voltage | VREF                             | 0   | 3.3     | V    |
| T <sub>A</sub>       | Operating ambient temperature   |                                  | -40 | 125     | °C   |
| TJ                   | Operating junction temperature  |                                  | -40 | 150     | °C   |

(1) Power dissipation and thermal limits must be observed

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ± 500 V may actually have higher performance.



## **6.4 Thermal Information**

|                       |                                              | DEVICE     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN) | UNIT |
|                       |                                              | 16 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 47.8       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 48.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 22.4       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.1        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 22.4       | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 8.6        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

 $4.5~\text{V} \le \text{V}_{\text{VM}} \le 38~\text{V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$  (unless otherwise noted). Typical values are at T<sub>J</sub> = 27°C, V<sub>VM</sub> = 24 V.

|                        | PARAMETER                             | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
|------------------------|---------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| POWER SU               | JPPLIES (VM)                          |                                                                   |     |     |     |      |
| I <sub>VMQ</sub>       | VM sleep mode current                 | nSLEEP = 0 V, V <sub>VM</sub> = 24 V, T <sub>J</sub> = 27°C       |     | 0.1 | 1   | μA   |
| $I_{VM}$               | VM active mode current                | nSLEEP = 3.3 V, IN1 = 3.3 V, IN2 = 0<br>V, V <sub>VM</sub> = 24 V |     | 3.5 | 4   | mA   |
| t <sub>WAKE</sub>      | Turnon time                           | nSLEEP = 1 to I <sup>2</sup> C ready                              |     |     | 410 | μs   |
| LOGIC-LE\              | /EL INPUTS (IN1, IN2, SDA, SCL, nSLEE | EP)                                                               |     |     |     |      |
| V <sub>IL</sub>        | Input logic low voltage               |                                                                   | 0   |     | 0.5 | V    |
| V <sub>IH</sub>        | Input logic high voltage              |                                                                   | 1.5 |     | 5.5 | V    |
| V <sub>HYS</sub>       | Input hysteresis                      |                                                                   |     | 160 |     | mV   |
| V <sub>HYS</sub>       | Input hysterisis                      | nSLEEP pin                                                        |     | 60  |     |      |
| I <sub>IL</sub>        | Input logic low current               | V <sub>I</sub> = 0 V                                              | -1  |     | 1   | μA   |
| I <sub>IH</sub>        | Input logic high current              | V <sub>I</sub> = 5 V                                              |     | 33  | 100 | μA   |
| R <sub>PD</sub>        | Input pulldown resistance, INx        | To GND                                                            |     | 100 |     | kΩ   |
| t <sub>DEGLITCH</sub>  | Input logic deglitch, INx             |                                                                   |     | 50  |     | ns   |
| TRI-LEVEL              | . INPUTS (A1, A0)                     |                                                                   |     |     | '   |      |
| V <sub>TIL</sub>       | Tri-level input logic low voltage     |                                                                   | 0   |     | 0.6 | V    |
| V <sub>TIHZ</sub>      | Tri-level input Hi-Z voltage          |                                                                   | 1.8 | 2   | 2.2 | V    |
| V <sub>TIH</sub>       | Tri-level input logic high voltage    |                                                                   | 2.7 |     | 5.5 | V    |
| R <sub>TPD</sub>       | Tri-level pulldown resistance         | to GND                                                            |     | 200 |     | kΩ   |
| I <sub>TPU</sub>       | Tri-level pullup current              | to 3.3 V                                                          |     | 10  |     | μΑ   |
| OPEN-DRA               | AIN OUTPUTS (nFAULT, SDA)             |                                                                   |     |     |     |      |
| V <sub>OL</sub>        | Output logic low voltage              | I <sub>OD</sub> = 5 mA                                            |     |     | 0.3 | V    |
| l <sub>OZ</sub>        | Output logic high current             | V <sub>OD</sub> = 3.3 V                                           | -1  |     | 1   | μΑ   |
| t <sub>PW_nFAULT</sub> | nFAULT low pulse width                | RC Count overflow, RC_REP = 11b                                   | 30  | 50  | 70  | μs   |
| C <sub>B</sub>         | SDA capacitive load for each bus line |                                                                   |     |     | 400 | pF   |
| DRIVER O               | UTPUTS (OUTx)                         |                                                                   |     |     | '   |      |
| R <sub>DS(ON)_HS</sub> | High-side MOSFET on resistance        | I <sub>OUTx</sub> = 1 A; T <sub>J</sub> = 25 °C                   |     | 300 | 360 | mΩ   |
| R <sub>DS(ON)_HS</sub> | High-side MOSFET on resistance        | I <sub>OUTx</sub> = 1 A; T <sub>J</sub> = 125 °C                  |     | 450 | 540 | mΩ   |
| R <sub>DS(ON)_HS</sub> | High-side MOSFET on resistance        | I <sub>OUTx</sub> = 1 A; T <sub>J</sub> = 150 °C                  |     | 500 | 600 | mΩ   |
| R <sub>DS(ON)_LS</sub> | Low-side MOSFET on resistance         | I <sub>OUTx</sub> = -1 A; T <sub>J</sub> = 25 °C                  |     | 300 | 360 | mΩ   |
| R <sub>DS(ON)_LS</sub> | Low-side MOSFET on resistance         | I <sub>OUTx</sub> = -1 A; T <sub>J</sub> = 125 °C                 |     | 450 | 540 | mΩ   |

Copyright © 2024 Texas Instruments Incorporated



4.5 V ≤ V<sub>VM</sub> ≤ 38 V, –40°C ≤ T<sub>J</sub> ≤ 150°C (unless otherwise noted). Typical values are at T<sub>J</sub> = 27°C, V<sub>VM</sub> = 24 V.

|                        | PARAMETER                                            | TEST CONDITIONS                                                                     | MIN  | TYP  | MAX  | UNIT |
|------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| R <sub>DS(ON)_LS</sub> | Low-side MOSFET on resistance                        | I <sub>OUTx</sub> = -1 A; T <sub>J</sub> = 150 °C                                   |      | 500  | 600  | mΩ   |
| V <sub>SD</sub>        | Body diode forward voltage                           | I <sub>OUTx</sub> = -1 A                                                            |      | 0.8  |      | V    |
| t <sub>RISE</sub>      | Output rise time                                     | V <sub>OUTx</sub> rising from 10% to 90% of V <sub>VM</sub>                         |      | 200  |      | ns   |
| t <sub>FALL</sub>      | Output fall time                                     | V <sub>OUTx</sub> falling from 90% to 10% of V <sub>VM</sub>                        |      | 140  |      | ns   |
| t <sub>PD</sub>        | Input to output propagation delay                    | Input to OUTx                                                                       |      | 650  |      | ns   |
| t <sub>DEAD</sub>      | Output dead time                                     |                                                                                     |      | 200  |      | ns   |
| CURRENT                | SENSE AND REGULATION (IPROPI, VRE                    | F)                                                                                  |      |      |      |      |
| V <sub>REF_INT</sub>   | Internal reference voltage                           | INT_VREF = 1b                                                                       | 2.88 | 3    | 3.12 | V    |
| A <sub>IPROPI</sub>    | Current scaling factor                               |                                                                                     |      | 1500 |      | μA/A |
| A <sub>ERR</sub>       | Current mirror total error                           | I <sub>OUT</sub> = 0.1 A, V <sub>VM</sub> ≥ 5.5 V                                   | -10  |      | 10   | %    |
| A <sub>ERR</sub>       | Current mirror total error                           | 0.15 A ≤ I <sub>OUT</sub> < 0.5 A, V <sub>VM</sub> ≥ 5.5 V                          | -7   |      | 7    | %    |
| A <sub>ERR</sub>       | Current mirror total error                           | I <sub>OUT</sub> ≥ 0.5 A, V <sub>VM</sub> ≥ 5.5 V                                   | -5   |      | 5    | %    |
| t <sub>OFF</sub>       | Current regulation off time                          |                                                                                     |      | 20   |      | μs   |
| t <sub>BLANK</sub>     | Current sense blanking time                          | TBLANK = 0b                                                                         |      | 1.8  |      | μs   |
| t <sub>BLANK</sub>     | Current sense blanking time                          | TBLANK = 1b                                                                         |      | 1    |      | μs   |
| t <sub>DEG</sub>       | Current regulation and stall detection deglitch time | TDEG = 0b                                                                           |      | 2    |      | μs   |
| t <sub>DEG</sub>       | Current regulation and stall detection deglitch time | TDEG = 1b                                                                           |      | 1    |      | μs   |
| t <sub>INRUSH</sub>    | Inrush time blanking for stall detection             |                                                                                     | 5    |      | 6716 | ms   |
| Voltage reg            | ulation                                              |                                                                                     |      |      |      |      |
| $\Delta V_{LINE}$      | Line regulation                                      | 5.5 V ≤ V <sub>VM</sub> ≤ 38 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 2        |      | ±2%  |      |      |
| $\Delta V_{LOAD}$      | Load regulation                                      | V <sub>VM</sub> = 24 V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 100 mA<br>to 2 A |      | ±1%  |      |      |
| PROTECTION             | ON CIRCUITS                                          |                                                                                     |      |      |      |      |
| \/                     | VM cumply under seltence legisout (LIVII O)          | Supply rising                                                                       | 4.15 | 4.3  | 4.45 | V    |
| $V_{UVLO_VM}$          | VM supply undervoltage lockout (UVLO)                | Supply falling                                                                      | 4.05 | 4.2  | 4.35 | V    |
| V <sub>UVLO_HYS</sub>  | Supply UVLO hysteresis                               | Rising to falling threshold                                                         |      | 100  |      | mV   |
| t <sub>UVLO</sub>      | Supply undervoltage deglitch time                    | V <sub>VM</sub> falling to OUTx disabled                                            |      | 10   |      | μs   |
| V <sub>RST</sub>       | VM UVLO reset                                        | VM falling, device reset, no I <sup>2</sup> C communications                        |      |      | 3.9  | V    |
| V <sub>OVP_TH</sub>    | Overvoltage protection threshold                     | V <sub>OUT</sub> - V <sub>VM</sub>                                                  |      | 200  |      | mV   |
| t <sub>OVP_ON</sub>    | Overvoltage protection turn-on time                  |                                                                                     |      | 10   |      | μs   |
| t <sub>OVP_OFF</sub>   | Overvoltage protection turn-off time                 |                                                                                     |      | 250  |      | μs   |
| I <sub>OCP</sub>       | Overcurrent protection trip point                    |                                                                                     | 3.7  |      |      | Α    |
| t <sub>OCP</sub>       | Overcurrent protection deglitch time                 |                                                                                     |      | 2    |      | μs   |
| t <sub>RETRY</sub>     | Retry time                                           |                                                                                     |      | 1.7  |      | ms   |
|                        | <del> </del>                                         |                                                                                     |      |      |      |      |
| $T_{TSD}$              | Thermal shutdown temperature                         |                                                                                     | 150  | 175  |      | °C   |

## **6.6 I2C Timing Requirements**

|                  |                     | MIN | NOM MAX | UNIT |
|------------------|---------------------|-----|---------|------|
| STANDARD MODE    |                     |     |         |      |
| f <sub>SCL</sub> | SCL Clock frequency | 0   | 100     | kHz  |

English Data Sheet: SLVSHO3



|                     |                                                                                             | MIN   | NOM | MAX  | UNIT |
|---------------------|---------------------------------------------------------------------------------------------|-------|-----|------|------|
| t <sub>HD,STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 4     |     |      | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                 | 4.7   |     |      | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                | 4     |     |      | μs   |
| t <sub>SU,STA</sub> | Setup time for a repeated START condition                                                   | 4.7   |     |      | μs   |
| t <sub>HD,DAT</sub> | Data hold time: For I2C bus devices                                                         | 0.035 |     | 3.45 | μs   |
| t <sub>SU,DAT</sub> | Data set-up time                                                                            | 250   |     |      | ns   |
| t <sub>R</sub>      | SDA and SCL rise time                                                                       |       |     | 1000 | ns   |
| t <sub>F</sub>      | SDA and SCL fall time                                                                       |       |     | 300  | ns   |
| t <sub>SU,STO</sub> | Set-up time for STOP condition                                                              | 4     |     |      | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                            | 4.7   |     |      | μs   |
| FAST MODE           |                                                                                             |       |     | -    |      |
| f <sub>SCL</sub>    | SCL Clock frequency                                                                         | 0     |     | 400  | kHz  |
| t <sub>HD,STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 0.6   |     |      | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                 | 1.3   |     |      | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                | 0.6   |     |      | μs   |
| t <sub>SU,STA</sub> | Setup time for a repeated START condition                                                   | 0.6   |     |      | μs   |
| t <sub>HD,DAT</sub> | Data hold time: For I2C bus devices                                                         | 0.035 |     | 0.9  | μs   |
| t <sub>SU,DAT</sub> | Data set-up time                                                                            | 250   |     |      | ns   |
| t <sub>R</sub>      | SDA and SCL rise time                                                                       |       |     | 300  | ns   |
| t <sub>F</sub>      | SDA and SCL fall time                                                                       |       |     | 300  | ns   |
| t <sub>SU,STO</sub> | Set-up time for STOP condition                                                              | 0.6   |     |      | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                            | 1.3   |     |      | μs   |
| t <sub>SP</sub>     | Pulse width of spikes to be supressed by input noise filter                                 |       | 50  |      | ns   |



## **6.7 Timing Diagrams**





図 6-1. Input-to-Output Timing Diagram



図 6-2. I<sup>2</sup>C Timing Diagram

9



## **6.8 Typical Operating Characteristics**







## 7 Detailed Description

### 7.1 Overview

The DRV8235 is a high-performance integrated H-bridge motor driver with integrated speed and voltage regulation along with additional integrated features like stall detection, current sense output, current regulation, and protection circuitry.

The integrated speed regulation feature maintains maintains constant motor speed over varying battery voltages. The voltage regulation feature saves energy by driving the motor with a programmable lower terminal voltage, control in the device thereby reducing external components on a PCB and saving cost. The principle is based on counting the number of current ripples appearing in the motor current waveform due to commutations.

The DRV8235 contains PWM and PH/EN interfaces along with an  $I^2C$  interface for configuration and detailed diagnostics. The EN/IN1 & PH/IN2 pins control the full bridge, which consists of four N-channel MOSFETs that have a typical  $R_{DS(ON)}$  of  $600m\Omega$  (including one high-side and one low-side FET). Motor speed can be controlled with pulse-width modulation (PWM), at frequencies between 0 to 200kHz. The PMODE bit in  $I^2C$  registers allows to control the H-bridge solely through  $I^2C$  commands, reducing the number of GPIO inputs.

The integrated current regulation feature limits motor current to a predefined maximum based on the VREF and IPROPI settings. The IPROPI signal can provide current feedback to a microcontroller during both the drive and brake/slow-decay states of the H-bridge. The DRV8235 also has I<sup>2</sup>C programmable registers to configure a hardware stall detection feature based on the IPROPI current sensing signal.

The integrated protection features protect the device in case of a system fault. These include undervoltage lockout (UVLO), overcurrent protection (OCP), and overtemperature shutdown (TSD). Fault conditions are indicated on the nFAULT pin. Additionally, the overvoltage protection (OVP) feature puts the driver into the brake state when the motor is spun manually while the device is in sleep mode or when the H-bridge is disabled. This prevents the back EMF induced high voltages on the supply rail that could potentially damage the driver and other circuits in the system.

To reduce area and external components on a printed circuit board, the device integrates a charge pump regulator and the corresponding capacitors. The nSLEEP pin provides an ultra-low power mode to minimize current draw during system inactivity.



## 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 External Components

表 7-1 lists the recommended external components for the device.

表 7-1. Recommended External Components

| COMPONENT            | PIN 1               | PIN 2  | RECOMMENDED                                                         |
|----------------------|---------------------|--------|---------------------------------------------------------------------|
| C <sub>VM1</sub>     | VM                  | GND    | 0.1μF, low ESR ceramic capacitor, VM-rated.                         |
| C <sub>VM2</sub>     | VM                  | GND    | Bulk Capacitance, VM-rated.                                         |
| R <sub>IPROPI</sub>  | IPROPI              | GND    | Resistor from IPROPI pin to GND, sets the current regulation level. |
| R <sub>nFAULT</sub>  | System<br>VCC       | nFAULT | 10kΩ                                                                |
| R <sub>Pull-up</sub> | SDA, SCL,<br>A0, A1 | VM     | 2.2kΩ                                                               |

### 7.3.2 Summary of Features

This section includes a summary of the key and advanced features of DRV8235.

- 1. DRV8235 Functional Block Diagram
- 2. Current Sense and Regulation (IPROPI)
- 3. Bridge Control
- 4. Protection
- 5. Advanced: Stall Detection
- 6. Advanced: Speed and Voltage Regulation
- 7. Advanced: Soft-Start and Soft-Stop using t<sub>INRUSH</sub>

#### 7.3.3 Bridge Control

The DRV8235 output consists of four N-channel MOSFETs designed to drive high current. These outputs are controlled by the two inputs EN/IN1 and PH/IN2 or the I<sup>2</sup>C bits I2C\_EN\_IN1 and I2C\_PH\_IN2.

The I2C\_BC bit determines whether the bridge is controlled by the EN/IN1 and PH/IN2 pins or the I2C\_EN\_IN1 and I2C\_PH\_IN2 bits, as shown below.

表 7-2. H-Bridge Control Interface

| I2C_BC | Description                                                            |
|--------|------------------------------------------------------------------------|
| 0b     | Bridge control configured by using the EN/IN1 and PH/IN2 pins.         |
| 1b     | Bridge control configured by using the I2C_EN_IN1 and I2C_PH_IN2 bits. |

The control interface is selected by the PMODE bit. DRV8235 allows users to choose either Phase-Enable mode or PWM mode, as described below.

表 7-3. PMODE Functions

| PMODE | Control Mode |  |
|-------|--------------|--|
| 0b    | PH/EN        |  |
| 1b    | PWM          |  |

The inputs can be set to static voltages for 100% duty cycle drive, or they can be pulse-width modulated (PWM) for variable motor speed. Following diagram shows how the motor current flows through the H-bridge. The input pins can be powered before VM is applied.

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



図 7-1. H-Bridge Current Paths

The truth tables for each control mode are shown below. Note that these tables do not take into account the internal current regulation feature. Additionally, when an output changes from driving high to driving low (or driving low to driving high), dead time is automatically inserted to prevent shoot-through.

PH/EN mode allows for the H-bridge to be controlled with a speed and direction type of interface. The truth table for PH/EN mode is shown below.

| nSLEEP | Enable | Phase | OUT1   | OUT2   | Description                   |
|--------|--------|-------|--------|--------|-------------------------------|
| 0      | Х      | Х     | High-Z | High-Z | Sleep Mode (H-bridge High-Z)  |
| 1      | 1      | 0     | L      | Н      | Reverse (Current OUT2 → OUT1) |
| 1      | 1      | 1     | Н      | L      | Forward (Current OUT1 → OUT2) |
| 1      | 0      | Х     | L      | L      | Brake; low-side slow decay    |

表 7-4. PH/EN Control Mode (PMODE = 0b)

注

Enable refers to the EN pin when bridge control is external (I2C\_BC=0b), and the I2C\_EN\_IN1 bit when bridge control is internal (I2C\_BC=1b).

Phase refers to the PH pin when bridge control is external (I2C\_BC=0b), and the I2C\_PH\_IN2 bit when bridge control is internal (I2C\_BC=1b).

PWM mode allows for the H-bridge to enter the High-Z state while the device is awake. The truth table for PWM mode is shown below.



| 表 7-5. | <b>PWM</b> | <b>Control Mode</b> | e (PMODE = | 1b) |
|--------|------------|---------------------|------------|-----|
|--------|------------|---------------------|------------|-----|

| nSLEEP | Input1 | Input2 | OUT1   | OUT2   | Description                   |
|--------|--------|--------|--------|--------|-------------------------------|
| 0      | Х      | Х      | High-Z | High-Z | Sleep Mode (H-bridge High-Z)  |
| 1      | 0      | 0      | High-Z | High-Z | Coast (H-bridge High-Z)       |
| 1      | 0      | 1      | L      | Н      | Reverse (Current OUT2 → OUT1) |
| 1      | 1      | 0      | Н      | L      | Forward (Current OUT1 → OUT2) |
| 1      | 1      | 1      | L      | L      | Brake; low-side slow decay    |
| ı      | I      | ı      | L      | L      | brake, low-side slow decay    |

注

Input1 refers to the IN1 pin when bridge control is external (I2C\_BC=0b), and the I2C\_EN\_IN1 bit when bridge control is internal (I2C\_BC=1b).

Input2 refers to the IN2 pin when bridge control is external (I2C\_BC=0b), and the I2C\_PH\_IN2 bit when bridge control is internal (I2C\_BC=1b).

The following timing diagram shows the timing of the inputs and outputs of the motor driver.



図 7-2. H-Bridge Timing Diagram

The  $t_{DEAD}$  time is the time in the middle when the output is High-Z. The output pin voltage during  $t_{DEAD}$  depends on the direction of the output current. If the current is sourced from the pin, the voltage is a diode voltage drop below ground. If the current is sunk to pin, the voltage is a diode voltage drop above VM. This diode is the body diode of the high-side or low-side FET.

The propagation delay time  $(t_{PD})$  is measured as the time between an input edge to output change. This time accounts for input deglitch time and other internal logic propagation delays. The input deglitch time prevents noise on the input pins from affecting the output state. Additional output slew delay timing accounts for FET turn on or turn off times  $(t_{RISE})$  and  $t_{FALL}$ .



#### 7.3.4 Current Sense and Regulation (IPROPI)

The DRV8235 integrates current sensing, regulation, and current sense feedback. The internal current mirror allows the device to sense the output current without an external sense resistor or sense circuitry, thereby reducing system size, cost, and complexity. The current regulation feature allows for the device to limit the output current in case of motor stall or high load torque events. The IPROPI output provides a current output proportional to the load current. This I<sub>IPROPI</sub> current can be converted to a V<sub>IPROPI</sub> output voltage by connecting a suitable resistor R<sub>IPROPI</sub> from this pin to the circuit ground. The following diagram shows the IPROPI timings specified in the Electrical Characteristics table.



☑ 7-3. Detailed IPROPI Timing Diagram

#### 7.3.4.1 Current Sensing

The IPROPI pin outputs an analog current proportional to the current flowing through the low-side power MOSFETs in the H-bridge and scaled by the current mirror gain ( $A_{IPROPI}$ ). The IPROPI output current can be calculated by the following equation. The  $I_{LSx}$  in the equation is only valid when the current flows from drain to source in the low-side MOSFET. If current flows from source to drain or through the body diode, the value of  $I_{LSx}$  for that channel is zero. For instance, if the bridge is in the brake, slow-decay state, then the current out of IPROPI is only proportional to the current in one of the low-side MOSFETs.

$$I_{PROPI}(\mu A) = (I_{LS1} + I_{LS2})(A) \times A_{IPROPI}(\mu A/A)$$
(1)

The  $A_{ERR}$  parameter in the Electrical Characteristics table is the error associated with the  $A_{IPROPI}$  gain. It indicates the combined effect of offset error added to the  $I_{OUT}$  current and gain error. The current mirror gain  $A_{IPROPI}$  is fixed at 1500  $\mu$ A/A.

The motor current is measured by an internal current mirror architecture on the low-side FETs which removes the need for an external power sense resistor as shown below. The current mirror architecture senses motor winding current in both the drive and brake low-side slow-decay periods, therefore allowing continuous current monitoring in typical bidirectional brushed DC motor applications. In coast mode, the current is freewheeling and cannot be sensed because it flows from source to drain. However, the current can be sampled by briefly reenabling the driver in either drive or slow-decay modes and measuring the current before switching back to coast mode again.





Copyright © 2017, Texas Instruments Incorporated

### 図 7-4. Integrated Current Sensing

The IPROPI pin should be connected to an external resistor ( $R_{IPROPI}$ ) to ground in order to generate a proportional voltage ( $V_{IPROPI}$ ) on the IPROPI pin with the  $I_{IPROPI}$  analog current output. This allows for the load current to be measured as the voltage drop across the  $R_{IPROPI}$  resistor with a standard analog to digital converter (ADC). The  $R_{IPROPI}$  resistor can be sized based on the expected load current in the application so that the full range of the controller ADC is utilized. Additionally, the DRV8235 implements an internal IPROPI voltage clamp circuit to limit  $V_{IPROPI}$  with respect to  $V_{VREF}$  on the VREF pin and protect the external ADC in case of output overcurrent or unexpected high current events. TI recommends designing for at least 1.25 V of headroom between  $V_{VM}$  and the maximum  $V_{IPROPI}$  voltage to be measured by the ADC,  $V_{IPROPI\_MAX}$ . This ensures good accuracy across the range of VIPROPI voltages measured by the ADC. For instance, if  $V_{VM}$  is 4.55 V to 11 V,  $V_{IPROPI\_MAX}$  can be as high as 3.3 V. However, if  $V_{VM}$  is 3.3 V, then VIPROPI will have good accuracy up to 2.05 V.

The corresponding IPROPI voltage to the output current can be calculated as shown below -

$$V_{IPROPI}(V) = I_{PROPI}(A) \times R_{IPROPI}(\Omega)$$
(2)

The IPROPI output bandwidth is limited by the sense delay time  $(t_{DELAY})$  of the internal current sensing circuit. This time is the delay from the low-side MOSFET enable command (from the INx pins) to the IPROPI output being ready.

If the device is alternating between drive and slow-decay (brake) in an H-bridge PWM pattern then the low-side MOSFET sensing the current is continuously on and the sense delay time has no impact to the IPROPI output. If a command on the INx pins disables the low-side MOSFETs (according to the truth tables), the IPROPI output will disable with the input logic signal. Although the low-side MOSFETs may still conduct current as they disable according to the device slew rate (specified in the Electrical Characteristics table by t<sub>RISE</sub> time), IPROPI will not represent the current in the low-side MOSFETs during this turnoff time.

#### 7.3.4.2 Current Regulation

The DRV8235 integrates current regulation using either a fixed off-time or a cycle-by-cycle PWM current regulation scheme. This allows the device to limit the output current in case of a motor stall, high torque, or other high current load events autonomously. The current regulation scheme is selectable by the REG\_CTRL bit in  $I^2C$ .

The internal current regulation can be disabled by tying IPROPI to GND and setting the VREF pin voltage greater than GND if current feedback is not required. Additionally, current regulation can also be disabled by setting IMODE to 00b as explained below. If current feedback is required and current regulation is not required, set  $V_{VREF}$  and  $R_{IPROPI}$  such that  $V_{IPROPI}$  never reaches the  $V_{VREF}$  threshold. For proper operation of the current



regulation circuit,  $V_{VREF}$  must be within the range of the VREF pin voltage specified in the Recommended Operating Conditions table.

### 表 7-6. REG\_CTRL Functions

| Bit* | Current Regulation Mode |
|------|-------------------------|
| 00b  | Fixed Off-Time          |
| 01b  | Cycle-By-Cycle          |

注

The current regulation threshold ( $I_{TRIP}$ ) is set through a combination of the VREF voltage ( $V_{VREF}$ ) and IPROPI output resistor ( $R_{IPROPI}$ ). This is done by comparing the voltage drop across the external  $R_{IPROPI}$  resistor to  $V_{VREF}$  with an internal comparator.

$$I_{TRIP}(A) \times A_{IPROPI}(\mu A/A) = V_{VREF}(V) / R_{IPROPI}(\Omega)$$
(3)

For example, if  $V_{VREF}$  = 3.3 V,  $R_{IPROPI}$  = 1100  $\Omega$  and  $A_{IPROPI}$  = 1500  $\mu$ A/A, then  $I_{TRIP}$  will be approximately 2 A.

 $V_{VREF}$  must be lower than  $V_{VM}$  by at least 1.25 V. The maximum recommended value of  $V_{VREF}$  is 3.3 V. If INT\_VREF bit is set to 1b,  $V_{VREF}$  is internally selected with a fixed value of 3 V.

The  $I_{TRIP}$  comparator has both a blanking time ( $t_{BLANK}$ ) and a deglitch time ( $t_{DEG}$ ). The internal blanking time helps to prevent voltage and current transients during output switching from affecting the current regulation. These transients may be caused by a capacitor inside the motor or motor terminals. The internal deglitch time ensures that transient conditions do not prematurely trigger the current regulation. In certain cases where the transient conditions are longer than the deglitch time, placing a 10-nF capacitor on the IPROPI pin, close to the device, helps filter the transients on IPROPI output so current regulation does not prematurely trigger. The capacitor value can be modified as needed, however large capacitor values may slow down the response time of the current regulation circuit.

The IMODE bits determine the behavior of current regulation for the motor driver.

- · When IMODE is 00b, current regulation is disabled.
- When IMODE is 01b, the device performs current regulation only during the t<sub>INRUSH</sub> time when stall detection is enabled.
- When IMODE is 10b, current regulation is enabled at all times.

The following table summarizes the IMODE bit settings.

### 表 7-7. IMODE configuration

| IMODE | EN_STALL | Description                                        |
|-------|----------|----------------------------------------------------|
| 00b   | X        | No current regulation at any time                  |
| 01b   | 0b       | Current regulation at all times                    |
| Olb   | 1b       | Current regulation during t <sub>INRUSH</sub> only |
| 1Xb   | X        | Current regulation at all times                    |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

<sup>\*</sup>Additional REG\_CTRL options 10b and 11b allow selection between motor voltage or speed regulation described in セクション 7.3.6.2.1.

#### 7.3.4.2.1 Fixed Off-Time Current Regulation



図 7-5. Fixed Off-Time Current Regulation

In the fixed off-time mode, the H-bridge enters a brake/low-side slow decay state (both low-side MOSFETs ON) for  $t_{OFF}$  duration after  $l_{OUT}$  exceeds  $l_{TRIP}$ . After  $t_{OFF}$  the outputs are re-enabled according to the control inputs unless  $l_{OUT}$  is still greater than  $l_{TRIP}$ . If  $l_{OUT}$  is still greater than  $l_{TRIP}$ , the H-bridge will enter another period of brake/low-side slow decay for  $t_{OFF}$ . If the state of the EN/IN1 or PH/IN2 control pin inputs or I2C\_EN\_IN1 or I2C\_PH\_IN2 bits changes during the  $t_{OFF}$  time, the remainder of the  $t_{OFF}$  time is ignored, and the outputs will again follow the inputs.

The fixed off-time mode allows for a simple current regulation scheme independent of the external controller. Fixed off-time mode will support 100% duty cycle current regulation since the H-bridge automatically enables after the t<sub>OFF</sub> period and does not require a new control input edge on the control input pins or bits to reset the outputs.

#### 7.3.4.2.2 Cycle-By-Cycle Current Regulation

In cycle-by-cycle mode, the H-bridge enters a brake, low-side slow decay state (both low-side MOSFETs ON) after I<sub>OUT</sub> exceeds I<sub>TRIP</sub> until the next control input edge on either the EN/IN1 or PH/IN2 pins or 0 to 1 transitions on the I2C\_EN\_IN1 or I2C\_PH\_IN2 bits. This allows for additional control of the current regulation by the external controller. This is shown in the diagram below. Cycle-by-cycle mode will not support 100% duty cycle current regulation as a new control input edge is required to reset the outputs after the brake, low-side slow decay state has been entered.



図 7-6. Cycle-By-Cycle Current Regulation

In cycle-by-cycle mode, the device can indicate whenever the H-bridge enters internal current regulation by pulling the nFAULT pin low. This can be used to determine when the device outputs will differ from the control inputs or the load has reached the I<sub>TRIP</sub> threshold. This behavior is controlled by the CBC\_REP bit. This is shown in the following diagram. In cycle-by-cycle mode, if the CBC\_REP bit is 1b, nFAULT will be pulled low when the H-bridge enters internal current regulation and nFAULT will be released whenever the next control input edge is received by the device and the outputs are reset.



図 7-7. Cycle-By-Cycle Current Regulation, CBC\_REP = 1b

No device functionality is affected when the nFAULT pin is pulled low for the current regulation indicator. The nFAULT pin is only used as an indicator and the device will continue normal operation. To distinguish a device fault from the current regulation indicator, the nFAULT pin can be compared with the control inputs. The current regulation indicator can only assert when the control inputs are commanding a forward or reverse drive state. If the nFAULT pin is pulled low and the control inputs are commanding the high-Z or slow-decay states, then a device fault has occurred.

#### 7.3.5 Stall Detection

The DRV8235 integrates a stall detection feature. The principle of the stall detection scheme relies on the fact that motor current increases during stall conditions. The DRV8235 compares the voltage on the IPROPI pin to the voltage on the VREF pin or 3 V to determine whether a motor stall condition has occurred. The setting is deterimed by the INT\_VREF register. 表 7-8 shows the configurable options for INT\_VREF. The following paragraphs describe how to configure the I<sup>2</sup>C registers for the desired stall detection response.

表 7-8. Settings for INT\_VREF

| Bit | Description                               |
|-----|-------------------------------------------|
| 0b  | V <sub>VREF</sub> not fixed               |
| 1b  | V <sub>VREF</sub> fixed internally at 3 V |

The STALL bit in status register changes to 1b when a motor stall is detected. The EN\_STALL bit is used to enable or disable stall detection. The following table summarizes the EN\_STALL bit settings.

表 7-9. EN\_STALL configuration

| EN_STALL | Description                                                                                                       |
|----------|-------------------------------------------------------------------------------------------------------------------|
| 0b       | Stall detection disabled. If IMODE = 01b, current regulation occurs at all times when $V_{IPROPI} \ge V_{VREF}$ . |
| 1b       | Stall detection enabled.                                                                                          |

The IPROPI pin provides the current sense signal to the stall detection module. The VREF pin sets the  $I_{TRIP}$  current level at which a stall condition is detected. As shown in  $\frac{1}{8}$  7-8,  $V_{VREF}$  is internally fixed at 3 V when INT\_VREF = 1b. When  $V_{IPROPI} \ge V_{VREF}$ , it implies  $I_{OUT} \ge I_{TRIP}$ . The device detects a stall condition here. Stall



detection is blanked for a period of time, t<sub>INRUSH</sub>, to avoid false detection due to high inrush currents during motor startup. The IPROPI and VREF pins also support current regulation, as described earlier.

The TINRUSH[15:0] bits set the period of time the stall detection logic will ignore the inrush current during motor startup ( $t_{INRUSH}$ ). After  $t_{INRUSH}$  time expires, the DRV8235 indicates a stall condition the next instant  $V_{IPROPI}$  is greater than or equal to  $V_{VREF}$ .

When voltage or speed soft-start is disabled, the  $t_{\text{INRUSH}}$  time directly reflects the setting of the TINRUSH bits. The  $t_{\text{INRUSH}}$  can be set to a value between 5 ms (corresponding to 0000h) and 6.7 s (corresponding to FFFFh), with a default value of 1 s. Each increment of LSB corresponds to 102.4 µs of the inrush time.

When voltage or speed soft-start is enabled, target motor voltage or speed is soft-started and soft-stopped for the duration of  $t_{\text{INRUSH}}$  time. The TINRUSH bits should be setup such that the  $t_{\text{INRUSH}}$  = TINRUSH bit setting x WSET\_VSET. For example, if WSET\_VSET = 10 and intended inrush time is 1 s, then TINRUSH bit setting should correspond to 100 ms.

The following conditions cause the stall detection scheme to ignore the inrush current for t<sub>INRUSH</sub> time -

- Power-up of the DRV8235
- · Recovering from faults
- · After device exits from sleep mode
- After recovering from stall, as explained in 表 7-10

The SMODE bit programs the device's response to a stall condition. When SMODE = 0b, the outputs disable, and the STALL bit becomes 1b. When SMODE = 1b, the STALL bit becomes 1b, but the outputs continue to drive current into the motor. 表 7-10 summarizes the SMODE bit settings.

| 表 7-10. SMODE configuration |                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-----------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SMODE                       | Description                                                                          | Recovery from Stall Condition                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 0b                          | Latched disable with indication: the OUTx pins disable and the STALL bit becomes 1b. | A clear fault must be issued by writing 1b to the CLR_FLT bit. STALL bit changes to 0b after a clear fault is issued. After waking up from stall, the stall detection scheme ignores the inrush current for $t_{\text{INRUSH}}$ time as described earlier. After $t_{\text{INRUSH}}$ time, if motor current is still higher than $t_{\text{ITRIP}}$ , a stall condition is detected again. |  |  |  |
| 1b                          | Indication only: the OUTx pins remain active and the STALL bit becomes 1b.           | A clear fault must be issued by writing 1b to the CLR_FLT bit to make STALL bit 0b. After t <sub>INRUSH</sub> time, if motor current is still higher than I <sub>TRIP</sub> , a stall condition is detected again.                                                                                                                                                                         |  |  |  |

表 7-10. SMODE configuration

The **IMODE** bits determine the behavior of current regulation in the motor driver. 表 7-7 summarizes the IMODE pin settings. For more details on current regulation, see セクション 7.3.4.2.

The STALL\_REP bit determines whether stall is reported on nFAULT pin. When STALL\_REP bit is 1b, nFAULT is pulled low whenever stall is detected and STALL bit is 1b. If STALL\_REP bit is 0b, stall is not reported on nFAULT output.

The following diagrams show example timing diagrams for different configurations of the hardware stall detection feature.





図 7-8. Stall Detection with Latched Disable



図 7-9. Stall Detection with STALL indication only

English Data Sheet: SLVSHO3





図 7-10. Stall Detection with current regulation during inrush



図 7-11. Stall Detection with current regulation

### 7.3.6 Motor Voltage and Speed Regulation

The DRV8235 provides the ability to regulate the voltage applied to the motor winding or to regulate the speed of the motor. This feature allows constant motor speed to be maintained even when operating from a varying supply voltage such as a discharging battery. The DRV8235 uses a pulse-width modulation (PWM) technique instead of a linear circuit to minimize current consumption and maximize battery life.

The intended voltage or speed can be programmed by the WSET\_VSET bits. Refer to セクション 7.3.6.2.1 for further explanation.

Four ranges of motor speed can be selected using the W\_SCALE bits to support low, moderate and high speed applications. The speed regulation loop compares the motor speed estimated by the speed estimator with the

user definded target speed. The following section describes the internal bridge control logic taking voltage regulation as an example, but is also applicable for speed regulation.

☑ 7-12 shows the closed loop PI control for regulating speed and voltage.



図 7-12. Speed and Voltage Regulation with PI Control

泔

Please note that the sampling frequency of the ADC is 80kHz.

#### 7.3.6.1 Internal Bridge Control

For voltage regulation, an internal circuit monitors the voltage difference between the output pins. This voltage difference is integrated over time to get an average DC voltage value. The time depends on the cut-off frequency of the output filter which can be set by the OUT\_FLT register. For best results, choose a cut-off frequency equal to a value at least 20 times lower than the PWM frequency. Eg, if you PWM at 20kHz, OUT\_FLT=11b (1000Hz) is sufficient.

The DC voltage value is compared to the target motor voltage programmed by the I2C register, WSET VSET.

When speed/voltage regulation mode is active, an internal bridge control scheme is employed. DUTY\_CTRL must be set to 0b. The duty cycle cannot be manually programmed by the user.

- If the averaged output voltage is lower than VSET, the duty cycle of the internal bridge control output is increased.
- If the averaged output voltage is higher than VSET, the duty cycle of the internal bridge control output is decreased.
- During PWM regulation, the H-bridge is enabled to drive current through the motor winding during the PWM on time. The current flow direction depends on the EN/IN1 and PH/IN2 polarity.
- During the PWM off time, winding current is recirculated by enabling both of the low-side FETs in the bridge.
- If the programmed output voltage (VSET) is greater than the VM supply voltage, the device operates at 100% duty cycle and the voltage regulation feature is disabled. In this mode, the device behaves like a conventional H-bridge driver.

注

- 1. During Speed/Voltage regulation, the duty cycle can be read from the DUTY READ register
- 2. PWM\_FREQ sets the PWM frequency for internal PWM generation. Variation around the value of PWM FREQ is ±30%.

お問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated

表 7-11. PWM\_FREQ Settings

| Bit | Value  |
|-----|--------|
| 0b  | 50 kHz |
| 1b  | 25 kHz |

注

In voltage regulation mode, the motor speed can vary slightly because the voltage drop across the motor coil resistance introduces a small error. The speed regulation mode eliminates this error by directly regulating the target motor speed. To enable speed regulation, the REG\_CTRL bit must be set to 10b.

注

When Speed/Voltage regulation is inactive, the user can still PWM internally. To do this, set DUTY\_CTRL to 1b and program the duty cycle value into PROG\_DUTY. Please note that in this case, I2C\_BC is used to decide if the information about the direction or rotation (Forward/Reverse/Coast/Brake/Sleep) is extracted:

- 1. Externally, from the EN/IN1 and PH/IN2 pins; I2C BC=0b), or
- 2. Internally (from the I2C\_EN\_IN1 and I2C\_PH\_IN2 bits; I2C\_BC=1b)

Please note that the setting for PMODE does not matter in this case.

As an example, if the settings in  $\frac{1}{50}$  7-12 are followed, the device PWMs at 50kHz with approximately 50% duty cycle in the forward direction.

| Bit        | Value   |  |  |  |
|------------|---------|--|--|--|
| I2C_BC     | 1b      |  |  |  |
| DUTY_CTRL  | 1b      |  |  |  |
| PMODE      | 1b      |  |  |  |
| PWM_FREQ   | 0b      |  |  |  |
| PROG_DUTY  | 011111b |  |  |  |
| I2C_EN_IN1 | 1b      |  |  |  |
| I2C_PH_IN2 | 0b      |  |  |  |

表 7-12. Example settings

#### 7.3.6.2 Setting Speed/Voltage Regulation Parameters

For obtaining an accurate output from speed and voltage regulation, the following parameters need to be set (for an in-depth explanation, refer to セクション 8).

#### 7.3.6.2.1 Speed and Voltage Set

Denoted by WSET\_VSET, this parameter helps set the target speed or motor voltage, based on the REG\_CTRL register setting.

When REG\_CTRL is set to 10b, the speed regulation mode is enabled. WSET\_VSET is an 8-bit register and can be set to a value between 00h (corresponds to 0 rad/s) and FFh (corresponds to the maximum speed allowable by W\_SCALE). The speed control loop matches the value of the SPEED register to the target speed set by WSET VSET. Please note that the maximum value of the SPEED register is 255.

When REG\_CTRL is set to 11b, the motor voltage regulation mode is enabled. The motor voltage in this case can be set to a value between 0 for 0V and 255 for approximately 42.67V drive output voltage. Please note that



the maximum value of WSET\_VSET is 255. Each bit corresponds to approximately a 0.167mV resolution of the output voltage setting. Setting WSET\_VSET to 255 sets the target voltage to approximately 42.7V. The formula to calculate the decimal value is represented by the equation:

Register Setting Value = Desired Target Voltage 
$$\times \left(\frac{255}{42.67}\right)$$
 (4)

For example, if desired target voltage is 5V, Register Setting Value = 5\*(255/42.67) = 29.88. Hence, setting a value of 30 (or 1Eh) outputs approximately 5V.

注

- 1. In practice, the driver's Over Voltage Protection shuts the device down before 42.67V.
- 2. The maximum voltage for VM under セクション 6.3 is 38V.
  - a. Recommended to set the target voltage below 38V for better accuracy.
- 3. To set the target voltage to 38V, set WSET VSET to 227.

### 7.3.6.2.2 Speed Scaling Factor

Denoted by W\_SCALE, this is a scaling factor which helps in setting the target ripple speed when speed regulation mode is enabled. Settings for W\_SCALE are shown below. This register also sets the maximum value of ripple speed under each setting of W\_SCALE.

| 表 7-13. Settings f | for W | <b>SCALE</b> |
|--------------------|-------|--------------|
|--------------------|-------|--------------|

| Bit | W_SCALE | Maximum Ripple Speed |  |  |  |
|-----|---------|----------------------|--|--|--|
| 00b | 16      | 4080 rad/s           |  |  |  |
| 01b | 32      | 8160 rad/s           |  |  |  |
| 10b | 64      | 16320 rad/s          |  |  |  |
| 11b | 128     | 32640 rad/s          |  |  |  |

Example setting for W\_SCALE: If SPEED register = 15, W\_SCALE = 01b, then the actual ripple speed = 15\*32=480 rad/s.

注

Explanation for Maximum Ripple Speed: W\_SCALE inadvertently sets the upper limit for the target ripple speed under that setting of W\_SCALE. For example, if W\_SCALE = 00b, then the maximum ripple speed under this setting = 255\*16 rad/s = 4080 rad/s. Hence, the maximum target speed achievable under this setting is 4080 rad/s. Furthermore, under this setting of W\_SCALE, FFh corresponds to 4080 rad/s for WSET\_VSET when speed regulation mode is activated (REG\_CTRL=10b).

#### 7.3.6.2.2.1 Target Speed Setting Example

To set a target speed in rpm, you need to know the following information:

- Gear ratio of the system, GR
- Number of current ripples per motor revolution, N<sub>R</sub>. This can be found by taking the lowest common multiple, LCM, of the number of brushes (N<sub>B</sub>) and the number of commutator segments (N<sub>C</sub>). LCM can easily be calculated using an online calculator.
- Choose an appropriate W SCALE value.

As an example, if desired target speed is 10000rpm, WSET\_VSET value can be calculated using the following equation :

WSET\_VSET = 
$$\frac{\text{rpm}}{\text{W SCALE}} \times \frac{2\pi}{60} \times N_R \times \text{Gear Ratio}$$
 (5)

Copyright © 2024 Texas Instruments Incorporated

Assuming:

- N<sub>R</sub>=6
- W\_SCALE = 00b (16 rad/s)
- Gear ratio = 50:1

WSET\_VSET = 
$$\frac{10000 \text{rpm}}{16} \times \frac{2\pi}{60} \times 6 \times \frac{1}{50} = 7.86$$
 (6)

Thus, set WSET\_VSET to 0x08.

#### 7.3.6.2.3 Motor Resistance Inverse

Denoted by INV\_R, this is the equivalent of the conductance (inverse of resistance) of the motor scaled by a scaling factor, INV\_R\_SCALE. Scaling allows a wide range of motor resistance values to be accepted using the combination of INV R and INV R SCALE.

#### 7.3.6.2.4 Motor Resistance Inverse Scale

Denoted by INV\_R\_SCALE, this is the scaling factor for the inverse of motor resistance (INV\_R). Since the inverse of a motor resistance is generally not an integer, the value must be rounded off to the nearest integer. Settings are described in 表 7-14.

表 7-14. Settings for INV\_R\_SCALE

| Bit | Value of INV_R_SCALE |
|-----|----------------------|
| 00b | 2                    |
| 01b | 64                   |
| 10b | 1024                 |
| 11b | 8192                 |

INV R is represented by the equation:

$$INV_R = \frac{1}{Motor Resistance} \times INV_R - SCALE$$
 (7)

Please note that the maximum value of INV\_R is 255. Please refer to セクション 9.2.3.1.1 for an example on how to select the appropriate INV\_R\_SCALE for a given value of motor resistance.

### 7.3.6.2.5 KMC Scaling Factor

Denoted by KMC\_SCALE, this is a scaling factor for the parameter KMC. KMC is represented by the following equation:

$$KMC = \frac{K_V}{N_R} \times KMC\_SCALE$$
 (8)

Where,  $K_V$  is the motor back emf constant and  $N_R$  is the number of ripples per revolution.  $N_R$  is calculated by taking the LCM (Least Common Multiple) of the number of brushes,  $N_B$ , and the number of commutators,  $N_C$ :

$$N_{R} = LCM(N_{R}, N_{C})$$

$$(9)$$

Please note that LCM can be easily calculated by using any online LCM calculator.

Tuning KMC appropriately is critical for the speed and voltage regulation algorithm to perform accurately. Scaling is done because the value of motor back emf constant is generally small. Scaling allows integer values to be written on to registers.



#### 表 7-15. Settings for KMC SCALE

| Bit | Value of KMC_SCALE   |
|-----|----------------------|
| 00b | 24 x 2 <sup>8</sup>  |
| 01b | 24 x 2 <sup>9</sup>  |
| 10b | 24 x 2 <sup>12</sup> |
| 11b | 24 x 2 <sup>13</sup> |

#### 7.3.6.2.6 KMC

This register is a motor constant representing a proportional value of the motor back emf constant. See KMC Tuning for a detailed tuning procedure.

#### 7.3.6.2.7 VSNS\_SEL

This parameter is used to select the motor voltage output filtering method (analog or digital) during PWM. The analog filter (0b) filters out the noise based on the voltage difference between the output pins. The digital filter (1b) multiplies the PWM duty cycle with VM to render an average output voltage. Settings are shown in 表 7-16. When analog filter is selected, the cut-off frequency can be selected using the OUT\_FLT register. Recommended setting is the analog filter (0b).

表 7-16. Settings for VSNS SEL

| Bit | Description           |
|-----|-----------------------|
| 0b  | Analog Output Filter  |
| 1b  | Digital Output Filter |

#### 7.3.6.3 Soft-Start and Soft-Stop

The DRV8235 integrates a soft-start and stop feature to safeguard the device from high inrush currents during start up. This feature can be activated by setting the EN\_SS bit to 1b when the REG\_CTRL register is set to 10b (Speed Regulation) or 11b (Voltage Regulation). If speed or voltage regulation modes are inactive, the EN\_SS bit has no influence on the device performance.

Soft-start comes into effect during motor start up. The motor current is slowly ramped up to the current value corresponding to the target speed over the duration of  $t_{\text{INRUSH}}$  time. The inrush time  $t_{\text{INRUSH}}$  can be set by the user via the 16-bit TINRUSH register. During this time  $t_{\text{INRUSH}}$ , the FETs are internally PWMed with a duty cycle generated using the PI control loop.

Soft-stop results in a slow ramp down of motor current in time t<sub>INRUSH</sub>. This can be triggered by the following methods:

- 1. The direction of rotation is changed on-the-fly. The soft stop function prevents a high current build-up through the motor windings by ramping down the current slowly and performing soft-start on the other direction.
- 2. Setting I2C\_EN\_IN1 and I2C\_PH\_IN2 to 0. Please note that this method sets outputs to Hi-Z after triggering soft stop, which deviates from conventional device operation where setting inputs to 0 causes the device to immediately go Hi-Z and enter coast mode.
- 3. Set WSET\_VSET to 0x00.

A reference block diagram containing the PI loop can be found in セクション 7.3.6. 図 7-13 shows the motor current slow ramp up at start up and ramp down at motor stop within time t<sub>INRUSH</sub>.

資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright

English Data Sheet: SLVSHO3



図 7-13. Soft Start and Soft Stop

#### 7.3.6.3.1 T<sub>INRUSH</sub>

The inrush time,  $t_{INRUSH}$ , is set using the 16-bit TINRUSH register. As described earlier,  $t_{INRUSH}$  has a dual purpose:

- 1. t<sub>INRUSH</sub> is duration of time for which the stall detection scheme ignores the motor inrush current. This prevents false detection of stall during start up. Stall detection is blanked for this duration of time. A detailed description can be found in the Stall Detection section.
- 2. Additionally, t<sub>INRUSH</sub> is also the duration of time for which the soft-start and stop feature ramps up the speed or voltage from 0 to a value set by WSET\_VSET, or ramps down the speed or voltage from the existing value to 0.
  - a. When EN\_SS is set to 0b, the TINRUSH register bit settings directly reflect the  $t_{INRUSH}$  time. Time  $t_{INRUSH}$  can be set to a value between 5 ms (0000h) and 6.7 s (FFFFh). Default value is 1 s.
  - b. When EN\_SS is set to 1b during motor speed or voltage regulation mode, the target motor speed or voltage is soft-started and stopped over the duration of t<sub>INRUSH</sub> as describe above. In this case, t<sub>INRUSH</sub> = TINRUSH x WSET\_VSET. As an example, if WSET\_VSET = 10 and intended t<sub>INRUSH</sub> time is 1 s, then TINRUSH is to be set to 100 ms.

#### 7.3.7 Protection Circuits

The DRV8235 is fully protected against supply undervoltage, overcurrent, and overtemperature events. In addition, the device supports overvoltage protection in sleep mode and when the H-bridge is disabled.

#### 7.3.7.1 Overcurrent Protection (OCP)

An analog current limit circuit on each FET limits the current through the FET by limiting the gate drive internally. If this analog current limit persists for longer than the OCP deglitch time ( $t_{OCP}$ ), all FETs in the H-bridge will disable, FAULT and OCP bits become 1b and nFAULT is pulled low.

The OCP\_MODE bit programs the response of the device to overcurrent event. The device can either latch-off or perform automatic retry to recover from an overcurrent event.



In automatic retry mode, the MOSFETs will be disabled and the nFAULT pin driven low for a duration of  $t_{RETRY}$ . After  $t_{RETRY}$ , the MOSFETs are re-enabled according to the control inputs. If the overcurrent condition is still present, the cycle repeats; otherwise normal device operation resumes. This is explained by the following diagram -

In latch-off mode, the MOSFETs will remain disabled and the nFAULT pin will be driven low until the device is reset by a CLR FLT command or by cycling the VM power supply.

Overcurrent conditions are detected independently on both high- and low-side FETs. This means that a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. Overcurrent protection does not use the current sense circuitry used for current regulation, so it functions regardless of VREF and IPROPI settings.

### 7.3.7.2 Thermal Shutdown (TSD)

If the die temperature exceeds the thermal shutdown temperature threshold ( $T_{TSD}$ ), all FETs in the H-bridge are disabled, TSD and FAULT bits become 1b, and nFAULT is pulled low. The TSD\_MODE bit programs the response of the device to overtemperature event. The device can either latch-off or perform automatic retry to recover from overtemperature.

In automatic retry mode, normal operation will resume (driver operation starts, nFAULT is released and FAULT bit changes to 0b) when the junction temperature falls below the overtemperature threshold limit minus the hysteresis ( $T_{TSD} - T_{HYS}$ ). The TSD bit remains at 1b indicating that a thermal shutdown event occurred until a CLR FLT command is issued.

In latch-off mode, once the overtemperature condition is removed, normal operation resumes after sending a CLR FLT command, or a power cycling.

### 7.3.7.3 VM Undervoltage Lockout (VM UVLO)

If at any time the voltage on the VM pin falls below the UVLO falling threshold voltage:

- All the outputs are disabled (High-Z)
- · The internal charge pump is disabled
- nFAULT is driven low

Normal operation resumes when the VM voltage recovers above the UVLO rising threshold.

If the voltage on the VM pin falls below the UVLO falling threshold voltage, but is above the V<sub>RST</sub>:

- I<sup>2</sup>C communication is available and the digital core of the device is active
- The FAULT and UVLO bits are made high
- The nFAULT pin is driven low

From this condition, if the VM voltage recovers above the UVLO rising threshold voltage:

- nFAULT pin is released (is pulled-up to the external voltage)
- · The FAULT bit is reset
- The UVLO bit remains latched high until cleared through the CLR FLT command.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated





図 7-14. Supply Voltage Ramp Profile

When the voltage on the VM pin falls below the  $V_{\mbox{\scriptsize RST}}$ :

- I<sup>2</sup>C communication is unavailable and the digital core is shutdown
- · The FAULT and UVLO bits are low
- The nFAULT pin is high

During a subsequent power-up, when the VM voltage exceeds the V<sub>RST</sub> voltage:

- · The digital core comes alive
- · UVLO bit stays low
- · The FAULT bit is made high
- The nFAULT pin is pulled low
- When the VM voltage exceeds the VM UVLO rising threshold
  - FAULT bit is reset
  - UVLO bit stays low
  - nFAULT pin is pulled high.



\* FAULT bit will be '0' if no fault is present

図 7-15. Supply Voltage Ramp Profile

#### 7.3.7.4 Overvoltage Protection (OVP)

When the motor is driven by external force, it acts as a generator and pumps back current to the supply voltage rail. This can potentially damage other circuits connected to the supply rail. In low-power sleep mode or when the H-bridge is disabled (High-Z), if the voltage of the output nodes rise above the supply voltage by about 200 mV, the DRV8235 turns on the two low-side MOSFETs. This allows the device to actively brake a motor connected to the outputs by shorting the back emf across the motor terminals.

The overvoltage protection (OVP) function is enabled by default. After power-up, the EN OVP bit can be made 0b to disable this feature. The EN OVP logic state is latched, so that in sleep mode the device bahves as per the EN OVP bit setting, even though the internal digital logic is reset.

In sleep mode, if there is a short circuit to power supply fault present in the power stage, a simple overcurrent detector circuit is provided to disable the low-side MOSFET if a high current event is detected while braking. This is needed since the normal overcurrent protection circuits are disabled during the low-power sleep mode.

#### 7.3.7.5 nFAULT Output

The nFAULT pin has an open-drain output and should be pulled up to a 5-V or 3.3-V supply. nFAULT pin will be high after power-up. When a fault is detected, the nFAULT pin will be logic low.



図 7-16. nFAULT Pin

#### 7.4 Device Functional Modes

The following table summarizes the DRV8235 functional modes described in this section.

MODE CONDITION H-BRIDGE INTERNAL CIRCUITS nSLEEP Active Mode Operating Operating = 1, EN OUT = 1b nSLEEP Low-Power Sleep Mode Disabled Disabled = 0See Fault Mode Disabled Any fault condition met Fault Mode section

表 7-17. Modes of Operation

#### 7.4.1 Active Mode

After the supply voltage on the VM pin has crossed the rising undervoltage threshold, if nSLEEP is logic high and t<sub>WAKE</sub> has elapsed, and if the EN OUT bit is 1b, the device enters active mode. In this mode, the full-bridge, and internal logic are active and the device is ready to receive inputs.

#### 7.4.2 Low-Power Sleep Mode

When the nSLEEP pin is low for t<sub>TURNOFF</sub> time, the DRV8235 enters a low-power sleep mode. In sleep mode, the outputs remain High-Z and the device draws minimal current from the supply pin. After n<sub>SI FFP</sub> is set high for longer than the duration of t<sub>WAKE</sub>, the device becomes fully operational.

Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信

Automatic: V<sub>VOUT</sub> - V<sub>VM</sub>

< V<sub>SD</sub>

Disabled

Disabled



#### 7.4.3 Fault Mode

The DRV8235 enters fault mode when it encounters a fault condition. This protects the device and the load on the outputs. 表 7-18 describes the device behavior in the fault mode which depends on the fault condition. The device will leave the fault mode and re-enter the active mode when the system meets the recovery condition.

**INTERNA** FULL-**RECOVERY FAULT FAULT CONDITION** CONFIGURATION **ERROR REPORT** 1 **BRIDGE** CONDITION **CIRCUITS** VM undervoltage  $V_{VM} > V_{UVLO_{VM}}$  $V_{VM} < V_{UVLO\ VM}$ nFAULT / I<sup>2</sup>C Disabled Disabled (VM UVLO) OCP MODE = 0b nFAULT / I<sup>2</sup>C Disabled Operating Latched: CLR FLT Overcurrent I<sub>OUT</sub> > I<sub>OCP</sub> (OCP) nFAULT / I<sup>2</sup>C OCP MODE = 1b Disabled Operating Automatic retry: tRFTRY TSD MODE = 0b nFAULT / I<sup>2</sup>C Disabled Operating Latched: CLR FLT Thermal  $T_J > T_{TSD}$ Automatic:  $T_J < T_{TSD}$  -Shutdown (TSD) TSD MODE = 1b nFAULT / I<sup>2</sup>C Disabled Operating  $T_{HYS}$ 

I<sup>2</sup>C when OUTx = Hi-Z

表 7-18. Fault Conditions Summary

## 7.5 Programming

Overvoltage

protection (OVP)

#### 7.5.1 I<sup>2</sup>C Communication

OUTx = Hi-Z or

nSLEEP = 0; V<sub>VOUT</sub> -

 $V_{VM} > V_{SD}$ 

The  $I^2C$  interface allows control and monitoring of the DRV8235 by a microcontroller. The  $I^2C$  bus consists of a data line (SDA) and a clock line (SCL) with off-chip pull-up resistors. When the bus is idle, both SDA and SCL lines are pulled high.

A leader device, usually a microcontroller or a digital signal processor, controls the bus. The leader is responsible for generating the SCL signal and device addresses. The leader also generates specific conditions that indicate the START and STOP of data transfer. A follower device receives and/or transmits data on the bus under control of the leader device. DRV8235 is a follower device.

The lower four bits of the device address are derived from the inputs from the pins A1 and A0, which can be tied to board level power supply for logic high, GND for logic low, or left open. These four address bits are latched into the device at power up, so cannot be changed dynamically. The upper address bits of the device address are fixed at 0x60h, so the device address is as follows -

| 表 7-19. Device Addresses |        |               |                 |                |  |
|--------------------------|--------|---------------|-----------------|----------------|--|
| A1 Pin                   | A0 Pin | A3A2A1A0 bits | ADDRESS (WRITE) | ADDRESS (READ) |  |
| 0                        | 0      | 0000b         | 0x60h           | 0x61h          |  |
| 0                        | High-Z | 0001b         | 0x62h           | 0x63h          |  |
| 0                        | 1      | 0010b         | 0x64h           | 0x65h          |  |
| High-Z                   | 0      | 0011b         | 0x66h           | 0x67h          |  |
| High-Z                   | High-Z | 0100b         | 0x68h           | 0x69h          |  |
| High-Z                   | 1      | 0101b         | 0x6Ah           | 0x6Bh          |  |
| 1                        | 0      | 0110b         | 0x6Ch           | 0x6Dh          |  |
| 1                        | High-Z | 0111b         | 0x6Eh           | 0x6Fh          |  |
| 1                        | 1      | 1000b         | 0x70h           | 0x71h          |  |

表 7-19. Device Addresses

33



Using the A0 and A1 pins, up to 9 DRV8235 follower devices can be controlled by one  $I^2C$  bus. The DRV8235 does not respond to the general call address. It is recommended to use a  $2.2k\Omega$  pull-up resistor for these pins.

### 7.5.1.1 I<sup>2</sup>C Write

To write on the I<sup>2</sup>C bus, the leader device sends a START condition on the bus with the address of the 7-bit follower device. Also, the last bit (the R/W bit) is set to 0b, which signifies a write. After the follower sends the acknowledge bit, the leader device then sends the register address of the register to be written. The follower device sends an acknowledge (ACK) signal again which notifies the leader device that the follower device is ready. After this process, the leader device sends 8-bit write data and terminates the transmission with a STOP condition.



図 7-17. I<sup>2</sup>C Write Sequence

#### 7.5.1.2 I<sup>2</sup>C Read

To read from a follower device, the leader device must first communicate to the follower device which register will be read from. This communication is done by the leader starting the transmission similarly to the write process which is by setting the address with the R/W bit equal to 0b (signifying a write). The leader device then sends the register address of the register to be read from. When the follower device acknowledges this register address, the leader device sends a START condition again, followed by the follower address with the R/W bit set to 1b (signifying a read). After this process, the follower device acknowledges the read request and the leader device releases the SDA bus, but continues supplying the clock to the follower device.

During this part of the transaction, the leader device becomes the leader-receiver, and the follower device becomes the follower-transmitter. The leader device continues sending out the clock pulses, but releases the SDA line so that the follower device can transmit data. At the end of the byte, the leader device sends a negative-acknowledge (NACK) signal, signaling to the follower device to stop communications and release the bus. The leader device then sends a STOP condition.



図 7-18. I<sup>2</sup>C Read Sequence

<u>資料に関するフィードバック (ご意見やお問い合わせ) を送信</u> Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: DRV8235



## 8 Register Map

The following table lists the memory-mapped  $I^2C$  registers for the DRV8235. The  $I^2C$  registers are used to configure the DRV8235 and for device diagnostics.

注

Do not modify reserved registers or addresses not listed in the register map (表 8-1). Writing to these registers can have unintended effects. For all reserved bits, the default value is 0b.

表 8-1. I<sup>2</sup>C Registers

| Address | Name         | 7       | 6                       | 5            | 4             | 3         | 2             | 1              | 0              | Access |
|---------|--------------|---------|-------------------------|--------------|---------------|-----------|---------------|----------------|----------------|--------|
| 0x00    | FAULT_STATUS | FAULT   | RSVD                    | STALL        | OCP           | OVP       | TSD           | NPOR           | RSVD           | R      |
| 0x01    | RC_STATUS1   |         |                         |              | SPEE          | :D[7:0]   |               |                |                | R      |
| 0x02    | RC_STATUS2   |         |                         |              | RS            | SVD       |               |                |                | R      |
| 0x03    | RC_STATUS3   |         |                         |              | RS            | SVD       |               |                |                | R      |
| 0x04    | REG_STATUS1  |         |                         |              | VMTI          | R[7:0]    |               |                |                | R      |
| 0x05    | REG_STATUS2  |         |                         |              | IMTF          | R[7:0]    |               |                |                | R      |
| 0x06    | REG_STATUS3  | RS      | VD                      |              |               | DUTY_R    | EAD[5:0]      |                |                | R      |
| 0x07    | REG_STATUS4  |         |                         |              | RS            | SVD       |               |                |                |        |
| 0x08    | REG_STATUS5  |         |                         |              | RS            | SVD       |               |                |                |        |
| 0x09    | CONFIG0      | EN_OUT  | EN_OVP                  | EN_STAL<br>L | VSNS_S<br>EL* | RS        | VD            | CLR_FLT        | DUTY_C<br>TRL* | RW     |
| 0x0A    | CONFIG1      |         | TINRUSH_LSB[7:0]        |              |               |           |               |                | RW             |        |
| 0x0B    | CONFIG2      |         | TINRUSH_MSB[15:8]       |              |               |           |               | RW             |                |        |
| 0x0C    | CONFIG3      | IMODI   | IMODE[1:0]*             |              | INT_VRE<br>F* | TBLANK*   | TDEG*         | OCP_MO<br>DE*  | TSD_MO<br>DE*  | RW     |
| 0x0D    | CONFIG4      | RS      | RSVD                    |              | CBC_RE<br>P   | PMODE*    | I2C_BC*       | I2C_EN_I<br>N1 | I2C_PH_I<br>N2 | RW     |
| 0x0E    | REG_CTRL0    | RS      | VD                      | EN_SS        | REG_C1        | ΓRL[1:0]* | PWM_FR<br>EQ* | W_SCA          | ALE[1:0]       | RW     |
| 0x0F    | REG_CTRL1    |         |                         |              | WSET_V        | /SET[7:0] | I             | 1              |                | RW     |
| 0x10    | REG_CTRL2    | OUT_F   | LT[1:0]                 |              |               | PROG_D    | UTY[5:0]      |                |                | RW     |
| 0x11    | RC_CTRL0     |         |                         |              | RS            | SVD       |               |                |                | RW     |
| 0x12    | RC_CTRL1     |         | RSVD                    |              |               |           |               | RW             |                |        |
| 0x13    | RC_CTRL2     | INV_R_S | CALE[1:0]               | KMC_SC       | CALE[1:0]     |           | RS            | SVD            |                | RW     |
| 0x14    | RC_CTRL3     |         | INV_R[7:0]              |              |               |           |               | RW             |                |        |
| 0x15    | RC_CTRL4     |         | KMC[7:0]                |              |               |           |               | RW             |                |        |
| 0x16    | RC_CTRL5     |         | RSVD                    |              |               |           |               | RW             |                |        |
| 0x17    | RC_CTRL6     | RSVD    |                         |              |               | RW        |               |                |                |        |
| 0x18    | RC_CTRL7     | ı       | KP_DIV[2:0] KP_MUL[4:0] |              |               |           | RW            |                |                |        |
| 0x19    | RC_CTRL8     |         | KI_DIV[2:0] KI_MUL[4:0] |              |               |           | RW            |                |                |        |

35



注

\*Writable only when EN\_OUT=0.

## 表 8-2. Access Type Codes

| Access Type            | Code | Description                            |  |  |  |
|------------------------|------|----------------------------------------|--|--|--|
| Read Type              |      |                                        |  |  |  |
| R                      | R    | Read                                   |  |  |  |
| Write Type             |      |                                        |  |  |  |
| W                      | W    | Write                                  |  |  |  |
| Reset or Default Value |      |                                        |  |  |  |
| -n                     |      | Value after reset or the default value |  |  |  |

Product Folder Links: DRV8235



### 8.1 DRV8235\_STATUS Registers

表 8-3 lists the memory-mapped registers for the DRV8235\_STATUS registers. All register offset addresses not listed in 表 8-3 should be considered as reserved locations and the register contents should not be modified.

表 8-3. DRV8235\_STATUS Registers

| Offset | Acronym      | Register Name                        | Section     |
|--------|--------------|--------------------------------------|-------------|
| 0h     | FAULT_STATUS | Various fault registers' status.     | セクション 8.1.1 |
| 1h     | RC_STATUS1   | Status Registers - 1.                | セクション 8.1.2 |
| 2h     | RC_STATUS2   | Status Registers - 2.                | セクション 8.1.3 |
| 3h     | RC_STATUS3   | Status Registers - 3.                | セクション 8.1.4 |
| 4h     | REG_STATUS1  | Regulation Status Registers - (1/5). | セクション 8.1.5 |
| 5h     | REG_STATUS2  | Regulation Status Registers - (2/5). | セクション 8.1.6 |
| 6h     | REG_STATUS3  | Regulation Status Registers - (3/5). | セクション 8.1.7 |
| 7h     | REG_STATUS4  | Regulation Status Registers - (4/5). | セクション 8.1.8 |
| 8h     | REG_STATUS5  | Regulation Status Registers - (5/5). | セクション 8.1.9 |

Complex bit access types are encoded to fit into small table cells.  $\frac{1}{2}$  8-4 shows the codes that are used for access types in this section.

表 8-4. DRV8235\_STATUS Access Type Codes

| Access Type            | Code | Description                            |  |  |  |  |  |
|------------------------|------|----------------------------------------|--|--|--|--|--|
| Read Type              |      |                                        |  |  |  |  |  |
| R                      | R    | Read                                   |  |  |  |  |  |
| Reset or Default Value |      |                                        |  |  |  |  |  |
| -n                     |      | Value after reset or the default value |  |  |  |  |  |



### 8.1.1 FAULT\_STATUS Register (Offset = 0h) [Reset = 00h]

FAULT\_STATUS is shown in 表 8-5.

Return to the Summary Table.

Status of various fault and protection bits.

#### 表 8-5. FAULT STATUS Register Field Descriptions

|     | & 0-0.1 AOL1_OTATOO Register Field Descriptions |      |       |                                                                                                                                                                                                                                          |  |  |  |  |
|-----|-------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Field                                           | Туре | Reset | Description                                                                                                                                                                                                                              |  |  |  |  |
| 7   | FAULT                                           | R    | 0h    | Ob during normal operation, 1b during a fault condition. nFAULT pin is pulled down when FAULT bit is 1b. nFAULT pin is released during normal operation.                                                                                 |  |  |  |  |
| 6   | RESERVED                                        | R    | 0h    |                                                                                                                                                                                                                                          |  |  |  |  |
| 5   | STALL                                           | R    | 0h    | When this bit is 1b, it indicates motor stall.                                                                                                                                                                                           |  |  |  |  |
| 4   | ОСР                                             | R    | 0h    | 0b during normal operation, 1b if OCP event occurs.                                                                                                                                                                                      |  |  |  |  |
| 3   | OVP                                             | R    | 0h    | 0b during normal operation, 1b if OVP event occurs.                                                                                                                                                                                      |  |  |  |  |
| 2   | TSD                                             | R    | 0h    | 0b during normal operation, 1b if TSD event occurs.                                                                                                                                                                                      |  |  |  |  |
| 1   | NPOR                                            | R    | 0h    | Reset and latched low if VM>VUVLO. Remains reset until the CLR_FLT bit is set to issue a clear fault command. After power up, automatically latched high once CLR_FLT command is issued. Refer to セクション 7.3.7.3 for further explanation. |  |  |  |  |
| 0   | RSVD                                            | R    | 0h    | Reserved.                                                                                                                                                                                                                                |  |  |  |  |



## 8.1.2 RC\_STATUS1 Register (Offset = 1h) [Reset = 00h]

RC\_STATUS1 is shown in 表 8-6.

Return to the Summary Table.

Estimated speed of motor ripples.

## 表 8-6. RC\_STATUS1 Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                                                |
|-----|-------|------|-------|----------------------------------------------------------------------------|
| 7-0 | SPEED | R    |       | Outputs the motor current ripple speed estimated by an internal algorithm. |

Product Folder Links: DRV8235

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



### 8.1.3 RC\_STATUS2 Register (Offset = 2h) [Reset = 00h]

RC\_STATUS2 is shown in 表 8-7.

Return to the Summary Table.

Reserved.

# 表 8-7. RC\_STATUS2 Register Field Descriptions

| Bit | Field | Туре | Reset | Description |
|-----|-------|------|-------|-------------|
| 7-0 | RSVD  | R    | 0h    | Reserved.   |

Product Folder Links: DRV8235

資料に関するフィードバック (ご意見やお問い合わせ) を送信



### 8.1.4 RC\_STATUS3 Register (Offset = 3h) [Reset = 00h]

RC\_STATUS3 is shown in 表 8-8.

Return to the Summary Table.

Reserved.

# 表 8-8. RC\_STATUS3 Register Field Descriptions

| Bit | Field | Туре | Reset | Description |
|-----|-------|------|-------|-------------|
| 7-0 | RSVD  | R    | 0h    | Reserved.   |



### 8.1.5 REG\_STATUS1 Register (Offset = 4h) [Reset = 00h]

REG\_STATUS1 is shown in 表 8-9.

Return to the Summary Table.

Value corresponding to the output voltage across the motor terminals.

#### 表 8-9. REG\_STATUS1 Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                                                                                            |
|-----|-------|------|-------|------------------------------------------------------------------------------------------------------------------------|
| 7-0 | VMTR  | R    |       | Outputs the voltage across the motor terminals, maximum value FFh. 00h corresponds to 0 V and E4h corresponds to 38 V. |

Product Folder Links: DRV8235

資料に関するフィードバック (ご意見やお問い合わせ) を送信



## 8.1.6 REG\_STATUS2 Register (Offset = 5h) [Reset = 00h]

REG\_STATUS2 is shown in 表 8-10.

Return to the Summary Table.

Output corresponding to current flowing through the motor.

### 表 8-10. REG\_STATUS2 Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                                                                                     |
|-----|-------|------|-------|-----------------------------------------------------------------------------------------------------------------|
| 7-0 | IMTR  | R    |       | Outputs the current flowing through the motor. 00h corresponds to 0 A and C0h corresponds to the maximum value. |

Product Folder Links: DRV8235

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



### 8.1.7 REG\_STATUS3 Register (Offset = 6h) [Reset = 00h]

REG\_STATUS3 is shown in 表 8-11.

Return to the Summary Table.

Internal pwm duty cycle.

## 表 8-11. REG\_STATUS3 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                       |
|-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RSVD      | R    | 0h    | Reserved.                                                                                                                                                                                                                                                                                                         |
| 5-0 | DUTY_READ | R    | 0h    | Represents the bridge control duty cycle generated by an internal regulation logic. This register is applicable when speed or voltage regulation is activated.  The range of duty cycle is 0% (000000b) to 100% (111111b).  Refer to セクション 7.3.6.1 for further explanation on the internal PWM generation scheme. |

Product Folder Links: DRV8235



### 8.1.8 REG\_STATUS4 Register (Offset = 7h) [Reset = 00h]

REG\_STATUS4 is shown in 表 8-12.

Return to the Summary Table.

Reserved.

#### 表 8-12. REG\_STATUS4 Register Field Descriptions

| Bit | Field | Туре | Reset | Description |
|-----|-------|------|-------|-------------|
| 7-0 | RSVD  | R    | 0h    | Reserved.   |



## 8.1.9 REG\_STATUS5 Register (Offset = 8h) [Reset = 00h]

REG\_STATUS5 is shown in 表 8-13.

Return to the Summary Table.

Reserved.

#### 表 8-13. REG\_STATUS5 Register Field Descriptions

|     |       | _    |       | · · · · · · · · · · · · · · · · · · · |
|-----|-------|------|-------|---------------------------------------|
| Bit | Field | Туре | Reset | Description                           |
| 7-0 | RSVD  | R    | 0h    | Reserved.                             |

Product Folder Links: DRV8235

資料に関するフィードバック (ご意見やお問い合わせ) を送信



### 8.2 DRV8235\_CONFIG Registers

表 8-14 lists the memory-mapped registers for the DRV8235\_CONFIG registers. All register offset addresses not listed in 表 8-14 should be considered as reserved locations and the register contents should not be modified.

表 8-14. DRV8235\_CONFIG Registers

| Offset | Acronym | Register Name                           | Section     |
|--------|---------|-----------------------------------------|-------------|
| 9h     | CONFIG0 | Configuration Registers - Faults (1/5). | セクション 8.2.1 |
| Ah     | CONFIG1 | Configuration Registers - (2/5).        | セクション 8.2.2 |
| Bh     | CONFIG2 | Configuration Registers - (3/5).        | セクション 8.2.3 |
| Ch     | CONFIG3 | Configuration Registers - (4/5).        | セクション 8.2.4 |
| Dh     | CONFIG4 | Configuration Registers - (5/5).        | セクション 8.2.5 |

Complex bit access types are encoded to fit into small table cells.  $\frac{1}{2}$  8-15 shows the codes that are used for access types in this section.

表 8-15. DRV8235\_CONFIG Access Type Codes

| Access Type      | Code  | Description                            |  |  |
|------------------|-------|----------------------------------------|--|--|
| Read Type        |       |                                        |  |  |
| R                | R     | Read                                   |  |  |
| Write Type       |       |                                        |  |  |
| W                | W     | Write                                  |  |  |
| Reset or Default | Value |                                        |  |  |
| -n               |       | Value after reset or the default value |  |  |



### 8.2.1 CONFIG0 Register (Offset = 9h) [Reset = 60h]

CONFIG0 is shown in 表 8-16.

Return to the Summary Table.

Enable/Disable various faults like OCP, OVP, STALL, etc.

#### 表 8-16. CONFIG0 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_OUT    | R/W  | 0h    | 0b: All driver FETs are Hi-Z. 1b: Enables the driver outputs.                                                                                                                                                                                                                                                                                              |
| 6   | EN_OVP    | R/W  | 1h    | Enables the OVP feature. 1b by default, can be made 0b after power-up to disable the OVP feature. Refer to セクション 7.3.7.4 for further explanation.                                                                                                                                                                                                          |
| 5   | EN_STALL  | R/W  | 1h    | Enables the Stall Detection feature. Stall detection feature can be disabled by setting this bit to 0b.  Refer to EN_STALL configuration under セクション 7.3.5 for further explanation.                                                                                                                                                                        |
| 4   | VSNS_SEL  | R/W  | Oh    | Ob: Use the analog low-pass filter to average out the output voltage for voltage regulation. Refer to OUT_FLT for further description of the analog low-pass filter. Ob is the recommended value.  1b: Use the digital low-pass filter for voltage regulation. This option perfroms multiplication of the duty cycle with VM to obtain the output voltage. |
| 3-2 | RSVD      | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                   |
| 1   | CLR_FLT   | R/W  | 0h    | Clears all latched faults when set to 1b. CLR_FLT is automatically reset.                                                                                                                                                                                                                                                                                  |
| 0   | DUTY_CTRL | R/W  | Oh    | 0b: User cannot program duty cycle manually. 1b: When speed regulation is disabled and the DUTY_CTRL bit is 1b, user can write desired PWM duty to PROG_DUTY bits. The range of duty is 0% (000000b) to 100% (111111b).                                                                                                                                    |



### 8.2.2 CONFIG1 Register (Offset = Ah) [Reset = 00h]

CONFIG1 is shown in 表 8-17.

Return to the Summary Table.

Configure the inrush time (1/2).

#### 表 8-17. CONFIG1 Register Field Descriptions

| В  | it | Field       | Туре | Reset | Description                                                                                                                                                                                                                                       |
|----|----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7- | -0 | TINRUSH_LSB | R/W  |       | Lower half 8-bit output out of the total 16-bit output for inrush time blanking for stall detection. Sets the amount of time for which the stall detection scheme ignores motor inrush current. Refer to セクション 7.3.6.3.1 for further explanation. |

49

English Data Sheet: SLVSHO3



### 8.2.3 CONFIG2 Register (Offset = Bh) [Reset = 00h]

CONFIG2 is shown in 表 8-18.

Return to the Summary Table.

Configure the inrush time (2/2).

#### 表 8-18. CONFIG2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                       |  |  |  |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7-0 | TINRUSH_MSB | R/W  |       | Upper half 8-bit output out of the total 16-bit output for inrush time blanking for stall detection. Sets the amount of time for which the stall detection scheme ignores motor inrush current. Refer to セクション 7.3.6.3.1 for further explanation. |  |  |  |

Product Folder Links: DRV8235

資料に関するフィードバック (ご意見やお問い合わせ) を送信



### 8.2.4 CONFIG3 Register (Offset = Ch) [Reset = 63h]

CONFIG3 is shown in 表 8-19.

Return to the Summary Table.

Enable/Disable various device modes like IMODE, SMODE, and blanking time.

#### 表 8-19. CONFIG3 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                      |
|-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | IMODE    | R/W  | 1h    | Determines the behavior of current regulation. Refer to IMODE configuration under セクション 7.3.4.2 for further explanation.                                                                                                                                                         |
| 5   | SMODE    | R/W  | 1h    | Programs device response to a stall condition. Refer to SMODE configuration under セクション 7.3.5 for further explanation.                                                                                                                                                           |
| 4   | INT_VREF | R/W  | 0h    | If set to 1b, sets VREF voltage to 3 V internally. Voltage is not fixed if INT_VREF is set to 0b. Refer to セクション 7.3.5 for further explanation.                                                                                                                                  |
| 3   | TBLANK   | R/W  | 0h    | Sets the current sense blanking time. If set to 0b, $t_{BLANK}$ =1.8 $\mu$ s. If set to 1b, $t_{BLANK}$ =1.0 $\mu$ s.                                                                                                                                                            |
| 2   | TDEG     | R/W  | 0h    | Sets the current regulation and stall detection deglitch time. If set to 0b, $t_{DEG}$ =2 $\mu$ s. If set to 1b, $t_{DEG}$ =1 $\mu$ s.                                                                                                                                           |
| 1   | OCP_MODE | R/W  | 1h    | Programs device response to an overcurrent event. If set to 0b, device is latched off in case of an OCP event. Can be cleared using CLR_FLT. If set to 1b, device performs auto-retry after time tretry in case of an OCP event. Refer to セクション 7.3.7.1 for further explanation. |
| 0   | TSD_MODE | R/W  | 1h    | Programs device response to an overtemperature event.  If set to 0b, device is latched off in case of a TSD event.  If set to 1b, device performs auto-retry when T <sub>J</sub> <t<sub>TSD-T<sub>HYS</sub>.</t<sub>                                                             |



### 8.2.5 CONFIG4 Register (Offset = Dh) [Reset = 38h]

CONFIG4 is shown in 表 8-20.

Return to the Summary Table.

Configure the report registers like RC\_REP and STALL\_REP.

#### 表 8-20. CONFIG4 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RSVD       | R    | 0h    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5   | STALL_REP  | R/W  | 1h    | Determines whether stall is reported on the nFAULT pin. When set to 1b, nFAULT is low whenever stall is detected. When set to 0b, stall is not reported on nFAULT output. Refer to セクション 7.3.5 for further explanation.                                                                                                                                                                                                                                                                        |
| 4   | CBC_REP    | R/W  | 1h    | When REG_CTRL is set to 01b, the device enters cycle-by-cycle mode of current regulation. In this mode, the device can indicate whenever the H-bridge enters internal current regulation. CBC_REP bit is used to determine device outputs' behavior in the cycle-by-cycle mode.  1b: nFAULT is pulled low when H-Bridge enters internal current regulation.  0b: nFAULT is not pulled low when H-Bridge enters internal current regulation.  Refer to セクション 7.3.4.2.2 for further explanation. |
| 3   | PMODE      | R/W  | 1h    | Switch between phase/enable mode and PWM mode. 0b: PH/EN. 1b: PWM.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2   | I2C_BC     | R/W  | 0h    | Decides the H-Bridge Control Interface.  0b: Bridge control configured by INx pins.  1b: Bridge control configured by I2C bits I2C_EN_IN1 and I2C_PH_IN2.                                                                                                                                                                                                                                                                                                                                      |
| 1   | I2C_EN_IN1 | R/W  | 0h    | Enable/PWM Input Bit 1 for internal bridge control. Used when I2C_BC=1b. Ignored when I2C_BC=0b.                                                                                                                                                                                                                                                                                                                                                                                               |
| 0   | I2C_PH_IN2 | R/W  | 0h    | Phase/PWM Input Bit 2 for internal bridge control. Used when I2C_BC=1b.lgnored when I2C_BC=0b.                                                                                                                                                                                                                                                                                                                                                                                                 |

Product Folder Links: DRV8235

資料に関するフィードバック(ご意見やお問い合わせ) を送信



#### 8.3 DRV8235\_CTRL Registers

表 8-21 lists the memory-mapped registers for the DRV8235\_CTRL registers. All register offset addresses not listed in 表 8-21 should be considered as reserved locations and the register contents should not be modified.

表 8-21. DRV8235\_CTRL Registers

| Offset | Acronym   | Register Name                       | Section      |
|--------|-----------|-------------------------------------|--------------|
| Eh     | REG_CTRL0 | Regulation control registers (1/3). | セクション 8.3.1  |
| Fh     | REG_CTRL1 | Regulation control registers (2/3). | セクション 8.3.2  |
| 10h    | REG_CTRL2 | Regulation control registers (3/3). | セクション 8.3.3  |
| 11h    | RC_CTRL0  | Control Registers - (1/9).          | セクション 8.3.4  |
| 12h    | RC_CTRL1  | Control Registers - (2/9).          | セクション 8.3.5  |
| 13h    | RC_CTRL2  | Control Registers - (3/9).          | セクション 8.3.6  |
| 14h    | RC_CTRL3  | Control Registers - (4/9).          | セクション 8.3.7  |
| 15h    | RC_CTRL4  | Control Registers - (5/9).          | セクション 8.3.8  |
| 16h    | RC_CTRL5  | Control Registers - (6/9).          | セクション 8.3.9  |
| 17h    | RC_CTRL6  | Control Registers - (7/9).          | セクション 8.3.10 |
| 18h    | RC_CTRL7  | Control Registers - (8/9).          | セクション 8.3.11 |
| 19h    | RC_CTRL8  | Control Registers - (9/9).          | セクション 8.3.12 |

Complex bit access types are encoded to fit into small table cells. 表 8-22 shows the codes that are used for access types in this section.

表 8-22. DRV8235\_CTRL Access Type Codes

| <b>—</b> | <u> </u>                               |  |  |
|----------|----------------------------------------|--|--|
| Code     | Description                            |  |  |
|          |                                        |  |  |
| R        | Read                                   |  |  |
|          |                                        |  |  |
| W        | Write                                  |  |  |
| Value    |                                        |  |  |
|          | Value after reset or the default value |  |  |
|          | R                                      |  |  |



### 8.3.1 REG\_CTRL0 Register (Offset = Eh) [Reset = 27h]

REG\_CTRL0 is shown in 表 8-23.

Return to the Summary Table.

Set features like Soft Start/Stop and speed scaling factor.

#### 表 8-23. REG\_CTRL0 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                     |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RSVD     | R    | 0h    | Reserved.                                                                                                                                                                                                                                                                                                       |
| 5   | EN_SS    | R/W  | 1h    | Used to enable/disable soft start/stop. 1b: Target motor voltage or speed is soft-started and soft-stopped over the duration of t <sub>INRUSH</sub> time. 0b: Soft-start/stop feature is disabled. Refer to セクション 7.3.6.3 for further explanation.                                                              |
| 4-3 | REG_CTRL | R/W  | Oh    | Selects the current regulation scheme (fixed off-time or cycle-by-cycle) or motor speed and voltage regulation. 00b: Fixed Off-Time Current Regulation. 01b: Cycle-By-Cycle Current Regulation. 10b: Motor speed is regulated. 11b: Motor voltage is regulated. Refer to セクション 7.3.4.2 for further explanation. |
| 2   | PWM_FREQ | R/W  | 1h    | Sets the PWM frequency when bridge control is configured by INx bits (I2C_BC=1b).  Ob: PWM frequency is set to 50kHz.  1b: PWM frequency is set to 25kHz.                                                                                                                                                       |
| 1-0 | W_SCALE  | R/W  | 3h    | Scaling factor that helps in setting the target motor current ripple speed. 00b: 16 01b: 32 10b: 64 11b: 128 Refer to セクション 7.3.6.2.2 for further explanation.                                                                                                                                                  |

Product Folder Links: DRV8235



## 8.3.2 REG\_CTRL1 Register (Offset = Fh) [Reset = FFh]

REG\_CTRL1 is shown in 表 8-24.

Return to the Summary Table.

Set the target motor voltage and speed.

# 表 8-24. REG\_CTRL1 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                   |
|-----|-----------|------|-------|---------------------------------------------------------------------------------------------------------------|
| 7-0 | WSET_VSET | R/W  | FFh   | Sets the target motor voltage or current ripple speed. A detailed explanation is provided in セクション 7.3.6.2.1. |



## 8.3.3 REG\_CTRL2 Register (Offset = 10h) [Reset = 00h]

REG\_CTRL2 is shown in 表 8-25.

Return to the Summary Table.

Set the duty cycle and cut-off frequency for output voltage filtering.

#### 表 8-25. REG CTRL2 Register Field Descriptions

| ₹ 0-25. NEO_OTNEZ Neglister Field Descriptions |           |      |       |                                                                                                                                                                                                                                                                                              |  |  |  |
|------------------------------------------------|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                            | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                  |  |  |  |
| 7-6                                            | OUT_FLT   | R/W  | Oh    | Programs the cut-off frequency of the output voltage filtering.  00b: 250Hz  01b: 500Hz  10b: 750Hz  11b: 1000Hz  For best results, choose a cut-off frequency equal to a value at least 20 times lower than the PWM frequency. Eg, if you PWM at 20kHz, OUT_FLT=11b (1000Hz) is sufficient. |  |  |  |
| 5-0                                            | PROG_DUTY | R/W  | 0h    | When speed/voltage regulation is inactive and DUTY_CTRL is set to 1b, the user can write the desired PWM duty cycle to this register. The range of duty cycle is 0% (000000b) to 100% (111111b).                                                                                             |  |  |  |

Product Folder Links: DRV8235



### 8.3.4 RC\_CTRL0 Register (Offset = 11h) [Reset = 01h]

RC\_CTRL0 is shown in 表 8-26.

Return to the Summary Table.

Reserved.

# 表 8-26. RC\_CTRL0 Register Field Descriptions

| Bit | Field | Туре | Reset | Description |
|-----|-------|------|-------|-------------|
| 7-0 | RSVD  | R/W  | 1h    | Reserved.   |

5/



### 8.3.5 RC\_CTRL1 Register (Offset = 12h) [Reset = FFh]

RC\_CTRL1 is shown in 表 8-27.

Return to the Summary Table.

Reserved.

#### 表 8-27. RC\_CTRL1 Register Field Descriptions

| Bit | Field | Туре | Reset | Description |
|-----|-------|------|-------|-------------|
| 7-0 | RSVD  | R/W  | FFh   | Reserved.   |

Product Folder Links: DRV8235

資料に関するフィードバック (ご意見やお問い合わせ) を送信



### 8.3.6 RC\_CTRL2 Register (Offset = 13h) [Reset = 73h]

RC\_CTRL2 is shown in 表 8-28.

Return to the Summary Table.

Set values of various scaling parameters.

#### 表 8-28. RC\_CTRL2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                              |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | INV_R_SCALE | R/W  | 1h    | Scaling factor for the INV_R parameter.<br>00b: INV_R_SCALE = 2<br>01b: INV_R_SCALE = 64<br>10b: INV_R_SCALE = 1024<br>11b: INV_R_SCALE = 8192<br>Refer to セクション 7.3.6.2.4 for further explanation.                                                      |
| 5-4 | KMC_SCALE   | R/W  | 3h    | Scaling factor for KMC parameter.<br>00b: KMC_SCALE = 24 x 2 <sup>8</sup><br>01b: KMC_SCALE = 24 x 2 <sup>9</sup><br>10b: KMC_SCALE = 24 x 2 <sup>12</sup><br>11b: KMC_SCALE = 24 x 2 <sup>13</sup><br>Refer to セクション 7.3.6.2.5 for further explanation. |
| 3-0 | RSVD        | R/W  | 3h    | Reserved.                                                                                                                                                                                                                                                |



### 8.3.7 RC\_CTRL3 Register (Offset = 14h) [Reset = 00h]

RC\_CTRL3 is shown in 表 8-29.

Return to the Summary Table.

Set the INV\_R parameter.

### 表 8-29. RC\_CTRL3 Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                                                                                                                                |  |
|-----|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-0 | INV_R | R/W  | Oh    | User input based on motor coil resistance. INV_R = INV_R_SCALE / Motor Resistance. Must not be set to 0. Refer to セクション 7.3.6.2.3 for further explanation. |  |

Product Folder Links: DRV8235

資料に関するフィードバック (ご意見やお問い合わせ) を送信



### 8.3.8 RC\_CTRL4 Register (Offset = 15h) [Reset = 00h]

RC\_CTRL4 is shown in 表 8-30.

Return to the Summary Table.

Set the KMC parameter.

## 表 8-30. RC\_CTRL4 Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                                                                                                                             |  |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-0 | КМС   | R/W  |       | Represents a proportional value of the motor back emf constant.<br>KMC = $(K_V)/N_R)^*$ KMC_SCALE.<br>Refer to セクション 7.3.6.2.6 for further explanation. |  |

Product Folder Links: DRV8235



### 8.3.9 RC\_CTRL5 Register (Offset = 16h) [Reset = 00h]

RC\_CTRL5 is shown in 表 8-31.

Return to the Summary Table.

Reserved.

#### 表 8-31. RC\_CTRL5 Register Field Descriptions

| Bit | Field | Туре | Reset | Description |
|-----|-------|------|-------|-------------|
| 7-0 | RSVD  | R    | 0h    | Reserved.   |

Product Folder Links: DRV8235

資料に関するフィードバック (ご意見やお問い合わせ) を送信



## 8.3.10 RC\_CTRL6 Register (Offset = 17h) [Reset = 00h]

RC\_CTRL6 is shown in 表 8-32.

Return to the Summary Table.

Reserved.

# 表 8-32. RC\_CTRL6 Register Field Descriptions

| Bit | Field | Туре | Reset | Description |
|-----|-------|------|-------|-------------|
| 7-0 | RSVD  | R/W  | 0h    | Reserved.   |



## 8.3.11 RC\_CTRL7 Register (Offset = 18h) [Reset = 21h]

RC\_CTRL7 is shown in 表 8-33.

Return to the Summary Table.

Set the proportional constant in PI control loop.

#### 表 8-33. RC CTRL7 Register Field Descriptions

|     | 2 0-00. No_0 TNE/ Register Field Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|-----|-----------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Field                                         | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 7-5 | KP_DIV                                        | R/W  | 1h    | Used to select a division value for calculating the actual proportional constant for the PI control loop.  Actual proportional constant, K <sub>P</sub> = KP_MULT/KP_DIV.  Settings are as follows:  000b: 32  001b: 64  010b: 128  011b: 256  100b: 512  101b: 16  110b: 1                                                                                                                                                                                                                                    |  |  |  |  |
| 4-0 | KP_MULT                                       | R/W  | 1h    | Represents the PI loop KP constant. This is not the actual proportional constant that is fed into the gain block of the PI control loop. Rather, the actual proportional constant can be calculated using the value of this register.  Actual Proportional Constant, K <sub>P</sub> = KP_MULT/KP_DIV.  For example, if actual proportional constant is 0.0625, then KP_MULT can be set to 1 (00001b), and KP_DIV can be set to 16 (corresponds to 101b), hence,  Actual proportional constant = 1/16 = 0.0625. |  |  |  |  |

Product Folder Links: DRV8235

資料に関するフィードバック(ご意見やお問い合わせ)を送信



## 8.3.12 RC\_CTRL8 Register (Offset = 19h) [Reset = 21h]

RC\_CTRL8 is shown in 表 8-34.

Return to the Summary Table.

Set the integral constant in PI control loop.

#### 表 8-34. RC CTRL8 Register Field Descriptions

|     | 2 0-04. NO_0 TILLO Register Field Descriptions |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|-----|------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Field                                          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 7-5 | KI_DIV                                         | R/W  | 1h    | Used to select a division value for calculating the actual integral constant for the PI control loop. Actual integral constant, <sub>I</sub> = KI_MULT/KI_DIV. Settings are as follows: 000b: 32 001b: 64 010b: 128 011b: 256 100b: 512 101b: 16 110b: 1                                                                                                                                                                                                                                     |  |  |  |  |
| 4-0 | KI_MULT                                        | R/W  | 1h    | Represents the PI loop KI constant. This is not the actual integral constant that is fed into the gain block of the PI control loop. Rather, the actual integral constant can be calculated using the value of this register.  Actual Integral Constant, <sub>I</sub> = KI_MULT/KI_DIV.  For example, if actual integral constant is 0.90625, then KI_MULT can be set to 29 (11101b), and KI_DIV can be set to 32 (corresponds to 000b), hence,  Actual integral constant = 29/32 = 0.90625. |  |  |  |  |

## 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The DRV8235 is intended to drive one brushed DC motor.

#### 9.2 Typical Application: Brushed DC Motor

A typical application for the DRV8235 is to drive a brushed DC motor using the full-bridge outputs. 

9-1 shows a schematic example. The resistor on the IPROPI pin can provide a voltage signal to the microcontroller analog-to-digital converter (ADC).



図 9-1. Typical Connections with stall detection disabled

#### 9.2.1 Design Requirements

表 9-1 lists example design parameters.

表 9-1. Design Parameters

| DESIGN PARAMETER               | REFERENCE           | EXAMPLE VALUE |
|--------------------------------|---------------------|---------------|
| Motor voltage                  | V <sub>VM</sub>     | 8 V           |
| Average motor current          | I <sub>AVG</sub>    | 0.8 A         |
| Motor inrush (startup) current | I <sub>INRUSH</sub> | 2. A          |
| Motor stall current            | I <sub>STALL</sub>  | 2.1 A         |
| Motor current trip point       | I <sub>TRIP</sub>   | 1.9 A         |
| VREF voltage                   | VREF                | 3.3 V         |
| IPROPI resistance              | R <sub>IPROPI</sub> | 8.45 kΩ       |
| PWM frequency                  | f <sub>PWM</sub>    | 20 kHz        |
| Bulk Capacitance               | C <sub>BULK</sub>   | 50μF          |

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated

English Data Sheet: SLVSHO3



#### 9.2.2 Stall Detection

Some applications require stall detection to notify the microcontroller of a locked-rotor/stall condition. A stall could be caused by one of two things: unintended mechanical blockage or the load reaching an end-stop in a constrained travel path. The DRV8235 supports hardware stall detection by comparing the IPROPI pin voltage to the VREF pin voltage or 3 V as applicable.

#### 9.2.2.1 Application Description

The principle of this stall detection scheme relies on the fact that motor current increases during stall conditions as shown in  $\boxtimes$  9-2. The DRV8235 compares the voltage on the IPROPI pin to the voltage on the VREF pin to determine whether a stall condition has occurred. The TINRUSH register sets the timing,  $t_{INRUSH}$ , so the DRV8235 ignores the inrush current at motor startup. The SMODE pin configures how the DRV8235 responds to a stall condition. The IMODE pin configures whether the device regulates current during inrush and stall currents. When a stall condition occures, nFAULT pin becomes low and the appropriate registers indicate stall to the microcontroller using the I<sup>2</sup>C pins.  $\forall \mathcal{P} \ni \exists \mathcal{V} \Rightarrow \mathcal{V}$  7.3.5 provides all the details for configuring the stall detection feature.



☑ 9-2. Example timing diagram for stall detection

#### 9.2.2.1.1 Stall Detection Timing

Large inrush current occurs during motor start up because motor speed is low. As the motor accelerates, the motor current drops to an average level because the back electromotive force (EMF) in the motor increases with speed. The inrush current should not be mistaken for a stall condition, so the DRV8235 uses the TINRUSH register to ignore the inrush current during the startup time, t<sub>INRUSH</sub>. セクション 7.3.5 describes the overall details for using the stall detection feature.

When designing for the  $t_{\text{INRUSH}}$  time, it is important to include enough margin to account for tolerances and variation in the DRV8235 and the system overall.

#### 9.2.2.1.2 Hardware Stall Threshold Selection

The voltage on the VREF pin selects  $I_{TRIP}$  threshold which sets the current level for stall detection and current regulation. This threshold should be chosen such that  $I_{TRIP}$  is less than the stall current of the motor when

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ) を送信



current regulation is not used. It should also be set low enough to account for variation in the stall current due to changes in the motor supply voltage,  $V_{VM}$ , and temperature.

#### 9.2.3 Motor Speed and Voltage Regulation Application

This section describes Motor Speed and Voltage Regulation and the associated tuning procedure using an example.

#### 9.2.3.1 Tuning Parameters

This section explains the tuning process for the Speed and Voltage Regulation feature described earlier.

#### 9.2.3.1.1 Resistance Parameters

This section describes how to select INV\_R and INV\_R\_SCALE. The first step is to find the motor resistance. This can be done in three ways:

- 1. Use the motor resistance value mentioned in the data sheet of the motor. If this is not available, use one of the other methods listed below.
- 2. Perform a voltage sweep at the motor terminals, stall the motor at each voltage level, and measure the motor current. Please note that at least 10 measurements are required at every voltage level whilst rotating the motor by approximately 30° for each measurement. This is because it is unknown if the commutator segments are in contact with the brushes in a particular motor position which renders a lower, incorrect motor resistance value. If motor resistance from the motor's data sheet is unavailable, then this method is recommended to obtain the value of motor resistance. Take the average of all values to calculate motor resistance.
- 3. Measure the motor resistance using a digital multimeter. Please note that this process also needs to be done at every voltage level for 10 measurements each and then averaged out at the end for the same reason as mentioned above.

注

To perform a voltage sweep,

- 1. Connect the motor directly to the power supply at a voltage just below where the motor starts to spin. As an example, set the power supply voltage to 1.5V for a 12V motor if the motor starts to spin at 1.7V.
- Read the current using a current probe, inline multimeter, or power supply readout.
- 3. Calculate the motor resistance using the following equation: Motor Resistance = Voltage/Stall Current
- 4. Repeat this test across a range of voltages (ex. 1.3V, 1.4V, 1.5V, 1.6V) and find a consistent motor resistance value.

Once the motor resistance value is found, select an appropriate value of INV\_R\_SCALE and calculate INV\_R. The formula to calculate INV\_R is:

$$INV_R = \frac{1}{Motor Resistance} \times INV_R - SCALE$$
 (10)

For example, if the motor resistance is  $25\Omega$ , we have the following possible results based on the choice of INV\_R\_SCALE:

Product Folder Links: DRV8235

| 表 | 9-2. | Selection | Example | for INV | R | SCALE | and INV_R |
|---|------|-----------|---------|---------|---|-------|-----------|
|   |      |           |         |         |   |       |           |

|     |                   |                                                   | _                      |                                                                                 |
|-----|-------------------|---------------------------------------------------|------------------------|---------------------------------------------------------------------------------|
| Bit | INV_R_SCALE value | INV_R_SCALE/Motor<br>Resistance<br>(Actual Value) | Rounded Value<br>INV_R | Comment                                                                         |
| 00b | 2                 | 2/25=0.08                                         | 0                      | Do not select, since output is 0.                                               |
| 01b | 64                | 64/25=2.56                                        | 3                      | Avoid selecting, since low bit precision.                                       |
| 10b | 1024              | 1024/25=40.96                                     | 41                     | Can select this value.                                                          |
| 11b | 8192              | 8192/25=327.68                                    | 328                    | Cannot select this value because 328 exceeds the maximum limit for INV_R (255). |

#### 9.2.3.1.2 KMC and KMC\_SCALE

Selection of KMC\_SCALE and KMC can be divided into two cases based on 式 8:

- 1. Value of the motor back emf constant,  $K_V$  is known to the user from the data sheet of the motor.
- 2. Value of the motor back emf constant, K<sub>V</sub> is unknown to the user.

#### 9.2.3.1.2.1 Case I

In case 1,  $\gtrsim$  8 can be used. Choose the value of KMC\_SCALE such that KMC is within the range of 0 to 255 with highest bit resolution. As an example, if  $K_V$ = 0.01 and number of ripples per revolution,  $N_R$ =10,  $K_V/N_R$  = 10<sup>-3</sup>. The following table lists the available options:

表 9-3. Selection Example for KMC\_SCALE

| Bit | KMC_SCALE value      | K <sub>V</sub> /N <sub>R</sub> x KMC_SCALE<br>(Actual Value) | Rounded Value<br>(KMC) | Comment                                                      |
|-----|----------------------|--------------------------------------------------------------|------------------------|--------------------------------------------------------------|
| 00b | 24 x 2 <sup>8</sup>  | 6.144                                                        | 6                      | Avoid selecting, since low bit precision.                    |
| 01b | 24 x 2 <sup>9</sup>  | 12.288                                                       | 12                     | Avoid selecting, since low bit precision.                    |
| 10b | 24 x 2 <sup>12</sup> | 98.304                                                       | 98                     | Avoid selecting, since low bit precision.                    |
| 11b | 24 x 2 <sup>13</sup> | 196.608                                                      | 197                    | Can select this value as this has the highest bit precision. |

#### 9.2.3.1.2.2 Case II

In case 2, KMC and KMC\_SCALE need to be tuned manually using either of the two methods:

#### 9.2.3.1.2.2.1 Method 1: Tuning from Scratch

This method resets both parameters in the beginning before arriving at tuned values. 

9-3 displays a flowchart for tuning KMC\_SCALE using this method. KMC can be found using Binary Search as shown in 

9-4

#### 9.2.3.1.2.2.1.1 Tuning KMC\_SCALE

- 1. Obtain the value of actual ripple speed in rad/s using either of the two methods:
  - a. Use an oscilloscope to observe motor current waveform to measure the ripple frequency. This can be done in two ways:

Product Folder Links: DRV8235

- Through the IPROPI pin which provides an output proportional to the motor current.
- · Through a current probe.

資料に関するフィードバック(ご意見やお問い合わせ)を送信



The frequency of ripples is observed in Hz on the oscilloscope. Please consider at least 20 ripples while calculating frequency. Divide the number of ripples by the time taken for calculating the frequency in Hz. Convert into rad/s using  $\pm$  12. Please note that **this is the recommended method**.

b. Use a tachometer to obtain the motor speed in rpm. Convert the motor speed into ripple speed using 式 11. Finally, convert the ripple speed in rpm to ripple speed in rad/s using 式 13.

Ripple Speed = Motor Speed 
$$\times$$
 N<sub>R</sub> (11)

Ripple Speed (in rad/s) = Ripple Speed (in Hz) 
$$\times$$
 2 $\pi$  (12)

Ripple Speed (in rad/s) = Ripple Speed (in rpm) 
$$\times \frac{2\pi}{60}$$
 (13)

Where N<sub>R</sub> is the number of ripples per revolution. Let this value be called OBS\_SPEED.

- 2. Select the lowest value of KMC\_SCALE, 00b. Set KMC to the highest possible value, 255.
- 3. Refer to 表 7-13 to set W\_SCALE to a value where maximum ripple speed is more than OBS\_SPEED. For example, if OBS\_SPEED is 6000 rad/s, set W\_SCALE to 01b allowing a maximum speed of 8160 rad/s.
- 4. Convert the ripple speed on the SPEED register into rad/s by multiplying SPEED with W\_SCALE. For example, if SPEED reads 0x04 and W\_SCALE is set to 10b (corresponds to 64 rad/s), then ripple speed in rad/s = 4\*64 = 256 rad/s. Let this value be called EST\_SPEED.

Product Folder Links: DRV8235

- 5. If EST\_SPEED is lower than OBS\_SPEED, increase KMC\_SCALE by one bit.
- 6. Repeat steps 4-5 until EST SPEED is higher than OBS SPEED.
- 7. Set KMC\_SCALE to the previous value. For example, if 11b was obtained in the previous step, set KMC\_SCALE to 10b. This is the tuned value of KMC\_SCALE.



図 9-3. KMC\_SCALE Tuning Procedure



#### 9.2.3.1.2.2.1.2 Tuning KMC

- 1. Verify that EST\_SPEED < OBS\_SPEED and value of KMC is 255. If this is not the case, please restart the tuning process.
- 2. Let START = 1 and END = 255.
- 3. Set KMC to START and obtain the value of OBS\_SPEED in rad/s from step 1 of the KMC\_SCALE tuning procedure.
- 4. If EST\_SPEED is within OBS\_SPEED ± W\_SCALE value from 表 7-13, stop the tuning process and record the value of KMC. For example, if W\_SCALE = 10b (corresponds to 64 rad/s), OBS\_SPEED = 6000 rad/s, and EST\_SPEED = 5952 rad/s or 6016 rad/s, stop the tuning process.
- 5. Let MID = (START+END)/2, rounded off to the nearest integer.
- 6. If EST\_SPEED is higher than OBS\_SPEED in this step, set KMC to MID. If EST\_SPEED is lower than OBS\_SPEED in this step, decrement KMC\_SCALE by one bit and repeat the binary search procedure to tune KMC.
- 7. If EST\_SPEED is higher than OBS\_SPEED, update START = MID. If EST\_SPEED is lower than OBS\_SPEED, update END = MID.
- 8. Repeat steps 4-7 until EST\_SPEED is within OBS\_SPEED ± W\_SCALE value from 表 7-13. Record the value of KMC.

Product Folder Links: DRV8235

資料に関するフィードバック(ご意見やお問い合わせ) を送信



図 9-4. Binary Search Algorithm to Find KMC



注

- 1. Tuning is not possible in the following cases:
  - a. EST\_SPEED is higher than OBS\_SPEED after step 4 in the KMC\_SCALE tuning process (KMC\_SCALE = 00b; KMC = 255), or
  - b. EST\_SPEED is lower than OBS\_SPEED after step 3 in the Binary Search Method for KMC (KMC\_SCALE = 11b, KMC = 0).
- 2. Multiple sets of KMC and KMC\_SCALE exist. If found, then choose the set with highest bit resolution.

#### 9.2.3.1.2.2.2 Method 2: Using the Proportionality factor

This method utilises the factor of proportionality that associates KMC and KMC\_SCALE with the ripple speed,  $\omega_{\text{ripple}}$ .  $\omega_{\text{ripple}}$  is directly proportional to KMC\_SCALE but varies inversely with KMC. Let  $k_d$  be a dummy constant. We have:

$$\omega_{\text{ripple}} = k_{\text{d}} \frac{\text{KMC\_SCALE}}{\text{KMC}}$$
 (14)

Using the subscript 'def' to denote default, we have the following equation for default values of KMC and KMC SCALE:

$$\omega_{def} = k_d \frac{\text{KMC\_SCALE}_{def}}{\text{KMC}_{def}} \tag{15}$$

Using the subscript 'tuned', we similarly have the following equation for tuned values of KMC and KMC\_SCALE:

$$\omega_{tuned} = k_d \frac{\text{KMC\_SCALE}_{tuned}}{\text{KMC}_{tuned}}$$
 (16)

Taking the ratio of the two equations above, the dummy constant, k<sub>d</sub>, cancels out:

$$\frac{\omega_{\text{tuned}}}{\omega_{\text{def}}} = \frac{\text{KMC\_SCALE}_{\text{tuned}}}{\text{KMC}_{\text{tuned}}} \times \frac{\text{KMC}_{\text{def}}}{\text{KMC\_SCALE}_{\text{def}}}$$
(17)

At this point, the following is known:

- 1. KMC\_SCALE<sub>def</sub> = 11b (24 x  $2^{13}$ ) is the default value of KMC\_SCALE from the register map.
- 2.  $KMC_{def} = 163$  is the default value of KMC from the register map.
- 3.  $\omega_{tuned}$  is the actual value of the ripple speed in rad/s. Please refer to step 1 of the KMC\_SCALE Tuning Method 1 for obtaining this value.

To obtain  $\omega_{def}$ , select a value of W\_SCALE based on step 3 of KMC\_SCALE Tuning Method 1. Next, convert the ripple speed on the SPEED register obtained using KMC\_SCALE<sub>def</sub> and KMC<sub>def</sub> into rad/s by multiplying SPEED with W\_SCALE. For example, if SPEED reads 0x04 and W\_SCALE is set to 10b (corresponds to 64 rad/s), then ripple speed in rad/s = 4\*64 = 256 rad/s.

Plugging the four values above and simplifying, we get a ratio of KMC\_SCALE<sub>tuned</sub> and KMC<sub>tuned</sub> as a constant number. Select KMC\_SCALE<sub>tuned</sub> from the four available values such that KMC<sub>tuned</sub> has the highest bit precision within limits (0 to 255). A working example is shown below.

## 9.2.3.1.2.2.2.1 Working Example

As a working example, let  $\omega_{tuned}$ = 500 rad/s. Thus,

- W\_SCALE is chosen as 00b (16 rad/s) since 500 < 4080, the maximum value allowable by W\_SCALE based on 表 7-13.
- Let SPEED = 0x30. Thus,  $\omega_{def}$ =48\*16=768 rad/s.
- Plugging these values into 式 18, we have:

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

$$\frac{500}{768} = \frac{\text{KMC\_SCALE}_{\text{tuned}}}{\text{KMC}_{\text{tuned}}} \times \frac{163}{24 \times 2^{13}}$$
 (18)

Simplifying, we get:

$$785.276 = \frac{\text{KMC\_SCALE}_{\text{tuned}}}{\text{KMC}_{\text{tuned}}}$$
 (19)

• The final step is to choose KMC\_SCALE<sub>tuned</sub> such that KMC<sub>tuned</sub>has the highest precision within limits (0 to 255). The following table illustrates the possible choices:

| 表 9-4. Selection Exa | mple for KMC_SCALE |
|----------------------|--------------------|
|----------------------|--------------------|

| Bit | KMC_SCALE <sub>tuned</sub> value | KMC_SCALE <sub>tuned</sub> /<br>785.276<br>(Actual Value) | KMC <sub>tuned</sub><br>(Rounded Value) | Comment                                          |  |  |
|-----|----------------------------------|-----------------------------------------------------------|-----------------------------------------|--------------------------------------------------|--|--|
| 00b | 24 x 2 <sup>8</sup>              | 7.82                                                      | 8                                       | Avoid selecting, since low precision.            |  |  |
| 01b | 24 x 2 <sup>9</sup>              | 15.64                                                     | 16                                      | Avoid selecting, since low precision.            |  |  |
| 10b | 24 x 2 <sup>12</sup>             | 125.18                                                    | 125                                     | Avoid selecting, since low precision.            |  |  |
| 11b | 24 x 2 <sup>13</sup>             | 250.36                                                    | 250                                     | Can seleect this value, since highest precision. |  |  |

#### 9.2.4 Motor Voltage

The motor voltage to use depends on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.

#### 9.2.5 Motor Current

Motors experience large currents at low speed, initial startup, and stalled rotor conditions. The large current at motor startup is sometimes called inrush current. The current regulation feature in the DRV8235 can help to limit these large currents. Additionally, DRV8235's soft-start feature can be used to limit the inrush current by ramping the PWM duty cycle during startup time. Alternatively, the microcontroller may limit the inrush current via a similar procedure.

#### 9.3 Power Supply Recommendations

#### 9.3.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. Having more bulk capacitance is generally beneficial, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- The highest current required by the motor system
- The capacitance of the power supply and ability to source current
- The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- The motor braking method

The inductance between the power supply and motor drive system limits how the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.



The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



図 9-5. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

### 9.4 Layout

#### 9.4.1 Layout Guidelines

Since the DRV8235 integrates power MOSFETs capable of driving high current, careful attention should be paid to the layout design and external component placement. Some design and layout guidelines are provided below.

- Low ESR ceramic capacitors should be utilized for the VM to GND bypass capacitor. X5R and X7R types are recommended.
- The VM power supply capacitors should be placed as close to the device as possible to minimize the loop inductance.
- The VM power supply bulk capacitor can be of ceramic or electrolytic type, but should also be placed as close as possible to the device to minimize the loop inductance.
- VM, OUT1, OUT2, and GND carry the high current from the power supply to the outputs and back to ground. Thick metal routing should be utilized for these traces as is feasible.
- The device thermal pad should be attached to the PCB top layer ground plane and internal ground plane (when available) through thermal vias to maximize the PCB heat sinking.
- A recommended land pattern for the thermal vias is provided in the package drawing section.
- The copper plane area attached to the thermal pad should be maximized to ensure optimal heat sinking.



## 10 デバイスおよびドキュメントのサポート

テキサス・インスツルメンツでは、幅広い開発ツールを提供しています。デバイスの性能の評価、コードの生成、ソリューションの開発を行うためのツールとソフトウェアを以下で紹介します。

#### 10.1 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

#### 10.2 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

#### 10.3 Trademarks

PowerPAD™ is a trademark of Texas Instruments.

テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## 10.4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## 10.5 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 11 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE       | REVISION | NOTES           |  |  |  |  |
|------------|----------|-----------------|--|--|--|--|
| April 2024 | *        | Initial Release |  |  |  |  |



## 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、指定のデバイ スに使用できる最新のデータです。このデータは、予告なく、このドキュメントを改訂せずに変更される場合があります。本 データシートのブラウザ版を使用されている場合は、画面左側のナビゲーションリンクを参照してください。

RTE0016C

#### PACKAGE OUTLINE

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

#### **EXAMPLE BOARD LAYOUT**

## RTE0016C

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

79

<sup>4.</sup> This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **EXAMPLE STENCIL DESIGN**

## RTE0016C

WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD (CI 1.55) 16X (0.6) 16X (0.24) 17 SYMM —¢ (2.8)12X (0.5) METAL-ALL AROUND (R0.05) TYP (2.8) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL EXPOSED PAD 17: 85% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE SCALE:25X

NOTES: (continued)

 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

4219117/B 04/2022

## 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 12-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| DRV8235RTER      | ACTIVE | WQFN         | RTE                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 8235                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Apr-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing | l  | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8235RTEI | R WQFN          | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 12-Apr-2024



## \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8235RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated