









**DRV8262** JAJSJS9A - JULY 2023 - REVISED JULY 2023

# DRV8262:電流検出出力搭載、65V、シングルまたはデュアル H ブリッジ・ モータ・ドライバ

# 1 特長

- シングルまたはデュアル H ブリッジ・モータ・ドライバ
  - 1 つまたは 2 つのブラシ付き DC モータを駆動
  - 1 つのステッパ・モータ
  - 1 つまたは 2 つの熱電冷却器 (TEC)
- 4.5V~65V の動作電源電圧範囲
- 低い R<sub>DS(ON)</sub>:
  - 100mΩ HS + LS (デュアル H ブリッジ)
- **50m**Ω HS + LS (シングル H ブリッジ)
- 高い出力電流能力:
  - デュアル H ブリッジ (24V、25℃):
    - DDW パッケージではピーク 8A
    - DDV パッケージではピーク 16A
  - シングル H ブリッジ (24V、25℃):
    - DDW パッケージではピーク 16A
    - DDV パッケージではピーク 32A
- 次のデバイスとピン互換
  - DRV8252:48V、H ブリッジ・モータ・ドライバ
- 動作インターフェイスをプログラム可能
  - 位相 / イネーブル (PH/EN)
  - PWM (IN/IN)
- 電流検出およびレギュレーション機能を内蔵
  - ハイサイド MOSFET の電流検出
  - 各 H ブリッジの検出出力 (IPROPI)
  - 最大電流時に **±4%** の検出精度
- 独立したロジック電源電圧 (VCC)
- オフ時間 PWM チョッピングを構成可能
  - 7, 16, 24, 32µs
- フォルトからの回復方法をプログラム可能
- 1.8V、3.3V、5.0V のロジック入力をサポート
- 低消費電流のスリープ・モード (3µA)
- 保護機能
  - VM 低電圧誤動作防止 (UVLO)
  - チャージ・ポンプ低電圧検出 (CPUV)
  - 過電流保護 (OCP)
  - サーマル・シャットダウン (OTSD)
  - フォルト条件出力 (nFAULT)

# 2 アプリケーション

- ブラシ付き DC モータ
- ファクトリ・オートメーション、ステッパ・ドライブ、ロボット
- 医療用画像処理、診断、および機器
- ATM、通貨計数機、EPOS
- TECドライバ

## 3 概要

DRV8262 は、広範な産業用アプリケーション向けの、電 圧範囲の広い大電力の H ブリッジ・モータ・ドライバです。 このデバイスは 2 個の H ブリッジを内蔵しており、2 個の DC モータまたは 1 個のバイポーラ・ステッパ・モータを駆 動します。H ブリッジを並列接続し、1 個の DC モータを 大電流で駆動できます。 DRV8262 は、デュアル H ブリッ ジ・モードで最大 16A、シングル H ブリッジ・モードで最大 32A のピーク電流をサポートしています。このデバイスは、 電流検出とレギュレーション、電流検出出力、保護回路も 内蔵しています。

複数のハイサイド MOSFET 間にまたがる電流検出機能 を内蔵しているため、ドライバは起動時や高負荷時にもモ ータの電流をレギュレートできます。可変の外部基準電圧 により、電流制限を設定できます。さらに、このデバイス は、各Hブリッジのモータ電流に比例した出力電流を供 給します。内蔵の検出機能では電流ミラーを使用するた め、大きいシャント抵抗が不要になり、基板面積の節約と システム・コストの削減が可能です。

低消費電力のスリープ・モードにより、非常に低い待機時 消費電流を実現できます。保護機能として、電源低電圧 誤動作防止 (UVLO)、チャージ・ポンプ低電圧検出 (CPUV)、出力過電流検出 (OCP)、デバイス過熱検出 (OTSD) が内蔵されています。

#### 制具情報

|             | #25C PIP                       | <b>引 干以</b>                  |                 |
|-------------|--------------------------------|------------------------------|-----------------|
| 部品番号        | パッケージ(1)                       | パッケージ・サ<br>イズ <sup>(2)</sup> | 本体サイズ (公<br>称)  |
| DRV8262DDWR | HTSSOP-44 (底<br>面サーマル・パッ<br>ド) | 14mm ×<br>8.1mm              | 14mm ×<br>6.1mm |
| DRV8262DDVR | HTSSOP-44 (上<br>面サーマル・パッ<br>ド) | 14mm ×<br>8.1mm              | 14mm ×<br>6.1mm |

- 巻末の注文情報を参照してください。
- パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。





DRV8262 の概略回路図



# **Table of Contents**

| 1 特長                                          | 1  | 7.11 Device Functional Modes            | 3′               |
|-----------------------------------------------|----|-----------------------------------------|------------------|
| 2 アプリケーション                                    |    | 8 Application and Implementation        | 33               |
| 3 概要                                          |    | 8.1 Application Information             | 33               |
| 4 Revision History                            |    | 9 Package Thermal Considerations        | 43               |
| 5 Pin Configuration and Functions             |    | 9.1 DDW Package                         |                  |
| 6 Specifications                              |    | 9.2 DDV Package                         |                  |
| 6.1 Absolute Maximum Ratings                  |    | 9.3 PCB Material Recommendation         | 47               |
| 6.2 ESD Ratings                               |    | 10 Power Supply Recommendations         | 48               |
| 6.3 Recommended Operating Conditions          |    | 10.1 Bulk Capacitance                   | 48               |
| 6.4 Thermal Information                       |    | 10.2 Power Supplies                     | 48               |
| 6.5 Electrical Characteristics                | 9  | 11 Layout                               |                  |
| 6.6 Typical Characteristics                   |    | 11.1 Layout Guidelines                  | 50               |
| 7 Detailed Description                        |    | 11.2 Layout Example                     |                  |
| 7.1 Overview                                  |    | 12 Device and Documentation Support     | <mark>5</mark> ′ |
| 7.2 Functional Block Diagram                  |    | 12.1 Documentation Support              | 5°               |
| 7.3 Feature Description                       |    | 12.2ドキュメントの更新通知を受け取る方法                  | 5 <sup>-</sup>   |
| 7.4 Device Operational Modes                  |    | 12.3 サポート・リソース                          | <u>5</u>         |
| 7.5 Current Sensing and Regulation            |    | 12.4 Trademarks                         | <mark>5</mark>   |
| 7.6 Charge Pump                               |    | 12.5 静電気放電に関する注意事項                      | 5 <sup>-</sup>   |
| 7.7 Linear Voltage Regulator                  |    | 12.6 用語集                                |                  |
| 7.8 VCC Voltage Supply                        |    | 13 Mechanical, Packaging, and Orderable |                  |
| 7.9 Logic Level, Tri-Level and Quad-Level Pin |    | Information                             | 5                |
| Diagrams                                      | 28 | 13.1 Tape and Reel Information          |                  |
| 7.10 Protection Circuits                      |    | ,                                       |                  |
|                                               |    |                                         |                  |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

# Changes from Revision \* (July 2023) to Revision A (July 2023)

Page

• Updated 表 6-1 table.......9



# 5 Pin Configuration and Functions

The DRV8262 is available in thermally-enhanced, 44-Pin HTSSOP packages.

- The DDW package contains a PowerPAD™ on the bottom side of the device.
- The DDV package contains a PowerPAD™ on the top side of the device for thermal coupling to a heatsink.



図 5-1. Single H-bridge Mode, DDW Package, Top View



図 5-2. Single H-bridge Mode, DDV Package, Top View

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



図 5-3. Dual H-bridge Mode, DDW Package, Top View



図 5-4. Dual H-bridge Mode, DDV Package, Top View



# 表 5-1. Pin Configuration

|                     | PIN               |                  |                  |            | Johnston                                                                                                                                                                             |
|---------------------|-------------------|------------------|------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NA                  |                   | TYPE             | DESCRIPTION      |            |                                                                                                                                                                                      |
| Single H-<br>Bridge | Dual H-<br>Bridge | DDW              | DDV              | IIFE       | DESCRIPTION                                                                                                                                                                          |
| RSVD                | IN4               | 38               | 29               | Input      | PWM input for H-bridge 2 in dual H-bridge mode. Leave this pin unconnected in single H-bridge mode.                                                                                  |
| RSVD                | IN3               | 39               | 28               | Input      | PWM input for H-bridge 2 in dual H-bridge mode. Leave this pin unconnected in single H-bridge mode.                                                                                  |
| IPROPI              | IPROPI2           | 30               | 37               | Output     | Analog current output for H-bridge 2 in dual H-bridge mode. Connect to the other IPROPI pin in single H-bridge mode.                                                                 |
| IPROPI              | IPROPI1           | 31               | 36               | Output     | Analog current output for H-bridge 1 in dual H-bridge mode. Connect to the other IPROPI pin in single H-bridge mode.                                                                 |
| VREF                | VREF2             | 33               | 34               | Input      | Reference input to set current for H-bridge 2 in dual H-bridge mode. Tie to the other VREF pin in single H-bridge mode. DVDD can be used to provide VREF through a resistor divider. |
| VREF                | VREF1             | 34               | 33               | Input      | Reference input to set current for H-bridge 1 in dual H-bridge mode. Tie to the other VREF pin in single H-bridge mode. DVDD can be used to provide VREF through a resistor divider. |
| OUT1                | OUT1              | 4, 5, 6          | 17, 18, 19       | Output     | Winding output. Connect to motor terminal.                                                                                                                                           |
| OUT2                | OUT2              | 7, 8, 9          | 14, 15, 16       | Output     | Winding output. Connect to motor terminal.                                                                                                                                           |
| OUT1                | OUT3              | 17, 18, 19       | 4, 5, 6          | Output     | Winding output. Connect to motor terminal.                                                                                                                                           |
| OUT2                | OUT4              | 14, 15, 16       | 7, 8, 9          | Output     | Winding output. Connect to motor terminal.                                                                                                                                           |
| PGND                | PGND12            | 3, 10            | 13, 20           | Power      | Power ground for H-bridge. Connect to system ground.                                                                                                                                 |
| PGND                | PGND34            | 13, 20           | 3, 10            | Power      | Power ground for H-bridge. Connect to system ground.                                                                                                                                 |
| 11                  | N2                | 40               | 27               | Input      | PWM input for H-bridge 1.                                                                                                                                                            |
| 11                  | N1                | 41               | 26               | Input      | PWM input for H-bridge 1.                                                                                                                                                            |
| RS                  | SVD               | 36               | 31               | -          | Reserved. Leave Unconnected.                                                                                                                                                         |
| DE                  | CAY               | 37               | 30               | Input      | Decay setting pin.                                                                                                                                                                   |
| TC                  | )FF               | 35               | 32               | Input      | PWM OFF time setting pin.                                                                                                                                                            |
| 00                  | CPM               | 27               | 40               | Input      | Determines the fault recovery method. Depending on the OCPM voltage, fault recovery can be either latch-off or auto-retry.                                                           |
| V                   | CP                | 1                | 22               | Power      | Charge pump output. Connect a X7R, 1-µF, 16-V ceramic capacitor to VM.                                                                                                               |
| V                   | ′M                | 2, 11, 12,<br>21 | 2, 11, 12,<br>21 | Power      | Power supply. Connect to supply voltage and bypass to PGND with two 0.01-µF ceramic capacitors plus a bulk capacitor rated for VM.                                                   |
| G                   | ND                | 22, 23           | 1, 44            | Power      | Device ground. Connect to system ground.                                                                                                                                             |
| C                   | PH                | 44               | 23               | D          | Charge pump switching node. Connect a X7R, 0.022-µF, VM rated                                                                                                                        |
| С                   | PL                | 43               | 24               | Power      | ceramic capacitor from CPH to CPL.                                                                                                                                                   |
| DV                  | /DD               | 24               | 43               | Power      | Internal LDO output. Connect a X7R, 0.47-μF to 1-μF, 6.3-V or 10-V rated ceramic capacitor to GND.                                                                                   |
| V                   | СС                | 25               | 42               | Power      | Supply voltage for internal logic blocks. When no separate supply voltage is available, tie the VCC pin to the DVDD output.                                                          |
| nFA                 | AULT              | 26               | 41               | Open Drain | Fault indication. Pulled logic low with fault condition; open drain output requires an external pullup resistor.                                                                     |
| МО                  | DE1               | 28               | 39               | Input      | This pin selects between dual H-bridge and single H-bridge modes of operation.                                                                                                       |



# 表 5-1. Pin Configuration (continued)

|                     | PIN               |              |     |       |                                                                                                                                                                                                            |  |  |  |
|---------------------|-------------------|--------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NA                  | ME                |              |     | TYPE  | DESCRIPTION                                                                                                                                                                                                |  |  |  |
| Single H-<br>Bridge | Dual H-<br>Bridge | DDW          | DDV | 1172  | DESCRIPTION                                                                                                                                                                                                |  |  |  |
| MODE2               |                   | 29           | 38  | Input | This pin selects the interface - between Phase/Enable (PH/EN) and PWM (IN/IN). When this pin is grounded, the device operates with PH/EN interface. To configure PWM interface, see セクション 7.4 for details. |  |  |  |
| nSLEEP              |                   | nSLEEP 42 25 |     | Input | Sleep mode input. Logic high to enable device; logic low to enter low-power sleep mode. An nSLEEP low pulse clears latched faults.                                                                         |  |  |  |
| RS                  | VD                | 32           | 35  | -     | Reserved. Leave Unconnected.                                                                                                                                                                               |  |  |  |
| PA                  | <b>ND</b>         | -            | -   | -     | Thermal pad.                                                                                                                                                                                               |  |  |  |



## **6 Specifications**

# 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted). 12

|                                                | MIN        | MAX                    | UNIT |
|------------------------------------------------|------------|------------------------|------|
| Power supply voltage (VM)                      | -0.3       | 70                     | V    |
| Charge pump voltage (VCP, CPH)                 | -0.3       | V <sub>VM</sub> + 5.75 | V    |
| Charge pump negative switching pin (CPL)       | -0.3       | V <sub>VM</sub>        | V    |
| nSLEEP pin voltage (nSLEEP)                    | -0.3       | V <sub>VM</sub>        | V    |
| Internal regulator voltage (DVDD)              | -0.3       | 5.75                   | V    |
| External logic supply (VCC)                    | -0.3       | 5.75                   | V    |
| IPROPI pin voltage (IPROPI)                    | -0.3       | DVDD + 0.3             | V    |
| Control pin voltage                            | -0.3       | 5.75                   | V    |
| Open drain output current (nFAULT)             | 0          | 10                     | mA   |
| Reference input pin voltage (VREF)             | -0.3       | 5.75                   | V    |
| PGNDx to GND voltage                           | -0.5       | 0.5                    | V    |
| PGNDx to GND voltage, < 1 μs                   | -2.5       | 2.5                    | V    |
| Continuous OUTx pin voltage                    | -1         | V <sub>VM</sub> + 1    | V    |
| Transient 100 ns OUTx pin voltage              | -3         | V <sub>VM</sub> + 3    | V    |
| Peak drive current                             | Internal   | ly Limited             | Α    |
| Operating ambient temperature, T <sub>A</sub>  | -40        | 125                    | °C   |
| Operating junction temperature, T <sub>J</sub> | -40        | 150                    | °C   |
| Storage temperature, T <sub>stg</sub>          | <b>–65</b> | 150                    | °C   |

<sup>(1)</sup> Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |               |                                                                     |             | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------------|-------|------|
|                    |               | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001                  |             | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>2</sup> | Corner pins | ±750  | V    |
|                    | 9-            | Officinged-device filoder (ODIVI), per ANOI/ESDA/JEDEC 33-002       | Other pins  | ±500  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                           |                                                | MIN  | MAX | UNIT |
|---------------------------|------------------------------------------------|------|-----|------|
| $V_{VM}$                  | Supply voltage range for normal (DC) operation | 4.5  | 65  | V    |
| V <sub>I</sub>            | Logic level input voltage                      | 0    | 5.5 | V    |
| V <sub>VCC</sub>          | VCC pin voltage                                | 3.05 | 5.5 | V    |
| V <sub>REF</sub>          | Reference voltage (VREF)                       | 0.05 | 3.3 | V    |
| I <sub>RMS,DUAL,DDW</sub> | RMS current, dual H-bridge mode, DDW Package   | 0    | 5   | Α    |
| I <sub>RMS,DUAL,DDV</sub> | RMS current, dual H-bridge mode, DDV Package   | 0    | 10  | А    |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> All voltage values are with respect to network ground terminal GND.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

over operating free-air temperature range (unless otherwise noted)

|                             |                                                | MIN | MAX | UNIT |
|-----------------------------|------------------------------------------------|-----|-----|------|
| I <sub>RMS.SINGLE,DDW</sub> | RMS current, single H-bridge mode, DDW Package | 0   | 10  | Α    |
| I <sub>RMS,SINGLE,DDV</sub> | RMS current, single H-bridge mode, DDV Package | 0   | 20  | А    |
| T <sub>A</sub>              | Operating ambient temperature                  | -40 | 125 | °C   |
| TJ                          | Operating junction temperature                 | -40 | 150 | °C   |

#### **6.4 Thermal Information**

|                       | THERMAL METRIC                               | DDW  | DDV  | UNIT |
|-----------------------|----------------------------------------------|------|------|------|
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 22.2 | 44.2 | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 9.1  | 0.7  | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 5.3  | 18.9 | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.1  | 0.3  | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 5.3  | 18.6 | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.7  | N/A  | °C/W |

For the DDV package, as the exposed pad is on top of the package,  $R_{\theta JC(top)}$  is the most important thermal resistance parameter.

#### 6.4.1 Transient Thermal Impedance & Current Capability

Information based on thermal simulations

表 6-1. Transient Thermal Impedance ( $R_{\theta JA}$ ) and Current Capability

|         | R <sub>θJA</sub> [°C/W] <sup>(1)</sup> |         |    |                                                       | Current (A) <sup>(2)</sup> |       |        |     |                         |     |  |
|---------|----------------------------------------|---------|----|-------------------------------------------------------|----------------------------|-------|--------|-----|-------------------------|-----|--|
|         |                                        |         |    | Configuration                                         | without PWM <sup>(3)</sup> |       |        |     | with PWM <sup>(4)</sup> |     |  |
| 0.1 sec | 1 sec                                  | 10 sec  | DC |                                                       | 0.1 sec                    | 1 sec | 10 sec | DC  | 10 sec                  | DC  |  |
|         |                                        | 4.7 8.4 |    | Dual H-Bridge (both outputs loaded with same current) | 8                          | 5.7   | 4.2    | 2.5 | 4                       | 2.2 |  |
| 1.8     | 4.7                                    |         | on | Dual H-Bridge (only one output loaded)                | 8                          | 8     | 6      | 3.5 | 5.4                     | 3   |  |
|         |                                        |         |    | Single H-Bridge                                       | 16                         | 11.3  | 8.4    | 4.9 | 7.9                     | 4.4 |  |

- (1) Based on thermal simulations using 114.3 mm x 76.2 mm x 1.6 mm 4 layer PCB 2 oz Cu on top and bottom layers, 1 oz Cu on internal planes, 16 cm<sup>2</sup> top and bottom layer copper area, with 13 x 5 thermal via array below thermal pad, 1.1 mm pitch, 0.2 mm diameter, 0.025 mm Cu plating.
- (2) Current values correspond to the estimated transient current capability at 85 °C ambient temperature for junction temperature rise up to 150°C.
- (3) For the current values without PWM, only conduction losses (I<sup>2</sup>R) and quiescent current loss at 48 V supply voltage are considered. The maximum switch ON resistance values at 150°C as per Electrical Characteristics table are considered to calculate conduction losses.
- (4) For the current values with PWM, switching loss roughly estimated by the following equation: P<sub>SW</sub> = V<sub>VM</sub> x I<sub>Load</sub> x f<sub>PWM</sub> x t<sub>RF</sub>, where V<sub>VM</sub> = 48 V, f<sub>PWM</sub> = 20 KHz, t<sub>RF</sub> = 110 ns

#### 6.5 Electrical Characteristics

Typical values are at  $T_A$  = 25°C and  $V_{VM}$  = 24 V. All limits are over recommended operating conditions, unless otherwise noted.

| PARAMETER                 | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------------|-----------------|-----|-----|-----|------|
| POWER SUPPLIES (VM, DVDD) |                 |     |     |     |      |

English Data Sheet: SLVSFV5



Typical values are at  $T_A = 25$ °C and  $V_{VM} = 24$  V. All limits are over recommended operating conditions, unless otherwise noted.

|                                       | PARAMETER                               | TEST CONDITIONS                                | MIN  | TYP                 | MAX  | UNIT |
|---------------------------------------|-----------------------------------------|------------------------------------------------|------|---------------------|------|------|
|                                       | VM operating supply current             | nSLEEP = 1, No load, VCC = External 5V         |      | 5                   | 8    | mΛ   |
| I <sub>VM</sub>                       | Vivi operating supply current           | nSLEEP = 1, No motor load, VCC = DVDD          |      | 8.5                 | 13   | mA   |
| $I_{VMQ}$                             | VM sleep mode supply current            | nSLEEP = 0                                     |      | 3                   | 8    | μA   |
| t <sub>SLEEP</sub>                    | Sleep time                              | nSLEEP = 0 to sleep-mode                       | 120  |                     |      | μs   |
| t <sub>RESET</sub>                    | nSLEEP reset pulse                      | nSLEEP low to clear fault                      | 20   |                     | 40   | μs   |
| t <sub>WAKE</sub>                     | Wake-up time                            | nSLEEP = 1 to output transition                |      | 0.75                | 1    | ms   |
| t <sub>ON</sub>                       | Turn-on time                            | VM > UVLO to output transition                 |      | 0.8                 | 1.3  | ms   |
| · · · · · · · · · · · · · · · · · · · | Internal regulator voltage              | No external load, 6 V < V <sub>VM</sub> < 65 V | 4.75 | 5                   | 5.25 | V    |
| $V_{DVDD}$                            | Internal regulator voltage              | No external load, V <sub>VM</sub> = 4.5 V      | 4.2  | 4.35                |      | V    |
| CHARGE F                              | PUMP (VCP, CPH, CPL)                    | ,                                              | 1    | 1                   |      |      |
| V <sub>VCP</sub>                      | VCP operating voltage                   | 6 V < V <sub>VM</sub> < 65 V                   |      | V <sub>VM</sub> + 5 |      | V    |
| f <sub>(VCP)</sub>                    | Charge pump switching frequency         | V <sub>VM</sub> > UVLO; nSLEEP = 1             |      | 360                 |      | kHz  |
| LOGIC-LE                              | VEL INPUTS (IN1, IN2, IN3, IN4, OC      | CPM, MODE1, MODE2, nSLEEP)                     |      | I                   |      |      |
| V <sub>IL</sub>                       | Input logic-low voltage                 |                                                | 0    |                     | 0.6  | V    |
| V <sub>IH</sub>                       | Input logic-high voltage                |                                                | 1.5  |                     | 5.5  | V    |
| V <sub>HYS</sub>                      | Input logic hysteresis                  |                                                |      | 100                 |      | mV   |
| V <sub>HYS</sub><br>_nSLEEP           | nSLEEP logic hysteresis                 |                                                |      | 300                 |      | mV   |
| I <sub>IL</sub>                       | Input logic-low current (except MODE2)  | V <sub>IN</sub> = 0 V                          | -1   |                     | 1    | μΑ   |
| Іін                                   | Input logic-high current (except MODE2) | V <sub>IN</sub> = 5 V                          |      |                     | 50   | μA   |
| R <sub>PU</sub>                       | MODE2 internal pull-up resistor         |                                                |      | 220                 |      | kΩ   |
| t <sub>PDH</sub> 1                    | INx high to OUTx high propagation delay |                                                |      | 500                 |      | ns   |
| t <sub>PDL</sub> 1                    | INx low to OUTx low propagation delay   |                                                |      | 500                 |      | ns   |
| TRI-LEVEL                             | . INPUTS (DECAY)                        |                                                |      |                     |      |      |
| V <sub>I1</sub>                       | Input logic-low voltage                 | Tied to GND                                    | 0    |                     | 0.6  | V    |
| V <sub>I2</sub>                       | Input Hi-Z voltage                      | Hi-Z (>500kΩ to GND)                           | 1.8  | 2                   | 2.2  | V    |
| V <sub>I3</sub>                       | Input logic-high voltage                | Tied to DVDD                                   | 2.7  |                     | 5.5  | V    |
| lo                                    | Output pull-up current                  |                                                |      | 10.5                |      | μΑ   |
| QUAD-LEV                              | /EL INPUTS (TOFF)                       | -                                              | '    | 1                   | '    |      |
| V <sub>I1</sub>                       | Input logic-low voltage                 | Tied to GND                                    | 0    |                     | 0.6  | V    |
| V <sub>I2</sub>                       |                                         | 330kΩ ± 5% to GND                              | 1    | 1.25                | 1.4  | V    |
| V <sub>I3</sub>                       | Input Hi-Z voltage                      | Hi-Z (>500kΩ to GND)                           | 1.8  | 2                   | 2.2  | V    |
| V <sub>I4</sub>                       | Input logic-high voltage                | Tied to DVDD                                   | 2.7  |                     | 5.5  | V    |

English Data Sheet: SLVSFV5



Typical values are at  $T_A = 25$ °C and  $V_{VM} = 24$  V. All limits are over recommended operating conditions, unless otherwise noted.

|                        | PARAMETER                                    | TEST CONDITIONS                                | MIN | TYP  | MAX  | UNIT                                  |  |
|------------------------|----------------------------------------------|------------------------------------------------|-----|------|------|---------------------------------------|--|
| I <sub>O</sub>         | Output pull-up current                       |                                                |     | 10.5 |      | μA                                    |  |
| CONTROL                | DUTPUTS (nFAULT)                             |                                                |     | '    |      |                                       |  |
| V <sub>OL</sub>        | Output logic-low voltage                     | I <sub>O</sub> = 5 mA                          |     |      | 0.3  | V                                     |  |
| I <sub>OH</sub>        | Output logic-high leakage                    |                                                | -1  |      | 1    | μA                                    |  |
| MOTOR DR               | IVER OUTPUTS (OUT1, OUT2, O                  | JT3, OUT4)                                     |     | '    | 1    |                                       |  |
| R <sub>DS(ONH_DU</sub> |                                              | T <sub>J</sub> = 25 °C, I <sub>O</sub> = -5 A  |     | 50   | 60   | mΩ                                    |  |
|                        | Dual H-bridge, High-side FET on resistance   | T <sub>J</sub> = 125 °C, I <sub>O</sub> = -5 A |     | 75   | 94   | mΩ                                    |  |
|                        | resistantes                                  | T <sub>J</sub> = 150 °C, I <sub>O</sub> = -5 A |     | 85   | 107  | mΩ                                    |  |
|                        |                                              | T <sub>J</sub> = 25 °C, I <sub>O</sub> = 5 A   |     | 50   | 60   | mΩ                                    |  |
| R <sub>DS(ONL_DU</sub> | Dual H-bridge, Low-side FET on resistance    | T <sub>J</sub> = 125 °C, I <sub>O</sub> = 5 A  |     | 72   | 90   | mΩ                                    |  |
| AL)                    | resistance                                   | T <sub>J</sub> = 150 °C, I <sub>O</sub> = 5 A  |     | 80   | 100  | mΩ                                    |  |
| _                      |                                              | T <sub>J</sub> = 25 °C, I <sub>O</sub> = -5 A  |     | 25   | 30   | mΩ                                    |  |
|                        | Single H-bridge, High-side FET on resistance | T <sub>J</sub> = 125 °C, I <sub>O</sub> = -5 A |     | 38   | 47   | mΩ                                    |  |
| GLE)                   | onresistance                                 | T <sub>J</sub> = 150 °C, I <sub>O</sub> = -5 A |     | 43   | 54   | mΩ                                    |  |
|                        | Single H-bridge, Low-side FET on resistance  | T <sub>J</sub> = 25 °C, I <sub>O</sub> = 5 A   |     | 25   | 30   | mΩ                                    |  |
|                        |                                              | T <sub>J</sub> = 125 °C, I <sub>O</sub> = 5 A  |     | 36   | 45   | mΩ                                    |  |
| GLE)                   |                                              | T <sub>J</sub> = 150 °C, I <sub>O</sub> = 5 A  |     | 40   | 50   | mΩ                                    |  |
| t <sub>RF</sub>        | Output rise/fall time                        | I <sub>O</sub> = 5 A, between 10% and 90%      |     | 110  |      | ns                                    |  |
| t <sub>D</sub>         | Output dead time                             | VM = 24V, I <sub>O</sub> = 5 A                 |     | 300  |      | ns                                    |  |
| CURRENT S              | SENSE AND REGULATION (IPRO                   | PI, VREF)                                      |     |      |      |                                       |  |
| A <sub>IPROPI</sub>    | Current mirror gain                          |                                                |     | 212  |      | μΑ/Α                                  |  |
|                        |                                              | 10% to 20% rated current                       | -12 |      | 12   |                                       |  |
| A <sub>ERR</sub>       | Current mirror scaling error                 | 20% to 40% rated current                       | -7  |      | 7    | %                                     |  |
|                        |                                              | 40% to 100% rated current                      | -4  |      | 4    |                                       |  |
| I <sub>VREF</sub>      | VREF Leakage Current                         | VREF = 3.3 V                                   |     |      | 30   | nA                                    |  |
|                        |                                              | TOFF = 0                                       |     | 7    |      |                                       |  |
| t                      | PWM off-time                                 | TOFF = 1                                       |     | 16   |      |                                       |  |
| t <sub>OFF</sub>       | 1 WWW On-unie                                | TOFF = Hi-Z                                    |     | 24   |      | μs                                    |  |
|                        |                                              | TOFF = 330 kΩ to GND                           |     | 32   |      |                                       |  |
| t <sub>DEG</sub>       | Current regulation deglitch time             |                                                |     | 0.5  |      | μs                                    |  |
| t <sub>BLK</sub>       | Current Regulation Blanking time             |                                                |     | 1.5  |      | μs                                    |  |
| PROTECTIO              | ON CIRCUITS                                  |                                                |     |      |      |                                       |  |
| V <sub>UVLO</sub>      | VM UVLO lockout                              | VM falling                                     | 4.1 | 4.25 | 4.35 | V                                     |  |
| * UVLO                 | VIVI OVEO IOOROUT                            | VM rising                                      | 4.2 | 4.35 | 4.45 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |
| VCC <sub>UVLO</sub>    | VCC UVLO lockout                             | VCC falling                                    | 2.7 | 2.8  | 2.9  | V                                     |  |
| V O C UVLO             | VOO OVLO IOCKOUL                             | VCC rising                                     | 2.8 | 2.9  | 3.05 | V                                     |  |
| V <sub>UVLO,HYS</sub>  | Undervoltage hysteresis                      | Rising to falling threshold                    |     | 100  |      | mV                                    |  |



Typical values are at  $T_A$  = 25°C and  $V_{VM}$  = 24 V. All limits are over recommended operating conditions, unless otherwise noted.

| PARAMETER             |                                     | TEST CONDITIONS                                        | MIN | TYP                 | MAX | UNIT |
|-----------------------|-------------------------------------|--------------------------------------------------------|-----|---------------------|-----|------|
| V <sub>CPUV</sub>     | Charge pump undervoltage            | VCP falling                                            |     | V <sub>VM</sub> + 2 |     | V    |
| 1                     | Overcurrent protection, DDW         | Dual H-bridge, Current through any FET, DDW Package    | 8   |                     |     | А    |
| l <sub>OCP</sub>      | Package                             | Single H-bridge, Current through any FET, DDW Package  | 16  |                     |     | Α    |
| 1                     | Overcurrent protection, DDV Package | Dual H-bridge, Current through any<br>FET, DDV Package | 16  |                     |     | Α    |
| l <sub>OCP</sub>      |                                     | Single H-bridge, Current through any FET, DDV Package  | 32  |                     |     | А    |
| t <sub>OCP</sub>      | Overcurrent detection delay         |                                                        |     | 2.1                 |     | μs   |
| t <sub>RETRY</sub>    | Overcurrent retry time              |                                                        |     | 4.1                 |     | ms   |
| T <sub>OTSD</sub>     | Thermal shutdown                    | Die temperature T <sub>J</sub>                         | 150 | 165                 | 180 | °C   |
| T <sub>HYS_OTSD</sub> | Thermal shutdown hysteresis         | Die temperature T <sub>J</sub>                         |     | 20                  |     | °C   |

#### (1) Guaranteed by design.



図 6-1. IPROPI Timing Diagram



# **6.6 Typical Characteristics**



図 6-2. Sleep Mode Supply Current



図 6-3. Operating Supply Current, VCC = External 5 V





図 6-4. Operating Supply Current, VCC = DVDD



図 6-5. High-side FET on Resistance, Dual H-bridge Mode



図 6-6. Low-side FET on Resistance, Dual H-bridge Mode



図 6-7. High-side FET on Resistance, Single H-bridge Mode





図 6-8. Low-side FET on Resistance, Single H-bridge Mode

English Data Sheet: SLVSFV5



## 7 Detailed Description

#### 7.1 Overview

The DRV8262 is a H-Bridge motor driver that operates from 4.5 V to 65 V and supports up to 32 A peak motor currents for various types of motors and loads. The device integrates two H-bridge output power stages to drive two brushed-DC motors. The H-bridges can be paralleled to provide higher current to a single brushed-DC motor. The number of H-bridges and the interface of operation are selected by the MODE1 and MODE2 pin settings.

The device integrates a charge pump to efficiently drive high-side N-channel MOSFETs with 100% duty cycle. The device can operate from a single power supply input (VM). Alternatively, the VCC pin can be connected to a second power supply to provide power to the internal logic blocks. The nSLEEP pin provides an ultra-low power mode to minimize current drawn during system inactivity.

The device is available in two packages - a 44-pin HTSSOP (DDW) package with exposed pad at the bottom of the package; and another 44-pin HTSSOP (DDV) package with exposed pad on the top of the package. In the dual H-bridge mode, the DDW package delivers up to 8-A peak current per output; and the DDV package delivers up to 16-A peak current per output. In single H-bridge mode, the DDW and DDV packages deliver up to 16-A and 32-A peak current respectively. The DRV8262 DDW package is pin-to-pin compatible with the DRV8252, which is rated for 48 V maximum operating voltage. The actual current that can be delivered depends on the ambient temperature, supply voltage, and PCB thermal design.

The device integrates current sense outputs. The IPROPI pins source a small current that is proportional to the current in the high-side MOSFETs. The current from the IPROPI pins can be converted to a proportional voltage using an external resistor ( $R_{IPROPI}$ ). The integrated current sensing allows the DRV8262 to limit the output current with a fixed off-time PWM chopping scheme and provide load information to the external controller to detect changes in load or stall conditions. The sense accuracy of the IPROPI output is  $\pm$  4% for 40% to 100% of rated current. External power sense resistors can also be connected if higher accuracy sensing is required. The current regulation level can be configured during operation through the VREF pin to limit the load current according to the system demands.

A variety of integrated protection features protect the device in the case of a system fault. These include undervoltage lockout (UVLO), charge pump undervoltage (CPUV), over current protection (OCP), and over temperature shutdown (OTSD). Fault conditions are indicated on the nFAULT pin.



## 7.2 Functional Block Diagram



図 7-1. Dual H-Bridge Block Diagram



☑ 7-2. Single H-Bridge Block Diagram

# 7.3 Feature Description

The following table shows the recommended values of the external components for the driver.

表 7-1. External Components

| COMPONENT        | PIN 1 | PIN 2  | RECOMMENDED                              |
|------------------|-------|--------|------------------------------------------|
| C <sub>VM1</sub> | VM    | PGND12 | X7R, 0.01-μF, VM-rated ceramic capacitor |
| C <sub>VM2</sub> | VM    | PGND34 | X7R, 0.01-μF, VM-rated ceramic capacitor |
| C <sub>VM3</sub> | VM    | PGND12 | Bulk, VM-rated capacitor                 |
| C <sub>VCP</sub> | VCP   | VM     | X7R, 1-μF, 16-V ceramic capacitor        |
| C <sub>SW</sub>  | CPH   | CPL    | X7R, 0.1-μF, VM-rated ceramic capacitor  |



#### 表 7-1. External Components (continued)

| COMPONENT PIN 1      |             | PIN 2  | RECOMMENDED                                        |
|----------------------|-------------|--------|----------------------------------------------------|
| C <sub>DVDD</sub>    | DVDD        | GND    | X7R, 1-μF, 10-V rated ceramic capacitor            |
| C <sub>VCC</sub>     | VCC         | GND    | X7R, 0.1-μF, 6.3-V or 10-V rated ceramic capacitor |
| R <sub>nFAULT</sub>  | DVDD or VCC | nFAULT | 10-kΩ resistor                                     |
| R <sub>REF1</sub>    | VREFx       | DVDD   | Resistor to set current regulation threshold.      |
| R <sub>REF2</sub>    | VREFx       | GND    | resistor to set current regulation tilleshold.     |
| R <sub>IPROPIx</sub> | IPROPIx     | GND    | For details, see セクション 7.5.2                       |

#### 7.4 Device Operational Modes

MODE1

0

1

The DRV8262 supports dual or single H-bridge with PH/EN or PWM interface. The mode of operation is selected by the MODE1 and MODE2 pins as shown in 表 7-2.

- The MODE1 and MODE2 pin states are latched when the device is enabled through the nSLEEP pin or at power-up.
- The MODE2 pin has to be grounded to select PH/EN interface.

0

Floating or DVDD

To select PWM interface, keep MODE2 pin floating or connect the MODE2 pin to DVDD.

#### MODE2 **Dual or Single H-bridge** Interface PH/EN Dual Floating or DVDD Dual **PWM** PH/EN Single

表 7-2. Modes of Operation

The INx inputs can be set to static voltages for 100% duty cycle drive, or the INx inputs can be pulse-width modulated for variable motor speed. The input pins can be powered before VM supply is applied.

Single

セクション 7.4.1 and セクション 7.4.2 show the truth tables for each interface. Note that the tables do not take into account the internal current regulation feature. Additionally, the DRV8262 automatically handles the dead time generation when switching between the high-side and low-side MOSFETs of a H-bridge.

#### 7.4.1 Dual H-Bridge Mode (MODE1 = 0)

- If the MODE1 pin is logic low at power up, the device is latched into dual H-bridge mode.
  - Two brushed-DC motors or a stepper motor can be driven in this mode.
- The MODE2 pin configures the interface of operation between PH/EN and PWM.
  - PH/EN mode allows the H-bridge to be controlled with a speed and direction type of interface.
  - PWM interface allows the H-bridge outputs to become Hi-Z without making the nSLEEP pin logic low.

The truth tables for dual H-bridge mode are shown in 表 7-3 and 表 7-4.

表 7-3. Dual H-Bridge with PH/EN Interface

| nSLEEP | IN1/IN3 | IN2/IN4 | OUT1/OUT3         | OUT2/OUT4 | DESCRIPTION                  |
|--------|---------|---------|-------------------|-----------|------------------------------|
| 0      | Х       | X       | Hi-Z              | Hi-Z      | Sleep                        |
| 1      | 0       | X       | Н                 | Н         | Brake (High-Side Slow Decay) |
| 1      | 1       | 0       | L H Reverse (OUT2 |           | Reverse (OUT2/4 -> OUT1/3)   |
| 1      | 1       | 1       | Н                 | L         | Forward (OUT1/3 -> OUT2/4)   |

Product Folder Links: DRV8262

**PWM** 

# 表 7-4. Dual H-Bridge with PWM Interface

| nSLEEP | IN1/IN3 | IN2/IN4 | OUT1/OUT3   | OUT2/OUT4 | DESCRIPTION                   |  |  |
|--------|---------|---------|-------------|-----------|-------------------------------|--|--|
| 0      | X       | X       | Hi-Z        | Hi-Z      | Sleep                         |  |  |
| 1      | 0       | 0       | Hi-Z        | Hi-Z      | Coast (H-Bridge outputs Hi-Z) |  |  |
| 1      | 0       | 1       | L H         |           | Reverse (OUT2/4 -> OUT1/3)    |  |  |
| 1      | 1       | 0       | H L Forward |           | Forward (OUT1/3 -> OUT2/4)    |  |  |
| 1      | 1       | 1       | Н           | Н         | Brake (High-Side Slow Decay)  |  |  |
|        |         |         |             |           |                               |  |  |



図 7-3. Current Paths

# 7.4.2 Single H-Bridge Mode (MODE1 = 1)

When the MODE1 pin is logic High on power up, the device is latched into single H-bridge mode. The device drives one brushed-DC motor in this mode. The truth table for single H-bridge mode is shown in  $\frac{1}{5}$  7-5 and  $\frac{1}{5}$  7-6.

表 7-5. Single H-Bridge with PH/EN Interface

| nSLEEP | IN1 | IN2 | OUT1/3 | OUT2/4 | DESCRIPTION                  |  |  |  |
|--------|-----|-----|--------|--------|------------------------------|--|--|--|
| 0      | X   | Х   | Hi-Z   | Hi-Z   | Sleep                        |  |  |  |
| 1      | 0   | Х   | Н      | Н      | Brake (High-Side Slow Decay) |  |  |  |
| 1      | 1   | 0   | L      | Н      | Reverse (OUT2/4 -> OUT1/3)   |  |  |  |
| 1      | 1   | 1   | Н      | L      | Forward (OUT1/3 -> OUT2/4)   |  |  |  |

表 7-6. Single H-Bridge with PWM Interface

| nSLEEP | IN1 | IN2 | OUT1/OUT3 | OUT2/OUT4 | DESCRIPTION                   |
|--------|-----|-----|-----------|-----------|-------------------------------|
| 0      | Х   | Х   | Hi-Z      | Hi-Z      | Sleep                         |
| 1      | 0   | 0   | Hi-Z      | Hi-Z      | Coast (H-bridge outputs Hi-Z) |
| 1      | 0   | 1   | L         | Н         | Reverse (OUT2/4 -> OUT1/3)    |
| 1      | 1   | 0   | Н         | L         | Forward (OUT1/3 -> OUT2/4)    |
| 1      | 1   | 1   | Н         | Н         | Brake (High-Side Slow Decay)  |

#### 7.5 Current Sensing and Regulation

The device integrates current sensing across high-side MOSFETs, current regulation, and current sense feedback. These features allow the device to sense the motor current without an external sense resistor or current sense circuitry; reducing system size, cost, and complexity. This also allows the device to limit the motor current in the case of motor stall or high torque events and give detailed feedback to the controller about the load current through IPROPI outputs.

#### 7.5.1 Current Sensing and Feedback

The device supports one IPROPI output when operating in the single H-bridge mode, and two IPROPI outputs when operating in the dual H-bridge mode.

The IPROPI pins output a current that is proportional to the current flowing in the high-side FETs of the H-bridge, scaled by the current mirror gain  $A_{IPROPI}$ . The IPROPI output current can be calculated by  $\not \equiv 1$ . The  $I_{HS1}$  and  $I_{HS2}$  in  $\not \equiv 1$  are only valid when the current flows from drain to source in the high-side MOSFET. If current flows from source to drain, the value of  $I_{HS1}$  and  $I_{HS2}$  for that channel is zero. Because of this, the IPROPI pin does not represent the current when operating in a fast decay mode (coast mode) or low-side slow decay mode. The IPROPI pin represents the H-bridge current under forward drive, reverse drive, and high-side slow decay, thereby allowing for continuous current monitoring in typical brushed DC motor applications.

Even in coast mode, the current can be sampled by briefly re-enabling the driver in either drive or slow-decay modes and measuring the current before switching back to coast mode again.

$$I_{PROPI} = (I_{HS1} + I_{HS2}) \times A_{IPROPI}$$

$$\tag{1}$$

Each IPROPI pin should be connected to an external resistor ( $R_{IPROPI}$ ) to ground in order to generate a proportional voltage ( $V_{IPROPI}$ ) on the IPROPI pin with the  $I_{IPROPI}$  analog current output. This allows for the load current to be measured as the voltage drop across the  $R_{IPROPI}$  resistor with a standard analog to digital converter (ADC). The  $R_{IPROPI}$  resistor can be sized based on the expected load current in the application so that the full range of the controller ADC is utilized. The device implements an internal clamp circuit to limit  $V_{IPROPI}$  with respect to  $V_{VREF}$  on the VREF pin and protect the external ADC in case of output overcurrent or unexpected high current events.

The corresponding IPROPI voltage to the output current can be calculated by 式 2.

$$V_{IPROPI}(V) = I_{PROPI}(A) \times R_{IPROPI}(\Omega)$$
(2)

The IPROPI voltage should be less than the maximum recommended value of VREF, which is 3.3V. For the  $R_{IPROPI}$  resistor, 10%, 5%, 1% and 0.1% are all valid tolerance values. The typical recommendation is 1% for best trade off between performance and cost.



図 7-4. Integrated Current Sensing

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

The  $A_{ERR}$  parameter in the Electrical Characteristics table is the error of the  $A_{IPROPI}$  gain. It indicates the combined effect of offset error added to the  $I_{OUT}$  current and gain error.

#### 7.5.2 Current Regulation

The current chopping threshold ( $I_{TRIP}$ ) is set through a combination of the VREF voltage ( $V_{VREF}$ ) and IPROPI output resistor ( $R_{IPROPI}$ ). This is done by comparing the voltage drop across the external  $R_{IPROPI}$  resistor to  $V_{VREF}$  with an internal comparator.

$$I_{TRIP} \times A_{IPROPI} = V_{VREF} (V) / R_{IPROPI} (\Omega)$$
(3)

For example, in the dual H-bridge mode, to set  $I_{TRIP}$  at 5 A with  $V_{VREF}$  at 3.3V,  $R_{IPROPI}$  has to be -

$$R_{IPROPI} = V_{VREF} / (I_{TRIP} \times A_{IPROPI}) = 3.3 / (5 \times 212 \times 10^{-6}) = 3.09 \text{ k}\Omega$$

In the single H-bridge mode, connect the two IPROPI pins together. In the dual H-bridge mode, there are two VREF pins, which allows setting separate current chopping threshold for each brushed-DC motor.

The internal current regulation can be disabled by tying IPROPI to GND and setting the VREF pin voltage greater than GND (if current feedback is not required). If current feedback is required and current regulation is not required, set  $V_{VREF}$  and  $R_{IPROPI}$  such that  $V_{IPROPI}$  never reaches the  $V_{VREF}$  threshold.



図 7-5. Current Regulation

The current through the motor windings is regulated by an adjustable off-time PWM current regulation circuit. During PWM current chopping, the H-bridge is enabled to drive through the motor winding until the PWM current chopping threshold is reached.

When the  $I_{TRIP}$  current has been reached, for single BDC or dual BDC applications, with the DECAY pin grounded, the device enforces slow current decay by enabling both the high-side FETs for a time of  $t_{OFF}$ , programmed by the TOFF pin.

When the  $t_{OFF}$  time has elapsed and the current level falls below the current regulation ( $I_{TRIP}$ ) level, the output is re-enabled according to the inputs. If, after the  $t_{OFF}$  time has elapsed, the current is still higher than the  $I_{TRIP}$  level, the device enforces another  $t_{OFF}$  time period of the same duration. This "double  $t_{OFF}$ " time continues until current is less than  $I_{TRIP}$  at the end of  $t_{OFF}$  time.

While in current regulation, the inputs can be toggled to drive the load in the opposite direction to decay the current faster. For example, if the load was in forward drive prior to entering current regulation it can only go into reverse drive when the driver enforces current regulation.

For single or dual-BDC applications, the DECAY pin should be kept grounded for high-side slow decay during  $t_{OFF}$ . For stepper applications, DECAY pin voltage should be according to the desired decay mode. The decay mode is selected by the DECAY pin as shown in  $\frac{1}{8}$  7-7.

表 7-7. Decay Mode Settings

| <b>2</b> (1112000) |                                                |  |  |  |  |  |
|--------------------|------------------------------------------------|--|--|--|--|--|
| DECAY              | DECAY MODE                                     |  |  |  |  |  |
| 0                  | Slow decay (brake or high-side re-circulation) |  |  |  |  |  |

Product Folder Links: DRV8262



表 7-7. Decay Mode Settings (continued)

| DECAY | DECAY MODE               |  |  |  |
|-------|--------------------------|--|--|--|
| 1     | Smart tune dynamic decay |  |  |  |
| Hi-Z  | Mixed decay: 30% fast    |  |  |  |

If the state of the INx control pin inputs changes during the  $t_{OFF}$  time, the remainder of the  $t_{OFF}$  time is ignored, and the outputs will again follow the inputs. This is shown in  $\boxtimes$  7-6.



図 7-6. Current Regulation

As shown in  $\frac{1}{8}$  7-8, the TOFF pin configures the PWM OFF time. The OFF time settings can be changed on the fly.

表 7-8. Off-Time Settings

| TOFF             | OFF-TIME (t <sub>OFF</sub> ) |
|------------------|------------------------------|
| 0                | 7 µs                         |
| 1                | 16 µs                        |
| Hi-Z             | 24 µs                        |
| 330 kΩ to<br>GND | 32 µs                        |

Product Folder Links: DRV8262





図 7-7. Mixed Decay Mode

Mixed decay begins as fast decay for 30% of t<sub>OFF</sub>, followed by slow decay for the remainder of t<sub>OFF</sub>.

#### 7.5.2.2 Smart tune Dynamic Decay

The smart tune current regulation scheme is an advanced current-regulation control method compared to traditional fixed off-time current regulation schemes. Smart tune current regulation scheme helps the stepper motor driver adjust the decay scheme based on operating factors such as the ones listed as follows:

- · Motor winding resistance and inductance
- Motor aging effects
- · Motor dynamic speed and load
- · Motor supply voltage variation
- · Low-current versus high-current dI/dt

English Data Sheet: SLVSFV5





図 7-8. Smart tune Dynamic Decay Mode

Smart tune Dynamic Decay dynamically adjusts the fast decay percentage of the total mixed decay time. This feature eliminates motor tuning by automatically determining the best decay setting that results in the lowest ripple for the motor.

The decay mode setting is optimized iteratively each PWM cycle. If the motor current overshoots the target trip level, then the decay mode becomes more aggressive (add fast decay percentage) on the next cycle to prevent regulation loss. If a long drive time must occur to reach the target trip level, the decay mode becomes less aggressive (remove fast decay percentage) on the next cycle to operate with less ripple and more efficiently. On falling steps, smart tune Dynamic Decay automatically switches to fast decay to reach the next step quickly.

Smart tune Dynamic Decay is optimal for applications that require minimal current ripple but want to maintain a fixed frequency in the current regulation scheme.

#### 7.5.3 Current Sensing with External Resistor

The IPROPI output accuracy is ±4% for 40% to 100% of rated current. If more accurate current sensing is desired, external sense resistors can also be used between the PGND pins and the system ground to sense the load currents, as shown below.



図 7-9. Current Sensing with External Resistor

The voltage drop across the external sense resistor should not exceed 300 mV.

Place the sense resistors as close as possible to the corresponding IC pins. Use a symmetrical sense resistor layout to ensure good matching. Low-inductance sense resistors should be used to prevent voltage spikes and ringing. For optimal performance, the sense resistor should be a surface-mount resistor rated for high enough power. Because power resistors are larger and more expensive than standard resistors, it is common practice to use multiple standard resistors in parallel. This distributes the current and heat dissipation.

#### 7.6 Charge Pump

A charge pump is integrated to supply the high-side N-channel MOSFET gate-drive voltage. The charge pump requires a capacitor between the VM and VCP pins to act as the storage capacitor. Additionally a ceramic capacitor is required between the CPH and CPL pins to act as the flying capacitor.



図 7-10. Charge Pump Block Diagram

Product Folder Links: DRV8262



#### 7.7 Linear Voltage Regulator

A linear voltage regulator is integrated in the device. When the VCC pin is connected to DVDD, the DVDD regulator provides power to the low-side gate driver and all the internal circuits. For proper operation, bypass the DVDD pin to GND using a 1  $\mu$ F ceramic capacitor. The DVDD output is nominally 5-V.



図 7-11. Linear Voltage Regulator Block Diagram

If a digital input must be tied permanently high, tying the input to the DVDD pin instead of an external regulator is preferred. This method saves power when the VM pin is not applied or in sleep mode: the DVDD regulator is disabled and current does not flow through the input pulldown resistors. For reference, logic level inputs have a typical pulldown of 200  $k\Omega$ .

The nSLEEP pin cannot be tied to DVDD, else the device will never exit sleep mode.

#### 7.8 VCC Voltage Supply

An external voltage can be applied to the VCC pin to power the internal logic circuitry. The voltage on the VCC pin should be between 3.05 V and 5.5 V and should be well regulated. When an external supply is not available, VCC must be connected to the DVDD pin of the device.

When powered by the VCC, the internal logic blocks do not consume power from the VM supply rail - thereby reducing the power loss in the DRV8262. This is beneficial in high voltage applications, and when ambient temperature is high. Bypass the VCC pin to ground using a 0.1 µF ceramic capacitor.

#### 7.9 Logic Level, Tri-Level and Quad-Level Pin Diagrams



図 7-12. Tri-Level Input Pin Diagram

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SLVSFV5



☑ 7-13. Quad-Level Input Pin Diagram

☑ 7-14 shows the input structure for IN1, IN2, IN3, IN4, MODE1, MODE2, OCPM and nSLEEP pins.



図 7-14. Logic-Level Input Pin Diagram

#### 7.10 Protection Circuits

The devices are fully protected against supply undervoltage, charge pump undervoltage, output overcurrent, and device overtemperature events.

#### 7.10.1 VM Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pin falls below the UVLO threshold voltage:

- · All the outputs are disabled (High-Z)
- nFAULT pin is driven low
- · The charge pump is disabled

Normal operation resumes (driver operation and nFAULT released) when the VM voltage recovers above the UVLO rising threshold voltage.

If the VM voltage falls below the internal digital reset voltage (3.9 V maximum), then the internal logic circuits are disabled and the pull-down on nFAULT is also disabled. So, when VM drops below about 3.9 V, nFAULT is pulled high again.

#### 7.10.2 VCP Undervoltage Lockout (CPUV)

If at any time the voltage on the VCP pin falls below the CPUV voltage:

- All the outputs are disabled (High-Z)
- · nFAULT pin is driven low
- · The charge pump remains active

Normal operation resumes (driver operation and nFAULT released) when the VCP undervoltage condition is removed.

Product Folder Links: DRV8262



#### 7.10.3 Logic Supply Power on Reset (POR)

If at any time the voltage on the VCC pin falls below the VCC<sub>UVLO</sub> threshold:

- · All the outputs are disabled (High-Z)
- · Charge pump is disabled

VCC UVLO is not reported on the nFAULT pin. Normal motor-driver operation resumes when the VCC undervoltage condition is removed.

#### 7.10.4 Overcurrent Protection (OCP)

Analog current-limit circuit on each MOSFET limits the current through that MOSFET by removing the gate drive. If this current limit persists for longer than the t<sub>OCP</sub> time, an overcurrent fault is detected.

- The H-bridge will be disabled. For Dual H-bridge mode, only the H-bridge experiencing the overcurrent will be disabled.
- nFAULT is driven low
- · Charge pump remains active

Overcurrent conditions on both high and low side MOSFETs; meaning a short to ground or short to supply will result in an overcurrent fault detection.

Once the overcurrent condition is removed, the recovery mechanism depends on the OCPM pin setting. OCPM pin programs either latch-off or automatic retry type recovery.

- When the OCPM pin is logic low, the device has latch-off type recovery which means once the OCP condition is removed, normal operation resumes after applying an nSLEEP reset pulse or a power cycling.
- When the OCPM pin is logic high, normal operation resumes automatically (driver operation and nFAULT released) after the t<sub>RFTRY</sub> time has elapsed and the fault condition is removed.

#### 7.10.5 Thermal Shutdown (OTSD)

Thermal shutdown is detected if the die temperature exceeds the thermal shutdown limit (T<sub>OTSD</sub>). When thermal shutdown is detected -

- All MOSFETs are disabled
- · nFAULT is driven low
- Charge pump is disabled

Once the thermal shutdown condition is removed, the recovery mechanism depends on the OCPM pin setting. OCPM pin programs either latch-off or automatic retry type recovery.

- When the OCPM pin is logic low, the device has latch-off type recovery which means after the junction temperature falls below the overtemperature threshold limit minus the hysteresis (T<sub>OTSD</sub> – T<sub>HYS\_OTSD</sub>), normal operation resumes after applying an nSLEEP reset pulse or a power cycling.
- When the OCPM pin is logic high, normal operation resumes automatically after the junction temperature falls below the overtemperature threshold limit minus the hysteresis (T<sub>OTSD</sub> – T<sub>HYS OTSD</sub>).

#### 7.10.6 nFAULT Output

The nFAULT pin has an open-drain output and should be pulled up to a 5-V, 3.3-V or 1.8-V supply. When a fault is detected, the nFAULT pin will be logic low. nFAULT pin will be high after power-up. For a 5-V pullup, the nFAULT pin can be tied to the DVDD pin with a resistor. For a 3.3-V or 1.8-V pullup, an external supply must be used.

Product Folder Links: DRV8262

Copyright © 2023 Texas Instruments Incorporated



図 7-15. nFAULT Pin

#### 7.10.7 Fault Condition Summary

#### 表 7-9. Fault Condition Summary

| 表 7-3. Fault Condition Summary |                                                |                 |          |                |           |                                               |  |  |
|--------------------------------|------------------------------------------------|-----------------|----------|----------------|-----------|-----------------------------------------------|--|--|
| FAULT                          | CONDITION                                      | ERROR<br>REPORT | H-BRIDGE | CHARGE<br>PUMP | LOGIC     | RECOVERY                                      |  |  |
| VM undervoltage<br>(UVLO)      | VM < V <sub>UVLO</sub>                         | nFAULT          | Disabled | Disabled       | Reset     | VM > V <sub>UVLO</sub>                        |  |  |
| VCP undervoltage<br>(CPUV)     | VCP < V <sub>CPUV</sub>                        | nFAULT          | Disabled | Operating      | Operating | VCP > V <sub>CPUV</sub>                       |  |  |
| Logic Supply POR               | VCC < VCC <sub>UVLO</sub>                      | -               | Disabled | Disabled       | Reset     | VCC > VCC <sub>UVLO</sub>                     |  |  |
| Overcurrent (OCP)              | I <sub>OUT</sub> > I <sub>OCP</sub> , OCPM = 0 | nFAULT          | Disabled | Operating      | Operating | Latched: nSLEEP reset pulse                   |  |  |
|                                | I <sub>OUT</sub> > I <sub>OCP</sub> , OCPM = 1 | nFAULT          | Disabled | Operating      | Operating | Automatic retry: t <sub>RETRY</sub>           |  |  |
| Thermal Shutdown               | $T_J > T_{TSD}$ , OCPM = 0                     | nFAULT          | Disabled | Disabled       | Operating | Latched: nSLEEP reset pulse                   |  |  |
| (OTSD)                         | T <sub>J</sub> > T <sub>TSD</sub> , OCPM = 1   | nFAULT          | Disabled | Disabled       | Operating | Automatic: $T_J < T_{OTSD}$ - $T_{HYS\_OTSD}$ |  |  |

#### 7.11 Device Functional Modes

#### 7.11.1 Sleep Mode

When the nSLEEP pin is low, the device enters a low-power sleep mode. In sleep mode, all the internal MOSFETs, the DVDD regulator, SPI and the charge pump is disabled. The  $t_{SLEEP}$  time must elapse after a falling edge on the nSLEEP pin before the device enters sleep mode. The device is brought out of sleep automatically if the nSLEEP pin is brought high. The  $t_{WAKE}$  time must elapse before the device is ready for inputs.

#### 7.11.2 Operating Mode

This mode is enabled when -

- nSLEEP is high
- VM > UVLO

The t<sub>WAKE</sub> time must elapse before the device is ready for inputs.

#### 7.11.3 nSLEEP Reset Pulse

A latched fault can be cleared by an nSLEEP reset pulse. This pulse width must be greater than 20  $\mu$ s and smaller than 40  $\mu$ s. If nSLEEP is low for longer than 40  $\mu$ s, but less than 120  $\mu$ s, the faults are cleared and the device may or may not shutdown, as shown in the timing diagram below. This reset pulse does not affect the status of the charge pump or other functional blocks.





図 7-16. nSLEEP Reset Pulse

# 7.11.4 Functional Modes Summary

The table below lists a summary of the functional modes.

表 7-10. Functional Modes Summary

| CONDITION  |                   | CONFIGURATION  | H-BRIDGE  | DVDD<br>Regulator | CHARGE PUMP | Logic     |
|------------|-------------------|----------------|-----------|-------------------|-------------|-----------|
| Sleep mode | 4.5 V < VM < 65 V | nSLEEP pin = 0 | Disabled  | Disbaled          | Disabled    | Disabled  |
| Operating  | 4.5 V < VM < 65 V | nSLEEP pin = 1 | Operating | Operating         | Operating   | Operating |

Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback

Product Folder Links: DRV8262

## 8 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 8.1 Application Information

The DRV8262 can be used to drive the following types of loads -

- One or two brushed-DC motors
- One stepper motor
- One or two thermoelectric coolers (TEC)

#### 8.1.1 Driving Brushed-DC Motors

In this application example, the device is configured to drive a bidirectional current through one or two brushed-DC motors. The H-bridge configuration, polarity, interface and duty cycle are controlled with PWM and IO resources from the external controller to the INx and MODEx pins. The current limit threshold (I<sub>TRIP</sub>) is generated with a resistor divider from the VREF pin. The device is configured for the slow decay by tying the DECAY pin to ground.

#### 8.1.1.1 Brushed-DC Motor Driver Typical Application

The following schematics show the DRV8262 driving one and two brushed-DC motors respectively.



図 8-1. Driving One Brushed-DC Motor





図 8-2. Driving Two Brushed-DC Motors

#### 8.1.1.2 Power Loss Calculations - Dual H-bridge

For a H-bridge with high-side recirculation, power dissipation for each FET can be approximated as follows:

- $P_{HS1} = R_{DS(ON)} \times I_L^2$
- $P_{LS1} = 0$
- $P_{HS2} = [R_{DS(ON)} \times I_L^2 \times (1-D)] + [2 \times V_D \times I_L \times t_D \times f_{PWM}]$   $P_{LS2} = [R_{DS(ON)} \times I_L^2 \times D] + [VM \times I_L \times t_{RF} \times f_{PWM}]$

- $R_{DS(ON)}$  = ON resistance of each FET
  - For DRV8262 in dual H-bridge mode, it is typically 50 mΩ at 25 °C, and 85 mΩ at 150 °C.
- f<sub>PWM</sub> = PWM switching frequency
- VM = Supply voltage to the driver
- $I_1$  = Motor RMS current
- D = PWM duty cycle (between 0 and 1)
- t<sub>RF</sub> = Output voltage rise/ fall time
  - For DRV8262, the rise/fall time is 110 ns
- $V_D$  = FET body diode forward bias voltage
  - For DRV8262, it is 1 V
- $t_D$  = dead time
  - For DRV8262, it is 300 ns

For estimating power dissipation for load current flow in the reverse direction, identical equations apply, with only swapping of HS1 with HS2 and LS1 with LS2.

Substituting the following values in the equations above -

- VM = 24 V
- $I_1 = 4 A$
- $R_{DS(ON)} = 50 \text{ m}\Omega$

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

• D = 0.5

- V<sub>D</sub> = 1 V
- $t_D = 300 \text{ ns}$
- t<sub>RF</sub> = 110 ns
- f<sub>PWM</sub> = 20 kHz

The losses in each FET can be calculated as follows -

$$P_{HS1} = 50 \text{ m}\Omega \times 4^2 = 0.8 \text{ W}$$

$$P_{1,S1} = 0$$

$$P_{HS2} = [50 \text{ m}\Omega \times 4^2 \text{ x} (1-0.5)] + [2 \text{ x} 1 \text{ V} \text{ x} 4 \text{ A} \text{ x} 300 \text{ ns x} 20 \text{ KHz}] = 0.448 \text{ W}$$

$$P_{LS2} = [50 \text{ m}\Omega \times 4^2 \text{ x } 0.5] + [24 \text{ x } 4 \text{ A x } 110 \text{ ns x } 20 \text{ kHz}] = 0.611 \text{ W}$$

Quiescent Current Loss Po = 24 V × 5 mA = 0.12 W

$$P_{TOT} = 2 \times (P_{HS1} + P_{LS1} + P_{HS2} + P_{LS2}) + P_{Q} = 2 \times (0.8 + 0 + 0.448 + 0.611) + 0.12 = 3.84 \text{ W}$$

#### 8.1.1.3 Power Loss Calculations - Single H-bridge

In single H-bridge mode, on-resistance of each FET is typically 25 m $\Omega$  at 25 °C, and 43 m $\Omega$  at 150 °C.

Substituting the following values in the power loss equations -

- VM = 24 V
- I<sub>I</sub> = 8 A
- $R_{DS(ON)} = 25 \text{ m}\Omega$
- D = 0.5
- V<sub>D</sub> = 1 V
- t<sub>D</sub> = 300 ns
- t<sub>RF</sub> = 110 ns
- f<sub>PWM</sub> = 20 kHz

The losses in each FET can be calculated as follows -

$$P_{HS1} = 25 \text{ m}\Omega \times 8^2 = 1.6 \text{ W}$$

$$P_{1,S1} = 0$$

$$P_{HS2} = [25 \text{ m}\Omega \times 8^2 \text{ x} (1-0.5)] + [2 \text{ x} 1 \text{ V} \text{ x} 8 \text{ A} \text{ x} 300 \text{ ns x} 20 \text{ KHz}] = 0.896 \text{ W}$$

$$P_{LS2} = [25 \text{ m}\Omega \times 8^2 \text{ x } 0.5] + [24 \text{ x } 8 \text{ A x } 110 \text{ ns x } 20 \text{ kHz}] = 1.223 \text{ W}$$

Quiescent Current Loss P<sub>Q</sub> = 24 V × 5 mA = 0.12 W

$$P_{TOT} = P_{HS1} + P_{LS1} + P_{HS2} + P_{LS2} + P_{Q} = 1.6 + 0 + 0.896 + 1.223 + 0.12 = 3.84 W$$

#### 8.1.1.4 Junction Temperature Estimation

For an ambient temperature of  $T_A$  and total power dissipation ( $P_{TOT}$ ), the junction temperature ( $T_J$ ) is calculated as -

$$T_J = T_A + (P_{TOT} \times R_{\theta JA})$$

Considering a JEDEC standard 4-layer PCB, the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) is 22.2 °C/W for the DDW package.

Assuming 25°C ambient temperature, the junction temperature is calculated as shown below -

$$T_J = 25^{\circ}C + (3.84 \text{ W} \times 22.2 \text{ °C/W}) = 110.2 \text{ °C}$$
 (4)

For more accurate calculation, consider the dependency of on-resistance of FETs with device junction temperature shown in the Typical Operating Characteristics section.

For example,



- At 110.2 °C junction temperature, the on-resistance will likely increase by a factor of 1.4 compared to the on-resistance at 25 °C.
- The initial estimate of conduction loss was 3.2 W.
- New estimate of conduction loss will therefore be 3.2 W x 1.4 = 4.48 W.
- New estimate of the total power loss will accordingly be 5.12 W.
- New estimate of junction temperature for the DDW package will be 138.7 °C.
- · Further iterations are unlikely to increase the junction temperature estimate by significant amount.

When using the DDV package, if a heat sink with less than 4 °C/W thermal resistance is chosen, the junction to ambient thermal resistance can be lower than 5 °C/W. The initial estimate of the junction temperature with the DDV package in this application will therefore be -

$$T_J = 25^{\circ}C + (3.84 - W \times 5^{\circ}C/W) = 44.2^{\circ}C$$
 (5)

The DDV package will be able to deliver up to 10 A RMS current to both brushed-DC motors in dual H-bridge mode and up to 20 A RMS current to a brushed-DC motor in single H-bridge mode.

Product Folder Links: DRV8262

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



## 8.1.1.5 Application Performance Plots

Traces from top to bottom: V<sub>IPROPI</sub>, I<sub>OUT</sub>, OUT3, OUT4



図 8-3. 5 A Current Regulation in Single H-bridge Mode, VM = 65 V





図 8-4. Dual H-bridge Operation, VM = 24 V

## 8.1.2 Driving Stepper Motors

When configured in the dual H-bridge mode, the device can drive one stepper motor.



#### 8.1.2.1 Stepper Driver Typical Application

The following schematic shows the DRV8262 driving a stepper motor.



図 8-5. Driving One Stepper Motor

The full-scale current ( $I_{FS}$ ) is the maximum current driven through either winding. This quantity will depend on the VREF voltage and the resistor connected from IPROPI pin to ground.

$$I_{FS} \times A_{IPROPI} = V_{VREF} / R_{IPROPI}$$

The maximum allowable voltage on the VREF pins is 3.3 V. DVDD can be used to provide VREF through a resistor divider.

The  $I_{FS}$  current must also follow  $\not \equiv 6$  to avoid saturating the motor. VM is the motor supply voltage, and  $R_L$  is the motor winding resistance.

$$I_{FS}(A) < \frac{VM(V)}{R_L(\Omega) + 2 \times R_{DS(ON)}(\Omega)}$$
(6)

If the target motor speed is too high, the motor will not spin. Make sure that the motor can support the target speed.

For a desired motor speed (v), microstepping level ( $n_m$ ), and motor full step angle ( $\theta_{step}$ ), determine the frequency of the input waveform as follows -

$$f_{\text{step}} \text{ (steps/s)} = \frac{\text{v (rpm)} \times 360 (^{\circ}/\text{rot})}{\theta_{\text{step}} (^{\circ}/\text{step}) \times n_{\text{m}} \text{ (steps/microstep)} \times 60 \text{ (s/min)}}$$
(7)

 $\theta_{\text{step}}$  can be found in the stepper motor data sheet or written on the motor itself.

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SLVSFV5

The frequency  $f_{\text{step}}$  gives the frequency of input change on the DRV8262. 1/  $f_{\text{step}}$  =  $t_{\text{STEP}}$  on the diagram below.  $\Rightarrow$  8 shows an example calculation for a 120 rpm target speed and 1/2 step.

$$f_{\text{step}} \text{ (steps/s)} = \frac{120 \text{ rpm} \times 360^{\circ}/\text{rot}}{1.8^{\circ}/\text{step} \times 1/2 \text{ steps/microstep} \times 60 \text{ s/min}} = 800 \text{Hz}$$

$$|N1| |N2| |IN3| |IN4| |Forward| |Reverse|$$

$$|OUT12| |Forward| |Reverse|$$

$$|Reverse| |Reverse|$$

図 8-6. Example 1/2 Stepping Operation

The IPROPI pins output the current of each H-bridge, corresponding to current of coil A and coil B of the stepper motor during drive and slow-decay (high-side recirculation) modes.

#### 8.1.2.2 Power Loss Calculations

The following calculations assume a use case where the supply voltage is 24 V, full-scale current is 5 A, and input PWM frequency is 30-kHz.

The total power dissipation constitutes of three main components - conduction loss ( $P_{COND}$ ), switching loss ( $P_{SW}$ ) and power loss due to quiescent current consumption ( $P_Q$ ).

The conduction loss ( $P_{COND}$ ) depends on the motor rms current ( $I_{RMS}$ ) and high-side ( $R_{DS(ONH)}$ ) and low-side ( $R_{DS(ONL)}$ ) on-state resistances as shown in  $\gtrsim 9$ .

$$P_{COND} = 2 x (I_{RMS})^2 x (R_{DS(ONH)} + R_{DS(ONL)})$$
(9)

The conduction loss for the typical application shown in セクション 8.1.2.1 is calculated in 式 10.

$$P_{COND} = 2 \times (I_{RMS})^2 \times (R_{DS(ONH)} + R_{DS(ONL)}) = 2 \times (5-A / \sqrt{2})^2 \times (0.1-\Omega) = 2.5-W$$
 (10)

The power loss due to the PWM switching frequency depends on the output voltage rise/fall time ( $t_{RF}$ ), supply voltage, motor RMS current and the PWM switching frequency. The switching losses in each H-bridge during rise-time and fall-time are calculated as shown in  $\pm$  11 and  $\pm$  12.

$$P_{SW RISE} = 0.5 \times V_{VM} \times I_{RMS} \times t_{RF} \times f_{PWM}$$
 (11)

$$P_{SW FALL} = 0.5 \times V_{VM} \times I_{RMS} \times t_{RF} \times f_{PWM}$$
 (12)



After substituting the values of various parameters, the switching losses in each H-bridge are calculated as shown below -

$$P_{SW RISE} = 0.5 \times 24 - V \times (5 - A / \sqrt{2}) \times (110 \text{ ns}) \times 30 - \text{kHz} = 0.14 - W$$
 (13)

$$P_{SW FALL} = 0.5 \times 24 - V \times (5 - A / \sqrt{2}) \times (110 \text{ ns}) \times 30 - \text{kHz} = 0.14 - W$$
 (14)

The total switching loss for the stepper motor driver ( $P_{SW}$ ) is calculated as twice the sum of rise-time ( $P_{SW\_RISE}$ ) switching loss and fall-time ( $P_{SW\_FALL}$ ) switching loss as shown below -

$$P_{SW} = 2 \times (P_{SW\_RISE} + P_{SW\_FALL}) = 2 \times (0.14-W + 0.14-W) = 0.56-W$$
 (15)

注

The output rise/fall time ( $t_{RF}$ ) is expected to change based on the supply-voltage, temperature and device to device variation.

When the VCC pin is connected to an external voltage, the quiescent current is typically 5 mA. The power dissipation due to the quiescent current consumed by the power supply is calculated as shown below -

$$P_{Q} = V_{VM} \times I_{VM} \tag{16}$$

Substituting the values, quiescent power loss can be calculated as shown below -

$$P_Q = 24-V \times 5-mA = 0.12-W$$
 (17)

注

The quiescent power loss is calculated using the typical operating supply current ( $I_{VM}$ ) which is dependent on supply-voltage, temperature and device to device variations.

The total power dissipation ( $P_{TOT}$ ) is calculated as the sum of conduction loss, switching loss and the quiescent power loss as shown in  $\pm$  18.

$$P_{TOT} = P_{COND} + P_{SW} + P_O = 2.5 - W + 0.56 - W + 0.12 - W = 3.18 - W$$
 (18)

#### 8.1.2.3 Junction Temperature Estimation

Assuming 25°C ambient temperature, the junction temperature for the DDW package is calculated as shown below -

$$T_{\text{I}} = 25^{\circ}\text{C} + (3.18 - \text{W} \times 22.2 \,^{\circ}\text{C/W}) = 95.6 \,^{\circ}\text{C}$$
 (19)

For more accurate calculation, consider the dependency of on-resistance of FETs with device junction temperature, as explained in セクション 8.1.1.4.

#### 8.1.3 Driving Thermoelectric Coolers (TEC)

Thermoelectric coolers (TEC) work according to the Peltier effect. When a voltage is applied across the TEC, a DC current flows through the junction of the semiconductors, causing a temperature difference. Heat is transferred from one side of the TEC to the other. This creates a "hot" and a "cold" side of the TEC element. If the DC current is reversed, the hot and cold sides reverse as well.

A common way of modulating the current through the TEC is to use PWM driving and make the average current change by varying the ON and OFF duty cycles. To allow both heating and cooling from a single supply, a H-bridge topology is required. In the dual H-bridge mode, the device can drive two H-bridges to drive two TECs bi-directionally with up to 10-A current. In the single H-bridge mode, the device can drive a single TEC with up to 20-A current.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

The DRV8262 also features integrated current sensing and current sense output (IPROPI) with ± 4% accuracy to eliminate the need for two external shunt resistors in a closed-loop control topology, saving bill-of-materials cost and space. The following schematic shows the DRV8262 driving two TECs.



図 8-7. Driving two TECs

The following schematuic shows the DRV8262 driving one TEC with higher current.



図 8-8. Driving one TEC with higher current

The LC filters connected to the output nodes convert the PWM output from the DRV8262 into a low-ripple DC voltage across the TEC. The filters are required to minimize the ripple current, because fast transients (e.g.,



square wave power) can shorten the life of the TEC. The maximum ripple current is recommended to be less than 10% of maximum current. The maximum temperature differential across the TEC, which decreases as ripple current increases, is calculated with the following equation:

$$\Delta T = \Delta T_{\text{MAX}} / (1 + N^2) \tag{20}$$

Where  $\Delta T$  is actual temperature differential,  $\Delta T_{MAX}$  is maximum possible temperature differential specified in the TEC datasheet, N is the ratio between ripple and maximum current. N should not be greater than 0.1.

The choice of the input PWM frequency is a trade-off between switching loss and use of smaller inductors and capacitors. High PWM frequency also means that the voltage across the TEC can be tightly controlled, and the LC components can potentially be cheaper.

The transfer function of a second order low-pass filter is shown below:

$$H(j\omega) = 1/(1 - (\omega/\omega_0)^2 + j\omega/Q\omega_0)$$
 (21)

Where.

 $\omega_0 = 1 / \sqrt{(LC)}$ , resonant frequency of the filter

Q = quality factor

 $\omega$  = DRV8262 input PWM frequency

The resonant frequency for the filter is typically chosen to be at least one order of magnitude lower than the PWM frequency. With this assumption, 式 20 may be simplified to -

H in dB = -40 log  $(f_S/f_0)$ 

Where  $f_0 = 1/2\pi\sqrt{(LC)}$  and  $f_S$  is the input PWM switching frequency.

- If L = 10  $\mu$ H and C = 22  $\mu$ F, the resonant frequency is 10.7 kHz.
- This resonant frequency corresponds to 39 dB of attenuation at 100 kHz switching frequency.
- For VM = 48 V, 39 dB attenuation means that the amount of ripple voltage across the TEC element will be approximately 550 mV.
- For a TEC element with a resistance of 1.5  $\Omega$ , the ripple current through the TEC will therefore be 366 mA.
- At 5 A current, 366 mA corresponds to 7.32% ripple current.
- This will cause about 0.5% reduction of the maximum temperature differential of the TEC element, as per 式 20.

Adjust the LC values according to the supply voltage and DC current through the TEC element. The DRV8262 supports up to 200 kHz input PWM frequency. The power loss in the device at any given ambient temperature must be carefully considered before selecting the input PWM frequency.

Closing the loop on current is important in some TEC based heating and cooling systems. The DRV8262 can achieve this without the need for external current shunt resistors. Internal current mirrors are used to monitor the currents in each half-bridge and this information is available on IPROPI pins. A microcontroller can monitor and adjust the PWM duty based on the IPROPI pin voltage.

Additionally, the DRV8262 can regulate the current internally by providing an external voltage reference (VREF) to the device to adjust the current regulation trip point. The current loop would then be closed within the H-bridge itself.

Product Folder Links: DRV8262

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SLVSFV5



## 9 Package Thermal Considerations

## 9.1 DDW Package

Thermal pad of the DDW package is attached at bottom of device to improve the thermal capability of the device. The thermal pad has to be soldered with a very good coverage on PCB to deliver the power specified in the data sheet. Refer to the セクション 11.1 section for more details.

#### 9.1.1 Thermal Performance

The datasheet-specified junction-to-ambient thermal resistance,  $R_{\theta JA}$ , is primarily useful for comparing various drivers or approximating thermal performance. However, the actual system performance may be better or worse than this value depending on PCB stackup, routing, number of vias, and copper area around the thermal pad. The length of time the driver drives a particular current will also impact power dissipation and thermal performance. This section considers how to design for steady-state and transient thermal conditions.

The data in this section was simulated using the following criteria:

#### HTSSOP (DDW package)

- 2-layer PCB (size 114.3 x 76.2 x 1.6 mm), standard FR4, 1-oz (35 mm copper thickness) or 2-oz copper thickness. Thermal vias are only present under the thermal pad (13 x 5 thermal via array, 1.1 mm pitch, 0.2 mm diameter, 0.025 mm Cu plating).
  - Top layer: HTSSOP package footprint and copper plane heatsink. Top layer copper area is varied in simulation.
  - Bottom layer: ground plane thermally connected through vias under the thermal pad for the driver. Bottom layer copper area varies with top copper area.
- 4-layer PCB (size 114.3 x 76.2 x 1.6 mm), standard FR4. Outer planes are 1-oz (35 mm copper thickness) or 2-oz copper thickness. Inner planes are kept at 1-oz. Thermal vias are only present under the thermal pad (13 x 5 thermal via array, 1.1 mm pitch, 0.2 mm diameter, 0.025 mm Cu plating).
  - Top layer: HTSSOP package footprint and copper plane heatsink. Top layer copper area is varied in simulation.
  - Mid layer 1: GND plane thermally connected to thermal pad through vias. The area of the ground plane varies with top copper area.
  - Mid layer 2: power plane, no thermal connection. The area of the power plane varies with top copper area.
  - Bottom layer: signal layer thermally connected through via stitching from the TOP and internal GND plane.
     Bottom layer thermal pad is the same size as the top layer copper area.

図 9-1 shows an example of the simulated board for the DDW package. 表 9-1 shows the dimensions of the board that were varied for each simulation.





図 9-1. DDW PCB model top layer

| 表 9-1. Dimension | A for | DDW | package |
|------------------|-------|-----|---------|
|------------------|-------|-----|---------|

|               | <u> </u>         |
|---------------|------------------|
| Cu area (cm²) | Dimension A (mm) |
| 2             | 19.79            |
| 4             | 26.07            |
| 8             | 34.63            |
| 16            | 46.54            |
| 32            | 63.25            |

#### 9.1.1.1 Steady-State Thermal Performance

"Steady-state" conditions assume that the driver operates with a constant RMS current over a long period of time. The figures in this section show how  $R_{\theta JA}$  and  $\Psi_{JB}$  (junction-to-board characterization parameter) change depending on copper area, copper thickness, and number of layers of the PCB. More copper area, more layers, and thicker copper planes decrease  $R_{\theta JA}$  and  $\Psi_{JB}$ , which indicate better thermal performance from the PCB layout.



図 9-2. DDW Package, PCB junction-to-ambient thermal resistance vs copper area

Product Folder Links: DRV8262



図 9-3. DDW Package, junction-to-board characterization parameter vs copper area

#### 9.1.1.2 Transient Thermal Performance

The driver may experience different transient driving conditions that cause large currents to flow for a short duration of time. These may include -

- Motor start-up when the rotor is initially stationary.
- Fault conditions when there is a supply or ground short to one of the motor outputs, and the overcurrent protection triggers.
- · Briefly energizing a motor or solenoid for a limited time, then de-energizing.

For these transient cases, the duration of drive time is another factor that impacts thermal performance in addition to copper area and thickness. In transient cases, the thermal impedance parameter  $Z_{\theta JA}$  denotes the junction-to-ambient thermal performance. The figures in this section show the simulated thermal impedances for 1-oz and 2-oz copper layouts for the DDW package. These graphs indicate better thermal performance with short current pulses. For short periods of drive time, the device die size and package dominates the thermal performance. For longer drive pulses, board layout has a more significant impact on thermal performance. Both graphs show the curves for thermal impedance split due to number of layers and copper area as the duration of the drive pulse duration increases. Long pulses can be considered steady-state performance.



図 9-4. DDW package junction-to-ambient thermal impedance for 1-oz copper layouts

English Data Sheet: SLVSFV5



図 9-5. DDW package junction-to-ambient thermal impedance for 2-oz copper layouts

#### 9.2 DDV Package

The DDV package is designed to interface directly to a heat sink using a thermal interface compound in between, (e.g., Ceramique from Arctic Silver, TIMTronics 413, etc.). The heat sink absorbs heat from the DRV8262 and transfers it to the air. With proper thermal management this process can reach equilibrium and heat can be continually transferred from the device. A concept digram of the heatsink on top of the DDV package is shown in 39-6.



図 9-6. Heat sink on DDV Package

Care must be taken when mounting the heatsinks, ensuring good contact with thermal pads and not exceeding the mechanical stress capability of the parts to avoid breakage. The DDV package is capable of tolerating up to 90 Newton load. In production, it is recommended to apply less than 45 Newton load torque.

 $R_{\theta JA}$  is a system thermal resistance from junction to ambient air. As such, it is a system parameter with the following components:

- Raic of the DDV Package (thermal resistance from junction to exposed pad)
- Thermal resistance of the thermal interface material
- Thermal resistance of the heat sink

 $R_{\theta,IA} = R_{\theta,IC}$  + thermal interface resistance + heat sink resistance

The thermal resistance of the thermal interface material can be determined from the area of the exposed metal package and manufacturer's value for the area thermal resistance (expressed in °Cmm<sup>2</sup>/W). For example, a typical white thermal grease with a 0.0254 mm (0.001 inch) thick layer has 4.52 °Cmm<sup>2</sup>/W thermal resistance. The DDV package has an exposed area of 28.7 mm<sup>2</sup>. By dividing the area thermal resistance by the exposed metal area determines the thermal resistance for the interface material as 0.157°C/W.

Heat sink thermal resistance is predicted by the heat sink vendor, modeled using a continuous flow dynamics (CFD) model, or measured. The following are the various important parameters in selecting a heatsink.

Product Folder Links: DRV8262

- 1. Thermal resistance
- 2. Airflow
- Volumetric resistance

Copyright © 2023 Texas Instruments Incorporated

- 4. Fin density
- 5. Fin spacing
- 6. Width
- 7. Length

The thermal resistance is one parameter that changes dynamically depending on the airflow available.

Airflow is typically measured in LFM (linear feet per minute) or CFM (cubic feet per minute). LFM is a measure of velocity, whereas CFM is a measure of volume. Typically, fan manufacturers use CFM because fans are rated according to the quantity of air it can move. Velocity is more meaningful for heat removal at the board level, which is why the derating curves provided by most power converter manufacturers use this.

Typically, airflow is either classified as natural or forced convection.

- Natural convection is a condition with no external induced flow and heat transfer depends on the air surrounding the heatsink. The effect of radiation heat transfer is very important in natural convection, as it can be responsible for approximately 25% of the total heat dissipation. Unless the component is facing a hotter surface nearby, it is imperative to have the heatsink surfaces painted to enhance radiation.
- Forced convection occurs when the flow of air is induced by mechanical means, usually a fan or blower.

Limited thermal budget and space make the choice of a particular type of heatsink very important. This is where the volume of the heatsink becomes relevant. The volume of a heatsink for a given flow condition can be obtained by using the following equation:

Volume<sub>(heatsink)</sub> = volumetric resistance (Cm<sup>3</sup> °C/W)/thermal resistance  $\theta_{SA}$  (°C/W)

An approximate range of volumetric resistance is given in the following table:

| Available Airflow<br>(LFM) | Volumetric Resistance<br>(Cm³ °C/W) |
|----------------------------|-------------------------------------|
| NC                         | 500 – 800                           |
| 200                        | 150 - 250                           |
| 500                        | 80 - 150                            |
| 1000                       | 50 - 80                             |

The next important criterion for the performance of a heatsink is the width. It is linearly proportional to the performance of the heatsink in the direction perpendicular to the airflow. An increase in the width of a heatsink by a factor of two, three, or four increase the heat dissipation capability by a factor of two, three, or four. Similarly, the square root of the fin length used is approximately proportional to the performance of the heatsink in the direction parallel to the airflow. In case of an increase in the length of the heatsink by a factor of two, three, or four only increases the heat dissipation capability by a factor of 1.4, 1.7, or 2.

If the board has sufficient space, it is always beneficial to increase the width of a heatsink rather than the length of the heatsink. This is only the beginning of an iterative process before the correct and the actual heatsink design is achieved.

The heat sink must be supported mechanically at each end of the IC. This mounting ensures the correct pressure to provide good mechanical, thermal and electrical contact. The heat sink should be connected to GND or left floating.

#### 9.3 PCB Material Recommendation

FR-4 Glass Epoxy material with 2 oz. (70 µm) copper on both top and bottom layer is recommended for improved thermal performance and better EMI margin (due to lower PCB trace inductance).



## 10 Power Supply Recommendations

The device is designed to operate from an input voltage supply (VM) range from 4.5 V to 65 V. A 0.01-µF ceramic capacitor rated for VM must be placed close to the VM pins of the device. In addition, a bulk capacitor must be included on VM.

## 10.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- · The power supply's capacitance and ability to source current
- · The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.



図 10-1. Example Setup of Motor Drive System With External Power Supply

#### 10.2 Power Supplies

The device needs only a single supply voltage connected to the VM pins.

- The VM pin provides the power supply to the H-Bridges.
- An internal voltage regulator provides a 5V supply (DVDD) for the digital and low-voltage analog circuitry. The DVDD pin is not recommended to be used as a voltage source for external circuitry.
- An external low-voltage supply can be connected to the VCC pin to power the internal circuitry. A 0.1-μF decoupling capacitor should be placed close to the VCC pin to provide a constant voltage during transient.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



• Additionally, the high-side gate drive requires a higher voltage supply, which is generated by built-in charge pump requiring external capacitors.



## 11 Layout

## 11.1 Layout Guidelines

- The VM pins should be bypassed to PGND pins using low-ESR ceramic bypass capacitors with a
  recommended value of 0.01 µF rated for VM. The capacitors should be placed as close to the VM pins as
  possible with a thick trace or ground plane connection to the device PGND pins.
- The VM pins must be bypassed to PGND using a bulk capacitor rated for VM. This component can be an electrolytic capacitor.
- A low-ESR ceramic capacitor must be placed in between the CPL and CPH pins. A value of 0.1 μF rated for VM is recommended. Place this component as close to the pins as possible.
- A low-ESR ceramic capacitor must be placed in between the VM and VCP pins. A value of 1 μF rated for 16
   V is recommended. Place this component as close to the pins as possible.
- Bypass the DVDD pin to ground with a low-ESR ceramic capacitor. A value of 1  $\mu$ F rated for 6.3 V is recommended. Place this bypassing capacitor as close to the pin as possible.
- Bypass the VCC pin to ground with a low-ESR ceramic capacitor. A value of 0.1 μF rated for 6.3 V is recommended. Place this bypassing capacitor as close to the pin as possible.
- In general, inductance between the power supply pins and decoupling capacitors must be avoided.
- The thermal PAD of the DDW package must be connected to system ground.
  - It is recommended to use a big unbroken single ground plane for the whole system / board. The ground plane can be made at bottom PCB layer.
  - In order to minimize the impedance and inductance, the traces from ground pins should be as short and wide as possible, before connecting to bottom layer ground plane through vias.
  - Multiple vias are suggested to reduce the impedance.
  - Try to clear the space around the device as much as possible especially at bottom PCB layer to improve the heat spreading.
  - Single or multiple internal ground planes connected to the thermal PAD will also help spreading the heat and reduce the thermal resistance.

#### 11.2 Layout Example

Follow the layout example of the DRV8262 EVM. The design files can be downloaded from the DRV8262EVM product folder.

Product Folder Links: DRV8262

Copyright © 2023 Texas Instruments Incorporated

## 12 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

- Texas Instruments, Calculating Motor Driver Power Dissipation application report
- Texas Instruments, Current Recirculation and Decay Modes application report
- Texas Instruments, Understanding Motor Driver Current Ratings application report
- Texas Instruments, Motor Drives Layout Guide application report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application report
- Texas Instruments, What Motor Drivers should be considered for driving TEC

## 12.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 12.3 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## 12.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 12.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



# **DDW0044E**



## PACKAGE OUTLINE

## PowerPAD™ TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolera per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
   Reference JEDEC registration MO-153.
   Features may differ or may not be present.



## **EXAMPLE BOARD LAYOUT**

## **DDW0044E**

## PowerPAD™ TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).

9. Size of metal pad may vary due to creepage requirement.



## **EXAMPLE STENCIL DESIGN**

# **DDW0044E**

## PowerPAD™ TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

Product Folder Links: DRV8262

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>11.</sup> Board assembly site may have different recommendations for stencil design.



## **DDV0044E**



## PACKAGE OUTLINE

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
  5. The exposed thermal pad is designed to be attached to an external heatsink.

- 6. Features may differ or may not be present.



Product Folder Links: DRV8262



## **EXAMPLE BOARD LAYOUT**

## **DDV0044E**

# $\textbf{PowerPAD}^{^{\mathsf{TM}}}\,\textbf{TSSOP - 1.2 mm max height}$

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs. 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



## **EXAMPLE STENCIL DESIGN**

## **DDV0044E**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)



Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
 Board assembly site may have different recommendations for stencil design.



## 13.1 Tape and Reel Information



# TAPE DIMENSIONS KO P1 BO W Cavity A0

|    | D: 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                  |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8262DDWR | HTSSOP          | DDW                | 44   | 2500 | 330                      | 24.4                     | 8.9        | 14.7       | 1.4        | 12         | 24        | Q1               |
| DRV8262DDVR | HTSSOP          | DDV                | 44   | 2500 | 330                      | 24.4                     | 8.9        | 14.7       | 1.4        | 12         | 24        | Q1               |

Product Folder Links: DRV8262

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated





| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8262DDWR | HTSSOP       | DDW             | 44   | 2500 | 367.0       | 367.0      | 45.0        |
| DRV8262DDVR | HTSSOP       | DDV             | 44   | 2500 | 367.0       | 367.0      | 45.0        |

English Data Sheet: SLVSFV5

www.ti.com 8-May-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DRV8262DDVR      | ACTIVE | HTSSOP       | DDV                | 44   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | DRV8262                 | Samples |
| DRV8262DDWR      | ACTIVE | HTSSOP       | DDW                | 44   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | DRV8262                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 8-May-2024

#### OTHER QUALIFIED VERSIONS OF DRV8262:

Automotive : DRV8262-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-May-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8262DDVR | HTSSOP          | DDV                | 44 | 2500 | 330.0                    | 24.4                     | 8.9        | 14.7       | 1.4        | 12.0       | 24.0      | Q1               |
| DRV8262DDWR | HTSSOP          | DDW                | 44 | 2500 | 330.0                    | 24.4                     | 8.9        | 14.7       | 1.4        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-May-2024



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8262DDVR | HTSSOP       | DDV             | 44   | 2500 | 367.0       | 367.0      | 45.0        |
| DRV8262DDWR | HTSSOP       | DDW             | 44   | 2500 | 356.0       | 356.0      | 41.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206011/H



6.1 x 14, 0.635 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**Instruments** www.ti.com





#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated