

JAJSJ28A - MAY 2020 - REVISED DECEMBER 2020

# LM7481-Q1 アクティブ整流およびロード・ダンプ保護機能搭載、理想ダイオード・コ ントローラ

#### 1 特長

- 車載アプリケーション用に AEC-Q100 認定済み – デバイス温度グレード1: -40℃~+125℃の動作時周囲温度範囲
  - デバイス HBM ESD 分類レベル 2
  - デバイス CDM ESD 分類レベル C4B
- 3V~65Vの入力範囲
- 最低 –65V までの逆入力保護
- 外付けバック・ツー・バック N チャネル MOSFET を駆動
- アノードからカソードへ 9.1mV の順方向電圧降下 レギュレーションを行う理想ダイオード動作
- 低いスレッショルド (-4mV) と高速応答 (0.5µs) の 逆電流検出
- 最大 200kHz のアクティブ整流
- 60mA のピーク・ゲート (DGATE) ターンオン電流 •
- 2.6A のピーク DGATE ターンオフ電流 •
- 3.8mA 内蔵チャージ・ポンプ •
- 可変の過電圧保護
- 低シャットダウン電流 (EN/UVLO = LOW): 2.87µA
- 2.6A のピーク DGATE ターンオフ電流
- 適切な TVS ダイオードにより車載用 ISO7637 過 渡要件に適合
- 省スペースの 12 ピン WSON パッケージで供給

### 2 アプリケーション

- 車載用バッテリ保護
  - ADAS ドメイン・コントローラ
  - ヘッド・ユニット
  - プレミアム・オーディオ
- 冗長化電源用のアクティブ OR



スイッチ出力を備えた理想ダイオード

#### 3 説明

LM74810-Q1 理想ダイオード・コントローラは外付け のバック・ツー・バック N チャネル MOSFET を駆動 および制御し、電力パスの ON/OFF 制御と過電圧保護 により理想ダイオード整流器をエミュレートします。 入力電源電圧範囲が 3V~65V と広いため、12V およ び 24V 車載用バッテリ駆動 ECU を保護および制御で きます。このデバイスは最低 ―65V の負の電源電圧に 耐え、この電圧から負荷を保護できます。内蔵の理想 ダイオード・コントローラ (DGATE) は第 1 の MOSFET を駆動し、逆電流保護および出力電圧保持用 のショットキー・ダイオードを置き換えます。60mA ピークのゲート・ソース電流ドライバ段を備え、ター ンオン / ターンオフ遅延時間が短い 3.8mA の強力な チャージ・ポンプを使用することで、高速な過渡応答 を確保し、入力の短時間停電と最大 200kHz の周波数 の AC 重畳入力信号に ECU がさらされる ISO16750 または LV124 などの車載テスト中も堅牢かつ効率的 な MOSFET スイッチング性能を確保します。電力パ スの第2の MOSFET により、HGATE 制御を使用した 負荷の切断 (ON/OFF 制御) と過電圧保護が可能です。 このデバイスには、負荷ダンプ保護のための可変の過 電圧カットオフ保護機能があります。

#### 製品情報 <sup>(1)</sup>(1 ページ)

|            |           | •             |
|------------|-----------|---------------|
| 型番         | パッケージ     | 本体サイズ (公称)    |
| LM74810-Q1 | WSON (12) | 3.0mm × 3.0mm |

(1) 利用可能なすべてのパッケージについては、このデータシー トの末尾にある注文情報を参照してください。



ISO16750、LV124 AC 重畳性能

英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報 🕂 は、www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの 前には、必ず最新版の英語版をご参照くださいますようお願いいたします。





# **Table of Contents**

| 1 | 特長1                                   |
|---|---------------------------------------|
| 2 | アプリケーション1                             |
| 3 | 説明1                                   |
| 4 | Revision History                      |
|   | Pin Configuration and Functions       |
|   | Specifications                        |
|   | 6.1 Absolute Maximum Ratings          |
|   | 6.2 ESD Ratings                       |
|   | 6.3 Recommended Operating Conditions4 |
|   | 6.4 Thermal Information5              |
|   | 6.5 Electrical Characteristics        |
|   | 6.6 Switching Characteristics         |
|   | 6.7 Typical Characteristics           |
| 7 | Parameter Measurement Information11   |
| 8 | Detailed Description12                |
|   | 8.1 Overview                          |
|   | 8.2 Functional Block Diagram12        |
|   | 8.3 Feature Description               |
|   | 8.4 Device Functional Modes16         |
|   | 8.5 Application Examples17            |
|   |                                       |

| 9 Application and Implementation                      | . 18 |
|-------------------------------------------------------|------|
| 9.1 Application Information                           |      |
| 9.2 Typical 12-V Reverse Battery Protection           |      |
| Application                                           | .18  |
| 9.3 Do's and Don'ts                                   |      |
| 10 Power Supply Recommendations                       |      |
| 10.1 Transient Protection                             |      |
| 10.2 TVS Selection for 12-V Battery Systems           | 28   |
| 10.3 TVS Selection for 24-V Battery Systems           |      |
| 11 Layout                                             | .29  |
| 11.1 Layout Guidelines                                |      |
| 11.2 Layout Example                                   |      |
| 12 Device and Documentation Support                   |      |
| 12.1 Receiving Notification of Documentation Updates. |      |
| 12.2 Support Resources                                |      |
| 12.3 Trademarks                                       |      |
| 12.4 Electrostatic Discharge Caution                  |      |
| 12.5 Glossary                                         |      |
| 13 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 30 |
|                                                       |      |

**4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| CI | hanges from Revision * (May 2020) to Revision A (December 2020) | Page |
|----|-----------------------------------------------------------------|------|
| •  | 文書全体にわたって表、図、相互参照の採番方法を更新                                       | 1    |
| •  | ステータスを「事前情報」から「量産データ」に変更                                        | 1    |



# **5** Pin Configuration and Functions



### 35-1. 12-Pin WSON Top View

#### 表 5-1. Pin Functions

|         | PIN         |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|---------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         | LM74810-Q1  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| NAME    | WSON        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| DGATE   | 1           | 0    | Diode Controller Gate Drive Output. Connect to the GATE of the external MOSFET. Anode of the ideal diode.                                                                                                                                                                                                                                                                                                                                              |  |
| A       | 2           | I    | Anode of the ideal diode. Connect to the source of the external MOSFET                                                                                                                                                                                                                                                                                                                                                                                 |  |
| VSNS    | 3           | I    | Voltage sensing input.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| sw      | 4           | I    | Voltage sensing disconnect switch terminal. VSNS and SW are internally connected through a switch. Use SW as the top connection of the battery sensing or OV resistor ladder network. When EN/UVLO is pulled low, the switch is OFF disconnecting the resistor ladder from the battery line thereby cutting off the leakage current. If the internal disconnect switch between VSNS and SW is not used then short them together and connect to VS pin. |  |
| ov      | 5           | I    | Adjustable over voltage threshold input. Connect a resistor ladder across SW to OV terminal. When the voltage at OVP exceeds the over voltage cut-off threshold then the HGATE is pulled low turning OFF the HSFET. HGATE turns ON when the sense voltage goes below the OVP falling threshold.                                                                                                                                                        |  |
| EN/UVLO | 6           | I    | EN/UVLO Input. Connect to VS pin for always ON operation. Can be driven externally from a mirco controller I/O. Pulling it low below $V_{(ENF)}$ makes the device enter into low Iq shutdown mode. For UVLO, connect an external resistor ladder to EN/UVLO to GND.                                                                                                                                                                                    |  |
| GND     | 7           | G    | Connect to the system ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| HGATE   | 8           | 0    | GATE driver output for the HSFET. Connect to the GATE of the external FET                                                                                                                                                                                                                                                                                                                                                                              |  |
| OUT     | 9           | I    | Connect to the output rail (external MOSFET source).                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VS      | 10          | I    | Input power supply to the IC. Connect VS to middle point of the common drain back to back MOSFET configuration. Connect a 100nF capacitor across VS and GND pins.                                                                                                                                                                                                                                                                                      |  |
| CAP     | 11          | 0    | Charge pump output. Connect a 100-nF capacitor across CAP and VS pins.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| С       | 12          | I    | Cathode of the ideal diode. Connect to the drain of the external MOSFET                                                                                                                                                                                                                                                                                                                                                                                |  |
| RTN     | Thermal Pad | _    | Leave exposed pad floating. Do not connect to GND plane.                                                                                                                                                                                                                                                                                                                                                                                               |  |



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                                   | MIN              | MAX                      | UNIT |
|---------------------------------------|-------------------------------------------------------------------|------------------|--------------------------|------|
|                                       | A to GND                                                          | -65              | 70                       |      |
| Input Pins                            | VS to GND                                                         | -1               | 70                       |      |
|                                       | VSNS, SW, EN/UVLO, C, OV, OUT to GND, $V_{(A)}$ > 0 V             | -0.3             | 70                       | V    |
|                                       | VSNS, SW, EN/UVLO, C, OV, OUT to GND, $V_{(A)} \le 0$ V           | V <sub>(A)</sub> | (70 + V <sub>(A)</sub> ) |      |
|                                       | RTN to GND                                                        | -65              | 0.3                      |      |
|                                       | I <sub>VSNS</sub> , I <sub>SW</sub>                               | -1               | 10                       | mA   |
|                                       | $I_{\text{EN/UVLO}}, I_{\text{OV}}, V_{(\text{A})} > 0 \text{ V}$ | -1               |                          | mA   |
|                                       | $I_{EN/UVLO}, I_{OV}, V_{(A)} \le 0 V$                            | Internally       | Internally limited       |      |
| Output Pins                           | OUT to VS                                                         | -65              | 16.5                     | V    |
|                                       | CAP to VS                                                         | -0.3             | 15                       |      |
| Output Pins                           | CAP to A                                                          | -0.3             | 85                       |      |
|                                       | DGATE to A                                                        | -0.3             | 15                       | V    |
|                                       | HGATE to OUT                                                      | -0.3             | 15                       |      |
| Output to Input Pins                  | C to A                                                            | -5               | 85                       |      |
| Operating junction tempe              | perating junction temperature, T <sub>j</sub> <sup>(2)</sup>      |                  | 150                      | °C   |
| Storage temperature, T <sub>stg</sub> | ,                                                                 |                  | 150                      | U    |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

#### 6.2 ESD Ratings

|                    |                         |                                 |                                | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------|--------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC | Q100-002 <sup>(1)</sup>        | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per | Corner pins (DGATE, OV, and C) | ±750  | V    |
|                    |                         | AEC Q100-011                    | Other pins                     | ±500  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                         |                               | MIN | NOM MAX | UNIT |
|-----------------------------------------|-------------------------------|-----|---------|------|
|                                         | A to GND                      | -60 | 65      | V    |
| Input Pins                              | VS to GND                     | 0   | 65      | V    |
|                                         | EN/UVLO to GND                | 0   | 65      | V    |
| External<br>Capacitanc<br>e             | CAP to A, VS to GND, A to GND | 0.1 |         | μF   |
| External<br>MOSFET<br>max VGS<br>rating | DGATE to A and HGATE to OUT   | 15  |         | V    |



#### 6.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|    |                                               | MIN | NOM | MAX | UNIT |
|----|-----------------------------------------------|-----|-----|-----|------|
| Tj | Operating Junction temperature <sup>(2)</sup> | -40 |     | 150 | °C   |

(1) Recommended Operating Conditions are conditions under which the device is intended to be functional. For specifications and test conditions, see Electrical Characteristics.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

#### 6.4 Thermal Information

|                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                              | LM74810-Q1 |      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|------|
| THERMAL METRIC <sup>(1)</sup> DRR (WSON)           DRR (WSON)           12 PINS $R_{\theta,JA}$ Junction-to-ambient thermal resistance         60.9 $R_{\theta,JC(top)}$ Junction-to-case (top) thermal resistance         48 $R_{\theta,JB}$ Junction-to-board thermal resistance         31.5 $\Psi_{JT}$ Junction-to-top characterization parameter         1.2 $\Psi_{JB}$ Junction-to-board characterization parameter         31.4 | UNIT                                         |            |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                              | 12 PINS    |      |
| R <sub>θJA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                         | Junction-to-ambient thermal resistance       | 60.9       | °C/W |
| R <sub>0JC(top)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                    | Junction-to-case (top) thermal resistance    | 48         | °C/W |
| R <sub>θJB</sub>                                                                                                                                                                                                                                                                                                                                                                                                                         | Junction-to-board thermal resistance         | 31.5       | °C/W |
| $\Psi_{JT}$                                                                                                                                                                                                                                                                                                                                                                                                                              | Junction-to-top characterization parameter   | 1.2        | °C/W |
| $\Psi_{JB}$                                                                                                                                                                                                                                                                                                                                                                                                                              | Junction-to-board characterization parameter | 31.4       | °C/W |
| R <sub>0JC(bot)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                    | Junction-to-case (bottom) thermal resistance | 7.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### **6.5 Electrical Characteristics**

 $T_J = -40^{\circ}C$  to +125°C; typical values at  $T_J = 25^{\circ}C$ ,  $V_{(A)} = V_{(OUT)} = V_{(VS)} = V_{(VSNS)} = 12$  V,  $V_{(AC)} = 20$  mV,  $C_{(VCAP)} = 0.1 \mu$ F,  $V_{(EN/UVLO)} = 2$  V, over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                                     | TEST CONDITIONS                                  | MIN     | TYP   | MAX   | UNIT |
|------------------------|---------------------------------------------------------------|--------------------------------------------------|---------|-------|-------|------|
| SUPPLY VOLT            | AGE                                                           |                                                  |         |       |       |      |
| V <sub>(VS)</sub>      | Operating input voltage                                       |                                                  | 3       |       | 65    | V    |
| V <sub>(VS_PORR)</sub> | VS POR threshold, rising                                      |                                                  | 2.4     | 2.6   | 2.85  | V    |
| V <sub>(VS_PORF)</sub> | VS POR threshold, falling                                     |                                                  | 1.9     | 2.1   | 2.3   | V    |
| I <sub>(SHDN)</sub>    | SHDN current, I <sub>(GND)</sub>                              | V <sub>(EN/UVLO)</sub> = 0 V                     |         | 2.87  | 5     | μA   |
| 1                      | Tatal Quatana Quiana ant sumant I                             | V <sub>(EN/UVLO)</sub> = 2 V                     |         | 396   |       | μA   |
| I <sub>(Q)</sub>       | Total System Quiescent current, $I_{(GND)}$                   | $V_{(A)} = V_{(VS)} = 24 V, V_{(EN/UVLO)} = 2 V$ | 2 V 408 | 480   | μA    |      |
| I <sub>(REV)</sub>     | I <sub>(A)</sub> leakage current during Reverse<br>Polarity,  |                                                  |         | 19    | ) 112 | μA   |
|                        | I <sub>(OUT)</sub> leakage current during Reverse<br>Polarity | $-0 V \leq V_{(A)} \leq -65 V$                   |         |       | 1     | μA   |
| ENABLE AND             | UNDERVOLTAGE LOCKOUT (EN/UVLO)                                | NPUT                                             |         |       |       |      |
| V <sub>(UVLOR)</sub>   | EN/UVLO threshold voltage, rising                             |                                                  | 1.195   | 1.231 | 1.267 | V    |
| V <sub>(UVLOF)</sub>   | EN/UVLO threshold voltage, falling                            |                                                  | 1.091   | 1.132 | 1.159 | V    |
| V <sub>(ENF)</sub>     | Enable threshold voltage for low Iq shutdown, falling         |                                                  | 0.3     | 0.67  | 0.93  | V    |
| V <sub>(EN_Hys)</sub>  | Enable Hysteresis                                             |                                                  | 37      | 72    | 95    | mV   |
| I <sub>(EN/UVLO)</sub> |                                                               | $0 V \le V_{(EN/UVLO)} \le 65 V$                 |         | 52    | 200   | nA   |
| OVER VOLTA             | GE PROTECTION AND BATTERY SENSING                             | G (VSNS, SW, OV) INPUT                           |         |       |       |      |
| R <sub>(SW)</sub>      | Battery sensing disconnect switch resistance                  | $3 V \le V_{(SNS)} \le 65 V$                     | 10      | 19.5  | 46    | Ω    |
| V <sub>(OVR)</sub>     | Overvoltage threshold input, rising                           |                                                  | 1.195   | 1.231 | 1.267 | V    |
| V <sub>(OVF)</sub>     | Overvoltage threshold input, falling                          |                                                  | 1.091   | 1.13  | 1.159 | V    |



# 6.5 Electrical Characteristics (continued)

 $T_J = -40^{\circ}$ C to +125°C; typical values at  $T_J = 25^{\circ}$ C,  $V_{(A)} = V_{(OUT)} = V_{(VS)} = V_{(VSNS)} = 12$  V,  $V_{(AC)} = 20$  mV,  $C_{(VCAP)} = 0.1 \mu$ F,  $V_{(EN/UVLO)} = 2$  V, over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                                         | TEST CONDITIONS                                                           | MIN  | TYP  | MAX  | UNIT |
|---------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|------|
| I <sub>(OV)</sub>         | OV Input leakage current                                          | $0 V \le V_{(OV)} \le 65 V$                                               |      | 53   | 200  | nA   |
| CHARGE PUMP (             | CAP)                                                              |                                                                           |      |      | I    |      |
| I <sub>(CAP)</sub>        | Charge Pump source current (Charge pump on)                       | $V_{(CAP)} - V_{(A)} = 7 V, 6 V \le V_{(S)} \le 65 V$                     | 2.5  | 3.8  |      | mA   |
| VCAP – VS                 | Charge Pump Turn ON voltage                                       |                                                                           | 11   | 12.2 | 13.2 | V    |
| VCAF - V3                 | Charge Pump Turnoff voltage                                       |                                                                           | 11.9 | 13.2 | 14.1 | V    |
| V                         | Charge Pump UVLO voltage threshold, rising                        |                                                                           | 5.4  | 6.6  | 7.9  | V    |
| V(CAP UVLO)               | Charge Pump UVLO voltage threshold, falling                       |                                                                           | 4.4  | 5.5  | 6.6  | V    |
| IDEAL DIODE (A,           | C, DGATE)                                                         |                                                                           |      |      | I    |      |
| V <sub>(A_PORR)</sub>     | V <sub>(A)</sub> POR threshold, rising                            |                                                                           | 2.2  | 2.35 | 2.6  | V    |
| V <sub>(A_PORF)</sub>     | V <sub>(A)</sub> POR threshold, falling                           |                                                                           | 2    | 2.2  | 2.4  | V    |
| V <sub>(AC_REG)</sub>     | Regulated Forward V <sub>(A)</sub> –V <sub>(C)</sub><br>Threshold |                                                                           | 5.8  | 9.1  | 12.4 | mV   |
| V <sub>(AC_REV)</sub>     | $V_{(A)} - V_{(C)}$ Threshold for Fast Reverse Current Blocking   |                                                                           | -6.4 | -4   | -1.3 | mV   |
| V <sub>(AC_FWD)</sub>     | $V_{(A)} - V_{(C)}$ Threshold for Reverse to Forward transition   |                                                                           | 150  | 177  | 200  | mV   |
|                           |                                                                   | 3 V < V <sub>(S)</sub> < 5 V                                              | 7    |      |      | V    |
| $V_{(DGATE)} - V_{(A)}$   | Gate Drive Voltage                                                | 5 V < V <sub>(S)</sub> < 65 V                                             | 10   | 11.5 | 13   | V    |
|                           | Peak Gate Source current                                          | $V_{(A)} - V_{(C)} = 100 \text{ mV}, V_{(DGATE)} - V_{(A)} = 1 \text{ V}$ |      | 60   |      | mA   |
| I <sub>(DGATE)</sub>      | Peak Gate Sink current                                            | $V_{(A)} - V_{(C)} = -12 \text{ mV}, V_{(DGATE)} - V_{(A)} =$<br>11 V     |      | 2670 |      | mA   |
|                           | Regulation sink current                                           | $V_{(A)} - V_{(C)} = 0 V, V_{(DGATE)} - V_{(A)} = 11 V$                   | 8.4  | 14.9 |      | μA   |
| I <sub>(C)</sub>          | Cathode leakage Current                                           | V <sub>(A)</sub> = -14 V, V <sub>(C)</sub> = 12 V                         | 4    | 9    | 32   | μA   |
| HIGH SIDE CONT            | ROLLER (HGATE, OUT, SNS, SW, OV)                                  | · · ·                                                                     |      |      |      |      |
|                           | Cata Drive Veltage                                                | 3 V < V <sub>(S)</sub> < 5 V                                              | 7    |      |      | V    |
| $V_{(HGATE)} - V_{(OUT)}$ | Gate Drive Voltage                                                | 5 V < V <sub>(S)</sub> < 65 V                                             | 10   | 11.1 | 14.5 | V    |
| 1                         | Source Current                                                    |                                                                           | 39   | 55   | 75   | μA   |
| I(HGATE)                  | Sink Current                                                      | $V_{(OV)} > V_{(OVR)}$                                                    | 168  | 260  |      | mA   |
|                           | 1                                                                 |                                                                           |      |      |      |      |

#### 6.6 Switching Characteristics

 $T_J = -40^{\circ}C$  to +125°C; typical values at  $T_J = 25^{\circ}C$ ,  $V_{(A)} = V_{(C)} = V_{(OUT)} = V_{(VS)} = 12V$ ,  $V_{(AC)} = 20$  mV,  $C_{(VCAP)} = 0.1 \mu$ F,  $V_{(EN/UVLO)} = 2$  V, over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                         | MIN | TYP  | MAX   | UNIT |
|---------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|------|
| t <sub>DGATE_OFF(dly)</sub>     | DGATE Turnoff Delay during reverse voltage detection | $V_{(A)} - V_{(C)} = +30 \text{ mV to } -100 \text{ mV}$<br>to $V_{(DGATE-A)} < 1 \text{ V}, C_{(DGATE-A)} = 10 \text{ nF}$                                             |     | 0.5  | 0.875 | μs   |
| t <sub>DGATE_ON(dly)</sub>      | DGATE Turnon Delay during forward voltage detection  | $\label{eq:V_A} \begin{split} V_{(A)} - V_{(C)} &= -20 \text{ mV to } +700 \\ \text{mV to } V_{(DGATE-A)} > 5 \text{ V}, \ C_{(DGATE-A)} = 10 \\ \text{nF} \end{split}$ |     | 0.85 | 1.6   | μs   |
| t <sub>EN(dly)_</sub> DGATE     | DGATE Turnon Delay during EN/<br>UVLO                | $      EN/UVLO \uparrow to V_{(DGATE-A)} > 5V, \\ C_{(DGATE-A)} = 10 \text{ nF} $                                                                                       | 98  | 175  | 270   | μs   |
| t <sub>EN_OFF(deg)_DGATE</sub>  | DGATE Turnoff Deglitch during EN/<br>UVLO            | EN/UVLO ↓ to DGATE ↓                                                                                                                                                    |     | 8.1  |       | μs   |
| t <sub>EN_OFF(deg)_</sub> HGATE | HGATE Turnoff Deglitch during EN/<br>UVLO            | EN/UVLO ↓ to HGATE ↓                                                                                                                                                    | 3   | 4.6  | 6     | μs   |



#### 6.6 Switching Characteristics (continued)

 $T_J = -40^{\circ}C$  to +125°C; typical values at  $T_J = 25^{\circ}C$ ,  $V_{(A)} = V_{(C)} = V_{(OUT)} = V_{(VS)} = 12V$ ,  $V_{(AC)} = 20$  mV,  $C_{(VCAP)} = 0.1 \mu$ F,  $V_{(EN/UVLO)} = 2$  V, over operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                        | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|--------------------------------|----------------------------------|-----------------|-----|------|-----|------|
| t <sub>OVP_OFF(deg)_HGAT</sub> | HGATE Turnoff Deglitch during OV | OV ↑ to HGATE ↓ |     | 3.98 | 5.4 | μs   |
| t <sub>OVP_ON(deg)_HGATE</sub> | HGATE Turnon Deglitch during OV  | OV ↓ to HGATE ↑ |     | 2.95 |     | μs   |



### **6.7 Typical Characteristics**





#### 6.7 Typical Characteristics (continued)





### 6.7 Typical Characteristics (continued)





### 7 Parameter Measurement Information



**2** 7-1. Timing Waveforms



# 8 Detailed Description

#### 8.1 Overview

The LM74810-Q1 ideal diode controller drives and controls external back to back N-Channel MOSFETs to emulate an ideal diode rectifier with power path ON/OFF control, inrush current limiting and over voltage protection. The wide input supply of 3 V to 65 V allows protection and control of 12-V and 24-V automotive battery powered ECUs. The device can withstand and protect the loads from negative supply voltages down to – 65 V. An integrated ideal diode controller (DGATE) drives the first MOSFET to replace a Schottky diode for reverse input protection and output voltage holdup. A strong charge pump with 60-mA peak GATE source current driver stage and short turn ON and turn OFF delay times ensures fast transient response ensuring robust performance during automotive testing such as ISO16750 or LV124 where an ECU is subjected to AC superimpose input signals upto 200-KHz frequency. With a second MOSFET in the power path the device allows load disconnect (ON/OFF control) and over voltage protection using HGATE control. The device features an adjustable over voltage cut-off protection feature using a programming resistor across SW and OVP terminal.

The LM74810-Q1 controls the DGATE of the MOSFET to regulate the forward voltage drop at 9.1 mV. The linear regulation scheme in these devices enables graceful control of the GATE voltage and turns off of the MOSFET during a reverse current event and ensures zero DC reverse current flow.

The device features enable control. With the enable pin low during the standby mode, both the external MOSFETs and controller is off and draws a very low 2.87 µA of current. The high voltage rating of LM74810-Q1 helps to simplify the system designs for automotive ISO7637 protection. The LM74810-Q1 are also suitable for ORing applications



#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Charge Pump

The charge pump supplies the voltage necessary to drive the external N-channel MOSFET. An external charge pump capacitor is placed between CAP and VS pins to provide energy to turn on the external MOSFET. In order for the charge pump to supply current to the external capacitor the EN/UVLO pin voltage must be above the specified input high threshold,  $V_{(ENR)}$ . When enabled, the charge pump sources a charging current of 3.8-mA typical. If EN/UVLO pin is pulled low, then the charge pump remains disabled. To ensure that the external MOSFET can be driven above its specified threshold voltage, the CAP to VS voltage must be above the undervoltage lockout threshold, typically 6.6 V, before the internal gate driver is enabled. Use  $\vec{x}$  1 to calculate the initial gate driver enable delay.

$$T_{(DRV\_EN)} = 175\mu s + C_{(CAP)} x \frac{V_{(CAP\_UVLOR)}}{3.8mA}$$
(1)

where

- C<sub>(CAP)</sub> is the charge pump capacitance connected across VS and CAP pins
- $V_{(CAP UVLOR)} = 6.6 V (typical)$

To remove any chatter on the gate drive approximately 1 V of hysteresis is added to the VCAP undervoltage lockout. The charge pump remains enabled until the CAP to VS voltage reaches 13.2 V, typically, at which point the charge pump is disabled decreasing the current draw on the VS pin. The charge pump remains disabled until the CAP to VS voltage is below to 12.2 V typically at which point the charge pump is enabled. The voltage between CAP and VS continue to charge and discharge between 12.2 V and 13.2 V as shown in 🛛 8-1. By enabling and disabling the charge pump, the operating quiescent current of the LM74810-Q1 is reduced. When the charge pump is disabled it sinks 15  $\mu$ A.



**図** 8-1. Charge Pump Operation



#### 8.3.2 Dual Gate Control (DGATE, HGATE)

The LM74810-Q1 features two separate gate control and driver outputs to drive back to back N-channel MOSFETs.

#### 8.3.2.1 Reverse Battery Protection (A, C, DGATE)

A, C, DGATE comprises of Ideal Diode stage. Connect the Source of the external MOSFET to A, Drain to C and Gate to DGATE. The LM74810-Q1 has integrated reverse input protection down to –65 V.

Before the DGATE driver is enabled, following conditions must be achieved:

- The EN/UVLO pin voltage must be greater than the specified input high voltage.
- The CAP to VS voltage must be greater than the undervoltage lockout voltage.
- Voltage at A pin must be greater than VA POR Rising threshold.
- Voltage at Vs pin must be greater than Vs POR Rising thershold.

If the above conditions are not achieved, then the DGATE pin is internally connected to the A pin, assuring that the external MOSFET is disabled.

In LM74810-Q1 the voltage drop across the MOSFET is continuously monitored between the A and C pins, and the DGATE to A voltage is adjusted as needed to regulate the forward voltage drop at 9.1 mV (typ). This closed loop regulation scheme enables graceful turn off of the MOSFET during a reverse current event and ensures zero DC reverse current flow. This scheme ensures robust performance during slow input voltage ramp down tests. Along with the linear regulation amplifier scheme, the LM74810-Q1 also integrates a fast reverse voltage comparator. When the voltage drop across A and C reaches  $V_{(AC_REV)}$  threshold then the DGATE goes low within 0.5-µs (typ). This fast reverse voltage comparator scheme ensures robust performance during fast input voltage ramp down tests such as input micro-shorts. The external MOSFET is turned ON back when the voltage across A and C hits  $V_{(AC_FWD)}$  threshold within 0.85 µs (typ).

For Ideal Diode only designs, connect LM74810-Q1 as shown in 🛛 8-2.



図 8-2. Configuring LM74810-Q1 for Ideal Diode Only

#### 8.3.2.2 Load Disconnect Switch Control (HGATE, OUT)

HGATE and OUT comprises of Load disconnect switch control stage. Connect the Source of the external MOSFET to OUT and Gate to HGATE.

Before the HGATE driver is enabled, following conditions must be achieved:

- The EN/UVLO pin voltage must be greater than the specified input high voltage.
- The CAP to VS voltage must be greater than the undervoltage lockout voltage.
- Voltage at Vs pin must be greater than Vs POR Rising thershold.

If the above conditions are not achieved, then the HGATE pin is internally connected to the OUT pin, assuring that the external MOSFET is disabled.



For Inrush Current limiting, connect  $C_{dVdT}$  capacitor and  $R_1$  as shown in 🛛 8-3.



#### 図 8-3. Inrush Current Limiting

The  $C_{dVdT}$  capacitor is required for slowing down the HGATE voltage ramp during power up for inrush current limiting. Use  $\pm 2$  to calculate  $C_{dVdT}$  capacitance value .

$$C_{dVdT} = \frac{I_{HGATE\_DRV}}{I_{INRUSH}} x C_{OUT}$$
<sup>(2)</sup>

where  $I_{HATE_DRV}$  is 55 µA (typ),  $I_{INRUSH}$  is the inrush current and  $C_{OUT}$  is the output load capacitance. An extra resistor,  $R_1$ , in series with the  $C_{dVdT}$  capacitor improves the turn off time.

For Load disconnect switch only designs, configure the LM74810-Q1 as shown in 🗵 8-4





#### 8.3.3 Over Voltage Protection and Battery Voltage sensing (VSNS, SW, OV)

Connect a resistor ladder as shown in 🛛 8-5 for Over Voltage threshold programming.





#### 8-5. Programming Over Voltage Threshold and Battery Sensing

A disconnect switch is integrated between VSNS and SW pins. This switch is turned OFF when EN/UVLO pin is pulled low. This helps to reduce the leakage current through the resistor divider network during system shutdown state (IGN\_OFF state).

#### 8.3.4 Low Iq Shutdown and Under Voltage Lockout (EN/UVLO)

The enable pin allows for the gate driver to be either enabled or disabled by an external signal. If the EN/UVLO pin voltage is greater than the rising threshold, the gate driver and charge pump operates as described in Charge Pump section. If EN/UVLO pin voltage is less than the input low threshold,  $V_{(ENF)}$ , the charge pump and both the gate drivers (DGATE and HGATE) are disabled placing the LM74810-Q1 in shutdown mode.

If  $V_{(ENF)} < V_{(EN/UVLO)} < V_{(UVLOF)}$  then only HGATE is disabled disconnecting the load from the supply, DGATE remains ON.

The EN/UVLO pin can withstand a maximum voltage of 65 V. For always ON operation connect EN/UVLO pin to VS.

#### 8.4 Device Functional Modes

The LM74810-Q1 enters shutdown mode when the EN/UVLO pin voltage is below the specified input low threshold  $V_{(ENF)}$ . Both the gate drivers and the charge pump are disabled in shutdown mode. During shutdown mode the LM74810-Q1 enters low IQ operation with a total input quiescent consumption of 2.87  $\mu$ A (typ). When the LM74810-Q1 is in shutdown mode, forward current flow to always ON loads connected to the common drain point of the back to back MOSFETs is not interrupted but is conducted through the MOSFET's body diode.



#### 8.5 Application Examples

8.5.1 Redundant Supply OR-ing with Inrush Current Limiting, Over Voltage Protection and ON/OFF Control



#### 図 8-6. Redundant Supply OR-ing with Over Voltage Protection and ON/OFF Control

図 8-6 shows the implementation of Dual OR-ing with Inrush Current Limiting, Over Voltage Protection and power path ON/OFF control. The input side SMBJ36CA TVS across the ideal diodes is required for ISO7637 Pulse 1 transient suppression to limit the input voltage within the device max voltage rating of –65 V.

R1 and R2 are the programming resistors for over voltage protection (OVP) threshold. When the voltage at OVP pin exceeds OVP cut-off reference threshold then the HGATE driver turns OFF the FET Q3, disconnecting the power path and protecting the downstream load. HGATE goes high once the OVP pin voltage goes below the OVP falling hysteresis threshold. Use 0.1-µF to 1-µF capacitor across VS to CAP pins of the LM74810-Q1. This is the charge pump capacitor and acts as the supply for both the DGATE and HGATE driver stages. The DGATE driver of the LM74810-Q1 is equipped with 60-mA peak source current and 1.5-A peak sink current capability resulting in fast and efficient transient responses during the ISO16750 or LV124 short interruptions as well as AC superimpose testing.

Pull EN low during the sleep/standby mode. With EN low, both the DGATE and HGATE drivers are pulled low turning OFF both the power FETs. VOUT1 gets disconnected from the VBATT rail reducing the system  $I_Q$ . VOUT2 is gets power through the body diode of the MOSFET Q2 and this supply can be utilized for always ON loads. The LM74810-Q1 draws a 2.87-µA current during this mode.



### **9** Application and Implementation

Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

LM74810-Q1 controls two N-channel power MOSFETs with DGATE used to control diode MOSFET to emulate an ideal diode and HGATE controlling second MOSFET for power path cut-off when disabled or during an over voltage protection. HGATE controlled MOSFET can be used to clamp the output during over voltage or load dump conditions. LM74810-Q1 can be placed into low quiescent current mode using EN/UVLO, where both DGATE and HGATE are turned OFF.

#### 9.2 Typical 12-V Reverse Battery Protection Application

A typical application circuit of LM74810-Q1 configured to provide reverse battery protection with over voltage protection is shown in ⊠ 9-1.



#### 図 9-1. Typical Application Circuit - 12-V Reverse Battery Protection and Over Voltage Protection

#### 9.2.1 Design Requirements for 12-V Battery Protection

The system design requirements are listed in  $\frac{1}{5}$  9-1.

#### 表 9-1. Design Parameters - 12-V Reverse Battery Protection and Over Voltage Protection

| DESIGN PARAMETER                         | EXAMPLE VALUE                                                             |
|------------------------------------------|---------------------------------------------------------------------------|
| Operating Input Voltage Range            | 12-V battery, 12-V nominal with 3.2-V Cold Crank and 35-V Load<br>Dump    |
| Output Power                             | 200 W                                                                     |
| Output Current Range                     | 12-A Nominal, 18-A maximum                                                |
| Input Capacitance                        | 0.1-µF minimum                                                            |
| Output Capacitance                       | 0.1-µF minimum, (optional 470bµF for E-10 functional class A performance) |
| Over Voltage Cut-off                     | 37.0 V, output cut-off >37.0 V                                            |
| AC Super Imposed Test                    | 2-V Peak-Peak to 6-V Peak-Peak, 20 Hz to 30 KHz extendable to 200 KHz     |
| Automotive Transient Immunity Compliance | ISO 7637-2, ISO 16750-2 and LV124                                         |
| Battery Monitor Ratio                    | 8:1                                                                       |



#### 9.2.2 Automotive Reverse Battery Protection

The LM74810-Q1 feature two separate gate control and driver outputs i.e DGATE and HGATE to drive back to back N-channel MOSFETs. This enables LM74810-Q1 to provide comprehensive immunity with robust system protection during various automotive transient tests as per ISO 7637-2 and ISO 16750-2 standard as well as other automotive OEM standards. For more information, see the *Automotive EMC-compliant reverse-battery protection with ideal-diode controllers* article.

LM74810-Q1 gate drive output DGATE controls MOSFET Q1 to provide reverse battery protection and true reverse current blocking functionality. HGATE controls MOSFET Q2 to turn off the power path during input over voltage condition. Resistor network R1, R2 and R3 connected to OV and SW can be configured for over voltage protection and also for battery monitoring under normal operating conditions as well as reverse battery conditions. TVS D1 and D2 clamps the automotive transient input voltages on the 12-V battery, both positive and negative transients, to voltage levels safe for MOSFET Q1 and LM74810-Q1.

Fast reverse current blocking response and quick reverse recovery enables LM74810-Q1 to turn ON/OFF MOSFET Q1 during AC super imposed input specified by ISO 16750-2 and LV124 E-06 and provide active rectification of the AC input superimposed on DC battery voltage. Fast reverse current blocking response of LM74810-Q1 helps to turn off MOSFET Q1 during negative transients inputs such as -150-V 2-ms Pulse 1 specified in ISO 7637-2 and input micro short conditions such as LV124 E-10 test.

#### 9.2.3 Input Transient Protection: ISO 7637-2 Pulse 1

ISO 7637-2 Pulse 1 specifies negative transient immunity of electronic modules connected in parallel with an inductive load when the battery is disconnected. A typical pulse 1 specified in ISO 7637-2 starts with battery disconnection where supply voltage collapses to 0 V followed by -150 V 2 ms applied with a source impedance of 10  $\Omega$  at a slew rate of 1 µs on the supply input. LM74810-Q1 blocks reverse current and prevents the output voltage from swinging negative, protecting the rest of the electronic circuits from damage due to negative transient voltage. MOSFET Q1 is quickly turned off within 0.5 µs by fast reverse comparator of LM74810-Q1.

A single bi-directional TVS or two uni-directional TVS are required at the input to clamp the negative transient pulse within the operating maximum voltage across cathode to anode of 85 V and does not violate the MOSFET Q1 drain-source breakdown voltage rating. ISO 7637-2 Pulse 1 performance of LM74810-Q1 is shown in 🛛 9-2.



図 9-2. ISO 7637-2 Pulse 1

#### 9.2.4 AC Super Imposed Input Rectification: ISO 16750-2 and LV124 E-06

Alternators are used to power the automotive electrical system and charge the battery during normal runtime of the vehicle. Rectified alternator output contains residual AC ripple voltage superimposed on the DC battery voltage due to various reasons which includes engine speed variation, regulator duty cycle with field switching ON/OFF and electrical load variations. On a 12-V battery supply, alternator output voltage is regulated by a voltage regulator between 14.5 V to 12.5 V by controlling the field current of alternator's rotor. All electronic modules are tested for proper operation with superimposed AC ripple on the DC battery voltage. AC super imposed test specified in ISO 16750-2 and LV124 E-06 requires AC ripple of 2-V Peak-Peak on a 13.5-V DC battery voltage, swept from 15 Hz to 30 KHz and extended to 200 KHz in case of LV148 E48-05. LM74810-Q1 rectifies the AC superimposed voltage by turning the MOSFET Q1 OFF quickly to cut-off reverse current and turning the MOSFET Q1 ON quickly during forward conduction.

Active rectification of 2-V peak-peak 200 KHz AC input by LM74810-Q1 is shown in ⊠ 9-3. Fast turn off and quick turn ON of the MOSFET reduces power dissipation in the MOSFET Q1 and active rectification reduces power dissipation in the output hold-up capacitor's ESR by half. Active rectification of 2-V peak-peak 5-KHz AC input is shown in ⊠ 9-4.





#### 9.2.5 Input Micro-Short Protection: LV124 E-10

E-10 test specified in LV124 standard checks for immunity of electronic modules to short interruptions in power supply input due to contact issues or relay bounce. During this test (case 2), micro-short is applied on the input for a duration as low as 10  $\mu$ s to several ms. For a functional pass status A, electronic modules are required to run uninterrupted during the E-10 test (case 2) with 100- $\mu$ s duration. Dual-Gate drive architecture of LM74810-Q1 - DGATE and HGATE - enables to achieve a functional pass status A with optimum hold up capacitance on the output when compared to a single gate drive controller. When input micro-short is applied for 100  $\mu$ s, LM74810-Q1 quickly turns off MOSFET Q1 by shorting DGATE to ANODE (source of MOSFET) within 0.5  $\mu$ s to prevent the output from discharging and the HGATE remains ON keeping MOSFET Q2 ON, enabling fast recovery after the input short is removed.

Performance of LM74810-Q1 during E10 input power supply interruption test case 2 is shown in  $\boxtimes$  9-5. After the input short is removed, input voltage recovers and MOSFET Q1 is turned back ON within 130 µs. Note that dual-gate drive topology allows MOSFET Q2 to remain ON during the test and helps in restoring the input power faster. Output voltage remains unperturbed during the entire duration, achieving functional status A.



#### 9.2.6 Detailed Design Procedure

#### 9.2.6.1 Design Considerations

表 9-1 summarizes the design parameters that must be known for designing an automotive reverse battery protection circuit with over voltage cut-off. During power up, inrush current through MOSFET Q2 needs to be limited so that the MOSFET operates well within its SOA. Maximum load current, maximum ambient temperature



(3)

and thermal properties of the PCB determine the R<sub>DSON</sub> of the MOSFET Q2 and maximum operating voltage determines the voltage rating of the MOSFET Q2. Selection of MOSFET Q2 is determined mainly by the maximum operating load current, maximum ambient temperature, maximum frequency of AC super imposed voltage ripple and ISO 7637-2 pulse 1 requirements. Over voltage threshold is decided based on the rating of downstream DC/DC converter or other components after the reverse battery protection circuit. A single bidirectional TVS or two back-back uni-directional TVS are required to clamp input transients to a safe operating level for the MOSFETs Q1, Q2 and LM74810-Q1.

#### 9.2.6.2 Charge Pump Capacitance VCAP

Minimum required capacitance for charge pump VCAP is based on input capacitance of the MOSFET Q1,  $C_{ISS(MOSFET Q1)}$  and input capacitance of Q2  $C_{ISS(MOSFET)}$ .

Charge Pump VCAP: Minimum 0.1  $\mu$ F is required; recommended value of VCAP ( $\mu$ F)  $\geq$  10 x ( C<sub>ISS(MOSFET\_Q1)</sub> + C<sub>ISS(MOSFET\_Q2)</sub>) ( $\mu$ F).

#### 9.2.6.3 Input and Output Capacitance

A minimum input capacitance  $C_{IN}$  of 0.1  $\mu$ F and output capacitance  $C_{OUT}$  of 0.1  $\mu$ F is recommended.

#### 9.2.6.4 Hold-up Capacitance

Usually bulk capacitors are placed on the output due to various reasons such as uninterrupted operation during power interruption or micro-short at the input, hold-up requirements for doing a memory dump before turning of the module and filtering requirements as well. This design considers minimum bulk capacitors requirements for meeting functional status "A" during LV124 E10 test case 2 100-µs input interruption. To achieve functional pass status A, acceptable voltage droop in the output of LM74810-Q1 is based on the UVLO settings of downstream DC-DC converters. For this design, 4.0-V drop in output voltage for 100 µs is considered and the minimum hold-up capacitance required is calculated by

$$C_{HOLD\_UP\_MIN} = \frac{I_{LOAD\_MAX}}{dV_{OUT}} x100\,\mu s$$

Minimum hold-up capacitance required to hold output with 4.0-V drop at 18-A current for 100  $\mu$ s is 450  $\mu$ F. A 470-uF electrolytic capacitor is a closest standard value that can be placed at the output. Note that the typical application circuit shows the hold-up capacitor as optional because not all designs require hold-up capacitance.

#### 9.2.6.5 Over Voltage Protection and Battery Monitor

Resistors R<sub>1</sub>, R<sub>2</sub> and R<sub>3</sub> connected in series are used to program the over voltage threshold and battery monitor ratio. The resistor values required for setting the over voltage threshold V<sub>OV</sub> to 37.0 V and battery monitor ratio V<sub>BATT MON</sub> : V<sub>BATT</sub> to 1:8 are calculated by solving  $\pm$  4 and  $\pm$  5.

$$V_{OVR} = \frac{R_3}{R_1 + R_2 + R_3} x V_{OV}$$

$$V_{BAT_MON} = \frac{R_2 + R_3}{R_1 + R_2 + R_3} x V_{BATT}$$
(5)

For minimizing the input current drawn from the battery through resistors  $R_1$ ,  $R_2$  and  $R_3$ , it recommended to use higher value of resistance. Using high value resistors will add error in the calculations because the current through the resistors at higher value will become comparable to the leakage current into the OV pin. Maximum leakage current into the OV pin is 1  $\mu$ A and choosing ( $R_1 + R_2 + R_3$ ) < 120 k $\Omega$  ensures current through resistors is 100 times greater than leakage through OV pin. Based on the device electrical characteristics,  $V_{OVR}$  is 1.23 V and battery monitor ratio ( $V_{BATT\_MON} / V_{BATT}$ ) is designed for a ratio of 1/8. To limit ( $R_1 + R_2 + R_3$ ) < 120 k $\Omega$ , select ( $R_1 + R_2$ ) = 100 k $\Omega$ . Solving  $\pm 4$  gives  $R_3$  = 3.45 k $\Omega$ . Solving  $\pm 5$  for R2 using ( $R_1 + R_2$ ) = 100 k $\Omega$  and  $R_3$  = 3.45 k $\Omega$ , gives  $R_2$  = 9.48 k $\Omega$  and  $R_1$  = 90.52 k $\Omega$ .

Standard 1% resistor values closest to the calculated resistor values are R1 = 90.9 k $\Omega$ , R2 = 9.09 k $\Omega$  and R3 = 3.48 k $\Omega$ .

#### 9.2.7 MOSFET Selection: Blocking MOSFET Q1

For selecting the blocking MOSFET Q1, important electrical parameters are the maximum continuous drain current  $I_D$ , the maximum drain-to-source voltage  $V_{DS(MAX)}$ , the maximum drain-to-source voltage  $V_{GS(MAX)}$ , the maximum source current through body diode and the drain-to-source ON resistance  $R_{DSON}$ .

The maximum continuous drain current, I<sub>D</sub>, rating must exceed the maximum continuous load current.

The maximum drain-to-source voltage,  $V_{DS(MAX)}$ , must be high enough to withstand the highest differential voltage seen in the application. This would include all the automotive transient events and any anticipated fault conditions. It is recommended to use MOSFETs with  $V_{DS}$  voltage rating of 60 V along with a single bidirectional TVS or a  $V_{DS}$  rating 40-V maximum rating along with two unidirectional TVS connected back-back at the input.

The maximum V<sub>GS</sub> LM74810-Q1 can drive is 14 V, so a MOSFET with 15-V minimum V<sub>GS</sub> rating should be selected. If a MOSFET with < 15-V V<sub>GS</sub> rating is selected, a zener diode can be used to clamp V<sub>GS</sub> to safe level, but this would result in increased I<sub>Q</sub> current.

To reduce the MOSFET conduction losses, lowest possible  $R_{DS(ON)}$  is preferred, but selecting a MOSFET based on low  $R_{DS(ON)}$  may not be beneficial always. Higher  $R_{DS(ON)}$  will provide increased voltage information to LM74810-Q1's reverse comparator at a lower reverse current. Reverse current detection is better with increased  $R_{DS(ON)}$ . Choosing a MOSFET with < 50-mV forward voltage drop at maximum current is a good starting point.

For active rectification of AC super imposed ripple on the battery supply voltage, gate-source charge  $Q_{GS}$  of Q1 must be selected to meet the required AC ripple frequency. Maximum gate-source charge  $Q_{GS}$  (at 4.5-V  $V_{GS}$ ) for active rectification every cycle is

$$Q_{GS\_MAX} = \frac{2.5mA}{F_{AC} \text{ RIPPLE}}$$

(6)

where 2.5 mA is minimum charge pump current at 7-V  $V_{DGATE}$  -  $V_A$ ,  $F_{AC\_RIPPLE}$  is frequency of the AC ripple superimposed on the battery and  $Q_{GS\_MAX}$  is the  $Q_{GS}$  value specified in manufacturer datasheet at 6-V  $V_{GS}$ . For active rectification at  $F_{AC\_RIPPLE}$  = 30 KHz,  $Q_{GS\_MAX}$  = 83 nC. Further for active rectification at  $F_{AC\_RIPPLE}$  = 200 KHz,  $Q_{GS\_MAX}$  = 12.5 nC.

Based on the design requirements, BUK9J0R9-40H MOSFET is selected and its ratings are:

- 40-V  $V_{DS(MAX)}$  and 16-V  $V_{GS(MAX)}$
- $R_{DS(ON)}$  0.97-m $\Omega$  typical at 4.5-V V<sub>GS</sub> and 0.82 m $\Omega$  rated at 10-V V<sub>GS</sub>
- MOSFET Q<sub>GS MAX</sub> 30.2 nC

Thermal resistance of the MOSFET should be considered against the expected maximum power dissipation in the MOSFET to ensure that the junction temperature  $(T_J)$  is well controlled.

#### 9.2.8 MOSFET Selection: Hot-Swap MOSFET Q2

The V<sub>DS</sub> rating of the MOSFET Q2 should be sufficient to handle the maximum system voltage along with the input transient voltage. For this 12-V design, transient over voltage events are during suppressed load dump 35 V 400 ms and ISO 7637-2 pulse 2 A 50 V for 50  $\mu$ s. Further, ISO 7637-2 Pulse 3B is a very fast repetitive pulse of 100 V 100 ns that is usually absorbed by the input and output ceramic capacitors and the maximum voltage on the 12-V battery can be limited to < 40 V the minimum recommended input capacitance of 0.1  $\mu$ F. The 50-V SO 7637-2 Pulse 2 A can also be absorbed by input and output capacitors and its amplitude could be reduced to 40-V peak by placing sufficient amount of capacitance at input and output. For this 12-V design, a 40-V V<sub>DS</sub> rated MOSFET is selected.



The VGS rating of the MOSFET Q2 should be higher than that maximum HGATE-OUT voltage 15 V.

Inrush current through the MOSFET during input hot-plug into the 12-V battery is determined by output capacitance. External capacitor on HGATE,  $C_{DVDT}$  is used to limit the inrush current during input hot-plug or startup. The value of inrush current determined by  $\vec{x}$  2 need to be selected to ensure that the MOSFET Q2 is operating well within its safe operating area (SOA). Considering  $C_{OUT}$  = 470 µF and inrush current of 2.5 A, the calculated value of  $C_{DVDT}$  is 9.96 nF. Closest standard value of 10.0 nF is chosen for this design.

Duration of inrush current is calculated by

$$dT_{INRUSH} = \frac{12}{I_{INRUSH}} x C_{OUT}$$
<sup>(7)</sup>

Calculated inrush current duration is 2.36 ms with 2.5-A inrush current.

MOSFET BUK9J0R9-40H having 40-V  $V_{DS}$  and 16 V  $V_{GS}$  rating is selected for Q2. Power dissipation during inrush is well within the MOSFET's safe operating area (SOA).

#### 9.2.9 TVS selection

For 40-V rated MOSFET, two bi-directional 600-W SMBJ TVS, SMBJ33A and SMBJ16A are recommended for input transient clamping and protection. For detailed explanation on TVS selection for 12-V battery systems, refer to TVS Selection for 12-V Battery Systems and refer to TVS Selection for 24-V Battery Systems for 24-V battery systems.

#### 9.2.10 Application Curves







LM7481-Q1 JAJSJ28A – MAY 2020 – REVISED DECEMBER 2020





# 9.3 Do's and Don'ts

Leave exposed pad (RTN) of the IC floating. Do not connect it to the GND plane. Connecting RTN to GND disables the Reverse Polarity protection feature.



(8)

# 10 Power Supply Recommendations

#### **10.1 Transient Protection**

When the external MOSFETs turn OFF during the conditions such as over voltage cut-off, reverse current blocking, EN/UVLO causing an interruption of the current flow, the input line inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) depends on the value of inductance in series to the input or output of the device. These transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- · Use of a Schottky diode across the output and GND to absorb negative spikes
- A low value ceramic capacitor (C<sub>(IN)</sub> to approximately 0.1  $\mu F$ ) to absorb the energy and dampen the transients.

The approximate value of input capacitance can be estimated with  $\pm 8$ .

$$V_{spike(Absolute)} = V_{(IN)} + I_{(Load)} \times \sqrt{\frac{L_{(IN)}}{C_{(IN)}}}$$

where

- V<sub>(IN)</sub> is the nominal supply voltage
- I<sub>(LOAD)</sub> is the load current
- L<sub>(IN)</sub> equals the effective inductance seen looking into the source
- C(IN) is the capacitance present at the input

Some applications may require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute Maximum Ratings* of the device. These transients can occur during EMC testing such as automotive ISO7637 pulses.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in 🛛 10-1



<sup>\*</sup> Optional components needed for suppression of transients

#### 図 10-1. Circuit Implementation with Optional Protection Components for LM74810-Q1



### 10.2 TVS Selection for 12-V Battery Systems

In selecting the TVS, important specifications are breakdown voltage and clamping voltage. The breakdown voltage of the TVS+ should be higher than 24-V jump start voltage and 35-V suppressed load dump voltage and less than the maximum ratings of LM74810-Q1 (65 V). The breakdown voltage of TVS- should be beyond than maximum reverse battery voltage -16 V, so that the TVS- is not damaged due to long time exposure to reverse connected battery.

Clamping voltage is the voltage the TVS diode clamps in high current pulse situations and this voltage is much higher than the breakdown voltage. In the case of an ISO 7637-2 pulse 1, the input voltage goes up to -150 V with a generator impedance of 10  $\Omega$ . This translates to 15 A flowing through the TVS - and the voltage across the TVS would be close to its clamping voltage.

The next criterion is that the absolute maximum rating of cathode to anode voltage of the LM74810-Q1 (85 V) and the maximum  $V_{DS}$  rating MOSFET are not exceeded. In the design example, 40-V rated MOSFET is chosen and maximum limit on the cathode to anode voltage is 40 V.

During ISO 7637-2 pulse 1, the anode of LM74810-Q1 is pulled down by the ISO pulse, clamped by TVS- and the MOSFET Q1 is turned off quickly to prevent reverse current from discharging the bulk output capacitors. When the MOSFET turns off, the cathode to anode voltage seen is equal to (TVS Clamping voltage + Output capacitor voltage). If the maximum voltage on output capacitor is 16 V (maximum battery voltage), then the clamping voltage of the TVS- should not exceed, (40 V - 16) V = -24 V.

On the positive side, the SMBJ33A TVS diode can be used for 12-V battery protection application. The breakdown voltage of 36.7 V meets the jump start, load dump requirements on the positive side. On the negative side, TVS has to withstand 16-V reverse battery connection and clamping voltage has to be -(40 V - 16 V) = -24 V. SMBJ16A can be used.

However if 60-V rated MOSFET is selected, a single bi-directional TVS SMBJ33CA is recommended. SMBJ series of TVS' are rated up to 600-W peak pulse power levels and are sufficient for ISO 7637-2 pulses.

#### 10.3 TVS Selection for 24-V Battery Systems

For 24-V battery protection application, the TVS and MOSFET Q1 and Q2 needs to be changed to suit 24-V battery requirements.

The breakdown voltage of the TVS+ should be higher than 48-V jump start voltage, less than the absolute maximum ratings of anode and enable pin of LM74810-Q1 (70 V) and should withstand 65-V suppressed load dump. The breakdown voltage of TVS- should be lower than maximum reverse battery voltage –32 V, so that the TVS- is not damaged due to long time exposure to reverse connected battery.

During ISO 7637-2 pulse 1, the input voltage goes up to -600 V with a generator impedance of 50  $\Omega$ . This translates to 12-A flowing through the TVS-. The clamping voltage of the TVS- cannot be same as that of 12-V battery protection circuit because during the ISO 7637-2 pulse, the Anode to Cathode voltage seen is equal to (-TVS Clamping voltage + Output capacitor voltage). For 24-V battery application, the maximum battery voltage is 32 V, then the clamping voltage of the TVS- should not exceed, 85 V – 32 V = 53 V.

Single bi-directional TVS cannot be used for 24-V battery protection because breakdown voltage for TVS+  $\geq$  65V, maximum clamping voltage is  $\leq$  53 V and the clamping voltage cannot be less than the breakdown voltage. Two un-directional TVS connected back-back needs to be used at the input. For positive side TVS+, SMBJ58A with the breakdown voltage of 64.4 V (minimum), 67.8 (typical) is recommended. For the negative side TVS-, SMBJ28A with breakdown voltage close to 32 V (to withstand maximum reverse battery voltage –32 V) and maximum clamping voltage of 42.1 V is recommended.

For 24-V battery protection, a 75-V rated MOSFET is recommended to be used along with SMBJ28A and SMBJ58A connected back-back at the input.





# 11 Layout

### **11.1 Layout Guidelines**

- For the ideal diode stage, connect A, DGATE and C pins of LM74810-Q1 close to the MOSFET's SOURCE, GATE and DRAIN pins.
- For the load disconnect stage, connect HGATE and OUT pins of LM74810-Q1 close to the MOSFET's GATE and SOURCE pins.
- The high current path of for this solution is through the MOSFET, therefore it is important to use thick and short traces for source and drain of the MOSFET to minimize resistive losses.
- The DGATE pin of the LM74810-Q1 must be connected to the MOSFET GATE with short trace.
- Place transient suppression components close to LM74810-Q1.
- Place the decopuling capacitor, C<sub>VS</sub> close to VS pin and chip GND.
- The charge pump capacitor across CAP and VS pins must be kept away from the MOSFET to lower the thermal effects on the capacitance value.
- Obtaining acceptable performance with alternate layout schemes is possible, however the layout shown in the *Layout Example* is intended as a guideline and to produce good results.

# 11.2 Layout Example



図 11-1. PCB Layout Example



# 12 Device and Documentation Support

#### **12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

#### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| LM74810QDRRRQ1   | ACTIVE        | WSON         | DRR                | 12   | 3000           | RoHS & Green    | (6)<br>NIPDAU   NIPDAUAG      | Level-2-260C-1 YEAR  | -40 to 125   | L74810                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM7481-Q1 :



www.ti.com

19-Jul-2023

Catalog : LM7481

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **DRR 12**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DRR0012E**

# PACKAGE OUTLINE

# WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **DRR0012E**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **DRR0012E**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated