

🕳 Order

Now



#### LMR36506-Q1

参考資料

JAJSIO5B-JULY 2019-REVISED FEBRUARY 2020

## LMR36506-Q1 3V~65V、0.6A、サイズと軽負荷時効率を最適化した同期 整流降圧型コンバータ

Technical

Documents

#### 1 特長

- 車載アプリケーション用の AEC-Q100 認定取得済 み:
  - デバイス温度グレード 1:-40℃~+125℃、T<sub>4</sub>
- 80% を超える効率 (1mA 時)
  - I<sub>a</sub>:4µA (スイッチング時、24V<sub>IN</sub>、3.3V<sub>OUT</sub>、固定出 カオプション)
- 小さなソリューション・サイズとわずかな部品コ スト
  - 超小型の 2mm × 2mm HotRod™ウェッタブル・フ ランク付きパッケージ
  - 内部補償による高い電力密度と外付け部品数の 低減
- 車載用途向けの設計
  - 接合部温度範囲:-40℃~+150℃
  - CISPR 25 EMI 規格に最適化
  - 広い入力電圧範囲:3.0V (立ち下がりスレッショル ド) ~65V
  - 可変、3.3V/5V 固定の出力電圧を選択可能
  - MODE/SYNC ピンで同期可能なバリアント
  - PFM と強制 PWM を選択可能 (MODE/SYNC ピ ン・バリアントの場合)
  - 可変スイッチング周波数:200kHz~2.2MHz (RT ピンのバリアント)
  - LMR36503-Q1 (65V、300mA) とピン互換

## 2 アプリケーション

- 先進運転支援システム (ADAS)
- ボディ・エレクトロニクスとライティング
- インフォテインメント / クラスタ



#### 概略回路図

## 3 概要

🥭 Tools &

Software

LMR36506-Q1 は業界で最も小さな 65V、0.6A 同期整 流降圧型 DC/DC コンバータであり、2mm × 2mm の HotRod™パッケージで供給されます。この堅牢で信頼性 の高いコンバータは、非常に少ない外付け部品と簡単な PCB レイアウトで最大 70V の入力過渡電圧に対応でき、 非常に優れた EMI 性能を備え、固定 3.3V、5V とその他 の可変出力電圧をサポートしています。

Support &

Community

22

LMR36506-Q1 は、内部補償付きピーク電流モード制御 アーキテクチャを使用して、200kHz~2.2MHz という広い スイッチング周波数範囲にわたり最小限の出力容量で安 定した動作を維持します。LMR36506-Q1 は入力電圧が 最低 3V に低下しても動作するため、過酷なコールド・クラ ンク開始インパルスに耐えるよう設計される入力範囲の広 い車載用電源に最適です。LMR36506-Q1のオープン・ ドレイン PGOOD 出力は、グリッチ・フィルタと遅延付き解 除によって出力電圧の実際の状態を示すため、外部の スーパーバイザは不要です。 FPWM から PFM へのシー ムレスな移行と、非常に小さいスタンバイ時静止電流によ り、極めて低い出力負荷でも高い効率を実現します。 MODE/SYNC ピン・バリアントは、LMR36506-Q1 を外部 クロックに同期させ、またはパルス幅変調 (PFM) モードを 選択することで、きわめて低い出力負荷での効率を向上さ せるのに役立ちます。LMR36506-Q1 の小さなソリュー ション・サイズと豊富な機能セットは、広範な車載用最終機 器を簡単に実装できるように設計されています。

|             | 製品情報 <sup>(1)</sup> |                 |
|-------------|---------------------|-----------------|
| 型番          | パッケージ               | 本体サイズ(公称)       |
| LMR36506-Q1 | VQFN-HR (9)         | 2.00mm × 2.00mm |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。



Æ

英語版のTI製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、www.ti.comで閲覧でき、その内 容が常に優先されます。TIでは翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず最新版の英語版をご参照くださいますようお願いいたします。

English Data Sheet: SNVSB91

## 目次

| 1 | 特長   |                                   |
|---|------|-----------------------------------|
| 2 | アプ   | リケーション1                           |
| 3 | 概要   |                                   |
| 4 | 改訂   | '履歴2                              |
| 5 | Dev  | ice Comparison Table 3            |
| 6 | Pin  | Configuration and Functions 4     |
| 7 | Spe  | cifications5                      |
|   | 7.1  | Absolute Maximum Ratings 5        |
|   | 7.2  | ESD (Automotive) Ratings 5        |
|   | 7.3  | Recommended Operating Conditions5 |
|   | 7.4  | Thermal Information 6             |
|   | 7.5  | Electrical Characteristics        |
|   | 7.6  | Timing Characteristics7           |
|   | 7.7  | Switching Characteristics 8       |
|   | 7.8  | System Characteristics 8          |
| 8 | Deta | ailed Description 10              |
|   | 8.1  | Overview 10                       |
|   | 8.2  | Functional Block Diagram 10       |

|    | 8.3  | Feature Description 1            |
|----|------|----------------------------------|
|    | 8.4  | Device Functional Modes 16       |
| 9  | Appl | ication and Implementation 18    |
|    | 9.1  | Application Information 18       |
|    | 9.2  | Typical Application 19           |
|    | 9.3  | What to Do and What Not to Do 23 |
| 10 | Pow  | er Supply Recommendations 24     |
| 11 | Layo | out                              |
|    | 11.1 | Layout Guidelines 25             |
|    |      | Layout Example 2                 |
| 12 | デバ   | イスおよびドキュメントのサポート                 |
|    | 12.1 | ドキュメントのサポート20                    |
|    | 12.2 | ドキュメントの更新通知を受け取る方法20             |
|    | 12.3 | サポート・リソース20                      |
|    | 12.4 | 商標                               |
|    | 12.5 | 静電気放電に関する注意事項 28                 |
|    | 12.6 | Glossary 28                      |
| 13 | メカニ  | ニカル、パッケージ、および注文情報                |
|    |      |                                  |

## 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Revision A (September 20 | 019) から | Revision B | に変更 |
|--------------------------|---------|------------|-----|
|--------------------------|---------|------------|-----|

| 最初の公開リリーン |  |
|-----------|--|
|           |  |

2



www.ti.com

Page

www.ti.com

## 5 Device Comparison Table

| ORDERABLE PART NUMBER | OUTPUT VOLTAGE | EXTERNAL SYNC                        | F <sub>sw</sub>                | SPREAD SPECTRUM |
|-----------------------|----------------|--------------------------------------|--------------------------------|-----------------|
| LMR36506MSCQRPERQ1    | Adjustable     | Yes<br>(PFM/FPWM<br>Selectable)      | Fixed<br>2.2 MHz               | Yes             |
| LMR36506MSC5RPERQ1    | 5-V Fixed      | Yes<br>(PFM/FPWM<br>Selectable)      | Fixed<br>2.2 MHz               | Yes             |
| LMR36506MSC3RPERQ1    | 3.3-V Fixed    | Yes<br>(PFM/FPWM<br>Selectable)      | Fixed<br>2.2 MHz               | Yes             |
| LMR36506RS3QRPERQ1    | 3.3-V Fixed    | No<br>(Default PFM at light<br>load) | Adjustable<br>with RT resistor | Yes             |

TEXAS INSTRUMENTS

www.ti.com

## 6 Pin Configuration and Functions



## 7 Specifications

## 7.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range<sup>(1)</sup>

|                  | PARAMETER                            | MIN  | MAX  | UNIT |
|------------------|--------------------------------------|------|------|------|
|                  | VIN to GND                           | -0.3 | 70   | V    |
| Voltages         | EN to GND                            | -0.3 | 70.3 | V    |
|                  | SW to GND                            | -0.3 | 70.3 | V    |
|                  | MODE/SYNC to GND (MODE/SYNC variant) | -0.3 | 5.5  | V    |
|                  | RT to GND (RT variant)               | -0.3 | 5.5  | V    |
|                  | PGOOD to GND                         | 0    | 20   | V    |
|                  | BIAS to GND (Fixed output variant)   | -0.3 | 20   | V    |
|                  | FB to GND - (Adjustable VOUT)        | -0.3 | 20   | V    |
|                  | BOOT to SW                           | -0.3 | 5.5  | V    |
|                  | VCC to GND                           | -0.3 | 5.5  | V    |
| TJ               | Junction temperature                 | -40  | 150  | °C   |
| T <sub>stg</sub> | Storage temperature                  | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD (Automotive) Ratings

|                    |                         |                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------|
| V                  | Flastraatatia diasharga | Human-body model (HBM), per AEC Q100-<br>002 <sup>(1)</sup> HBM ESD Clasification Level 2 | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-<br>011 CDM ESD clasiffication Level C5          | ±750  | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40 °C to 150 °C (unless otherwise noted)<sup>(1)(2)</sup>

|                      |                                                                     | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| Input<br>voltage     | Input Voltage Range after startup                                   | 3.6 |     | 65  | V    |
| Output<br>current    | Load current range <sup>(3)</sup>                                   | 0   |     | 0.6 | А    |
| _                    | Selectable Frequency Range with RT (with RT variant only)           | 0.2 |     | 2.2 | MHz  |
| Frequency<br>setting | Set Frequency Value with RT connected to GND (with RT variant only) |     | 2.2 |     | MHz  |
| ootting              | Set Frequency Value with RT connected to VCC (with RT variant only) |     | 1   |     | MHz  |
|                      | Fixed Internal Frequency Trim options (with MODE/SYNC variant only) | 0.4 | 1   | 2.2 | MHz  |
|                      | External Sync CLK (with MODE/SYNC variant only)                     | 0.2 |     | 2.2 | MHz  |

(1) Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see Electrical Characteristics table.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C

(3) Maximum continuous DC current may be derated when operating with high switching frequency and/or high ambient temperature. See Application section for details.

#### LMR36506-Q1

JAJSIO5B - JULY 2019 - REVISED FEBRUARY 2020

www.ti.com

#### 7.4 Thermal Information

|                       |                                              | LMR36506-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | VQFN (RPE)  | UNIT |
|                       |                                              | 9 Pins      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 84.4        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 47.5        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 26.1        | °C/W |
| $\Psi_{\text{JT}}$    | Junction-to-top characterization parameter   | 0.9         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 25.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. The value of R<sub>OJA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. This value was calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. It does not represent the performance obtained in an actual application. For design information see the <u>Maximum Ambient Temperature</u> section.

## 7.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of  $-40^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply: V<sub>IN</sub> = 24 V.

|                            | PARAMETER                                                       | TEST CONDITIONS                                                                                                                                                   | MIN   | TYP   | MAX   | UNIT |
|----------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| SUPPLY VOI                 | LTAGE (VIN PIN)                                                 |                                                                                                                                                                   |       |       |       |      |
| V <sub>IN_R</sub>          | Minimum operating Input Voltage (Rising)                        | Rising Threshold                                                                                                                                                  | 3.4   | 3.5   | 3.6   | V    |
| $V_{\text{IN}_{\text{F}}}$ | Minimum operating Input Voltage (Falling)                       | Once Operating; Falling Threshold                                                                                                                                 | 2.87  | 3.0   |       | V    |
| I <sub>Q_13p5_</sub> Fixed | Non-switching input current; measured at VIN pin <sup>(3)</sup> | $V_{\text{IN}} = V_{\text{EN}} = 13.5\text{V}$ ; $V_{\text{OUT/BIAS}} = 5.25\text{V},$ $V_{\text{MODE/SYNC}} = V_{\text{RT}} = 0\text{V}$ ; Fixed Output Option   | 0.55  | 0.7   | 0.855 | μA   |
| I <sub>Q_13p5_Adj</sub>    | Non-switching input current; measured at VIN pin <sup>(3)</sup> | $V_{\text{IN}} = V_{\text{EN}} = 13.5 \text{V}$ ; $V_{\text{FB}} = 1.5 \text{V}$ , $V_{\text{MODE/SYNC}} = V_{\text{RT}} = 0 \text{V}$ ; Adjustable Output Option | 13.5  | 17.5  | 21.5  | μA   |
| I <sub>Q_24p0_Fixed</sub>  | Non-switching input current; measured at VIN pin $^{(3)}$       | $V_{IN} = V_{EN} = 24V$ ; $V_{OUT/BIAS} =$<br>5.25V, $V_{MODE/SYNC} = V_{RT} = 0V$ ; Fixed<br>Output Option                                                       | 1.05  | 1.2   | 1.4   | μA   |
| I <sub>Q_24p0_Adj</sub>    | Non-switching input current; measured at VIN pin <sup>(3)</sup> | $ \begin{array}{l} V_{IN} = V_{EN} = 24V \; ; \; V_{FB} = 1.5V, \\ V_{MODE/SYNC} = V_{RT} = 0V ; \; Adjustable \\ Output \; Option \end{array} $                  | 14.9  | 18    | 21.5  | μA   |
| I <sub>B_13p5</sub>        | Current into VOUT/BIAS pin (not switching) $^{(3)}$             | $V_{\text{IN}}$ = 13.5V, $V_{\text{OUT/BIAS}}$ = 5.25V, $V_{\text{MODE/SYNC}}$ = $V_{\text{RT}}$ = 0V; Fixed Output Option                                        | 14.75 | 17    | 20.65 | μA   |
| I <sub>B_24p0</sub>        | Current into VOUT/BIAS pin (not switching) $^{(3)}$             | $V_{\text{IN}}$ = 24V, $V_{\text{OUT/BIAS}}$ = 5.25V, $V_{\text{MODE/SYNC}}$ = $V_{\text{RT}}$ = 0V; Fixed Output Option                                          | 14.5  | 17.5  | 20.5  | μA   |
| I <sub>SD_13p5</sub>       | Shutdown quiescent current; measured at VIN pin                 | V <sub>EN</sub> = 0; V <sub>IN</sub> = 13.5V                                                                                                                      | 0.4   | 0.5   | 0.685 | μA   |
| I <sub>SD_24p0</sub>       | Shutdown quiescent current; measured at VIN pin                 | $V_{EN}=0; \ V_{IN}=24V$                                                                                                                                          | 0.873 | 1     | 1.2   | μA   |
| ENABLE (EN                 | I PIN)                                                          |                                                                                                                                                                   |       |       |       |      |
| V <sub>EN-WAKE</sub>       | Enable wake-up threshold                                        |                                                                                                                                                                   | 0.4   |       |       | V    |
| V <sub>EN-VOUT</sub>       | Precision enable high level for VOUT                            |                                                                                                                                                                   | 1.16  | 1.263 | 1.36  | V    |
| V <sub>EN-HYST</sub>       | Enable threshold hysteresis below $V_{\mbox{EN-VOUT}}$          |                                                                                                                                                                   | 0.3   | 0.35  | 0.38  | V    |
| I <sub>LKG-EN</sub>        | Enable input leakage current                                    | VEN = 3.3 V                                                                                                                                                       | 0.1   | 0.2   | 2     | nA   |
| INTERNAL L                 | DO                                                              |                                                                                                                                                                   |       |       |       |      |
| V <sub>CC</sub>            | Internal VCC voltage                                            | 3.6 V $\leq$ VIN $\leq$ 65 V; Adjustable Output Option                                                                                                            | 3.125 | 3.15  | 3.22  | V    |



#### LMR36506-Q1 JAJSIO5B – JULY 2019 – REVISED FEBRUARY 2020

www.ti.com

## **Electrical Characteristics (continued)**

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of  $-40^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply: V<sub>IN</sub> = 24 V.

|                           | PARAMETER                                          | TEST CONDITIONS                                                                                | MIN   | TYP  | MAX   | UNIT |
|---------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------|-------|------|-------|------|
| V <sub>CC</sub>           | Internal VCC voltage                               | $3.6 \text{ V} \leq \text{VIN} \leq 65 \text{ V}; \text{ V}_{\text{OUT/BIAS}} = 3.3 \text{ V}$ | 3.12  | 3.15 | 3.24  | V    |
| I <sub>CC</sub>           | Bias regulator current limit                       |                                                                                                | 25    | 85   | 135   | mA   |
| V <sub>CC-UVLO</sub>      | Internal VCC undervoltage lockout                  | VCC rising under voltage threshold                                                             | 3.1   | 3.2  | 3.5   | V    |
| V <sub>CC-UVLO-HYST</sub> | Internal VCC under voltage lock-<br>out hysteresis | Hysteresis below V <sub>CC-UVLO</sub>                                                          | 0.54  | 0.7  | 1.1   | V    |
| CURRENT LIN               | IITS                                               |                                                                                                |       |      | 1     |      |
| I <sub>SC-0p6</sub>       | Short circuit high side current Limit              | 0.6A Version                                                                                   | 0.87  | 1    | 1.11  | А    |
| ILS-LIMIT-0p6             | Low side current limit                             | 0.6A Version                                                                                   | 0.64  | 0.7  | 0.752 | А    |
| IPEAK-MIN-0p6             | Minimum Peak Inductor Current                      | PFM operation, 0.6A Version; Duty<br>Factor = 0                                                | 0.14  | 0.18 | 0.225 | А    |
| I <sub>ZC</sub>           | Zero Cross Current                                 | PFM Operation                                                                                  | 0     | 0.01 | 0.022 | А    |
| I <sub>L-NEG</sub>        | Negative current limit                             | FPWM operation                                                                                 | -0.4  | -0.5 | -0.6  | А    |
| POWER GOOD                | D                                                  |                                                                                                |       |      | 1     |      |
| V <sub>PG-OV</sub>        | PGOOD upper threshold - Rising                     | % of FB voltage                                                                                | 105   | 107  | 110   | %    |
| V <sub>PG-UV</sub>        | PGOOD lower threshold - Falling                    | % of FB voltage                                                                                | 92    | 94   | 96.5  | %    |
| V <sub>PG-HYS</sub>       | PGOOD hysteresis                                   | % of FB voltage                                                                                | 1     | 1.5  | 2     | %    |
| V <sub>PG-VALID</sub>     | Minimum input voltage for proper<br>PG function    |                                                                                                | 0.75  | 1    | 2     | V    |
| R <sub>PG-EN5p0</sub>     | R <sub>DS(ON)</sub> PG output                      | VEN = 5.0V, 1mA pull-up current                                                                | 20    | 40   | 70    | Ω    |
| R <sub>PG-EN0</sub>       | R <sub>DS(ON)</sub> PG output                      | VEN = 0 V, 1mA pull-up current                                                                 | 10    | 17   | 30    | Ω    |
| OSCILLATOR                | (MODE/SYNC)                                        | •                                                                                              |       |      |       |      |
| V <sub>SYNC-HIGH</sub>    | Sync input and mode high level threshold           |                                                                                                |       |      | 1.8   | V    |
| V <sub>SYNC-HYS</sub>     | Sync input hysteresis                              |                                                                                                | 230   | 285  | 365   | mV   |
| V <sub>SYNC-LOW</sub>     | Sync input and mode low level threshold            |                                                                                                | 0.8   |      |       | V    |
| MOSFETS                   |                                                    |                                                                                                |       |      |       |      |
| R <sub>DS-ON-HS</sub>     | High-side MOSFET on-resistance                     | Load = 0.3 A                                                                                   |       | 550  | 860   | mΩ   |
| R <sub>DS-ON-LS</sub>     | Low-side MOSFET on-resistance                      | Load = 0.3 A                                                                                   |       | 275  | 430   | mΩ   |
| V <sub>CBOOT-UVLO</sub>   | Cboot - SW UVLO threshold                          |                                                                                                | 2.2   | 2.3  | 2.4   | V    |
| VOLTAGE RE                | FERENCE                                            |                                                                                                |       |      | 1     |      |
| V <sub>FB_Fixed3p3</sub>  | Initial VOUT voltage accuracy for 3.3 V            | V <sub>IN</sub> = 3.6V to 60V FPWM Mode                                                        | 3.25  | 3.3  | 3.34  | V    |
| V <sub>FB_Fixed5p0</sub>  | Initial VOUT voltage accuracy for 5 V              | V <sub>IN</sub> = 5.5V to 60V FPWM Mode                                                        | 4.93  | 5    | 5.07  | V    |
| V <sub>REF</sub>          | Internal reference voltage                         | V <sub>IN</sub> = 3.6V to 60V FPWM Mode                                                        | 0.985 | 1    | 1.015 | V    |
| I <sub>FB</sub>           | FB input current                                   | Adjsutable output voltage versions only,<br>FB = 1V                                            |       | 85   | 100   | nA   |

## 7.6 Timing Characteristics

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of -40°C to +150°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24$  V.

| PARAMETER  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------|-----------------|-----|-----|-----|------|
| SOFT START |                 |     |     |     |      |

www.ti.com

## **Timing Characteristics (continued)**

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of  $-40^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply: V<sub>IN</sub> = 24 V.

|                                 | PARAMETER                                                                              | TEST CONDITIONS        | MIN | TYP  | MAX  | UNIT |
|---------------------------------|----------------------------------------------------------------------------------------|------------------------|-----|------|------|------|
| t <sub>SS</sub>                 | Time from first SW pulse to $V_{\text{FB}}$ at 90%, of $V_{\text{REF}}$                | V <sub>IN</sub> ≥ 3.6V | 2.2 | 2.67 | 3.21 | ms   |
| POWER GOO                       | D                                                                                      |                        |     |      |      |      |
| t <sub>RESET_FILTER</sub>       | Glitch filter time constant for PG function                                            |                        | 15  | 25   | 40   | μs   |
| t <sub>PGOOD_ACT</sub>          | Delay time to PG high signal                                                           |                        | 1.7 | 2    | 2.1  | ms   |
| OSCILLATOR                      | R (MODE/SYNC)                                                                          |                        |     |      |      |      |
| t <sub>PULSE_SYNC_</sub><br>MIN | Minimum Pulse duration to sync to external CLK                                         |                        | 11  | 25   | 100  | ns   |
| t <sub>PULSE_SYNC_</sub><br>MAX | Maximum Pulse duration to sync to external CLK                                         |                        | 6.4 | 8.5  | 11   | μs   |
| t <sub>MODE_DELAY</sub>         | Time delay from MODE pin pulled<br>LOW to part transitioning from<br>FPWM to Auto Mode |                        | 5   |      | 18   | μs   |

## 7.7 Switching Characteristics

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of -40°C to +150°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24$  V.

|                         | PARAMETER                     | TEST CONDITIONS                           | MIN  | TYP | MAX  | UNIT |
|-------------------------|-------------------------------|-------------------------------------------|------|-----|------|------|
| PWM LIMITS              | (SW)                          |                                           |      |     |      |      |
| t <sub>ON-MIN</sub>     | Minimum switch on-time        | $VIN = 24V I_{OUT} = 0.3A$                | 45   | 55  | 82   | ns   |
| t <sub>OFF-MIN</sub>    | Minimum switch off-time       |                                           | 45   | 50  | 77   | ns   |
| t <sub>ON-MAX</sub>     | Maximum switch on-time        | HS timeout in dropout                     | 7.4  | 8.5 | 9.4  | μs   |
| OSCILLATOR              | R (RT)                        |                                           |      |     |      |      |
| f <sub>OSC_2p2MHz</sub> | Internal oscillator frequency | RT = GND                                  | 2.1  | 2.2 | 2.3  | MHz  |
| f <sub>OSC_1p0MHz</sub> | Internal oscillator frequency | RT = VCC                                  | 0.95 | 1   | 1.05 | MHz  |
| f <sub>ADJ_400kHz</sub> |                               | $RT = 39.2k\Omega$ (with RT variant only) | 0.34 | 0.4 | 0.46 | MHz  |

## 7.8 System Characteristics

The following specifications apply only to the typical applications circuit, with nominal component values. Specifications in the typical (TYP) column apply to  $T_J = 25^{\circ}$ C only. Specifications in the minimum (MIN) and maximum (MAX) columns apply to the case of typical components over the temperature range of  $T_J = -40^{\circ}$ C to 150°C. These specifications are not ensured by production testing.

|                            | PARAMETER                                                                                 | TEST CONDITIONS                                                                           | MIN  | TYP MAX | UNIT |
|----------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|---------|------|
| SUPPLY VOLT                | AGE (VIN)                                                                                 |                                                                                           |      |         |      |
| I <sub>SUPPLY</sub>        | Input supply current when in<br>regulation                                                | $V_{\text{IN}}$ = 13.5 V, $V_{\text{OUT/BIAS}}$ = 3.3 V, $I_{\text{OUT}}$ = 0 A, PFM mode |      | 6.5     | μΑ   |
| D <sub>MAX</sub>           | Maximum switch duty cycle <sup>(2)</sup>                                                  |                                                                                           |      | 98%     |      |
| VOLTAGE REF                | ERENCE (FB or VOUT/BIAS)                                                                  |                                                                                           |      |         |      |
| V <sub>OUT_5p0V_ACC</sub>  | $V_{OUT}$ = 5 V, $V_{IN}$ = 5.5 V to 65 V,<br>$I_{OUT}$ = 0 A to full load <sup>(1)</sup> |                                                                                           | -1.5 | 2.5     |      |
| N                          | $V_{OUT}$ = 3.3 V, $V_{IN}$ = 3.6 V to 65 V, $I_{OUT}$ = 0 to full load $^{(1)}$          | FPWM Operation                                                                            | -1.5 | 1.5     | %    |
| V <sub>OUT_3p3V</sub> _ACC | $V_{OUT}$ = 3.3 V, $V_{IN}$ = 3.6V to 65 V, $I_{OUT}$ = 0 A to full load $^{(1)}$         | PFM operation                                                                             | -1.5 | 2.5     |      |



### System Characteristics (continued)

The following specifications apply only to the typical applications circuit, with nominal component values. Specifications in the typical (TYP) column apply to  $T_J = 25^{\circ}$ C only. Specifications in the minimum (MIN) and maximum (MAX) columns apply to the case of typical components over the temperature range of  $T_J = -40^{\circ}$ C to 150°C. These specifications are not ensured by production testing.

|                     | PARAMETER                                       | TEST CONDITIONS                     | MIN | TYP  | MAX | UNIT |
|---------------------|-------------------------------------------------|-------------------------------------|-----|------|-----|------|
| SPREAD S            | PECTRUM                                         |                                     |     |      |     |      |
| f <sub>PSS</sub>    | Spread spectrum pseudo random pattern frequency | Spread spectrum active, Fsw= 2.2MHz |     | 0.98 | 1.5 | Hz   |
| f <sub>SSS</sub>    | Spread spectrum pseudo random pattern frequency | Spread spectrum active              | -3  |      | 3   | %    |
| THERMAL             | SHUTDOWN                                        |                                     |     |      |     |      |
| T <sub>SD-R</sub>   | Thermal shutdown rising                         | Shutdown threshold                  | 158 | 168  | 180 | °C   |
| T <sub>SD-F</sub>   | Thermal shutdown falling                        | Recovery threshold                  | 150 | 158  | 165 | °C   |
| T <sub>SD-HYS</sub> | Thermal shutdown hysteresis                     |                                     | 8   | 10   | 15  | °C   |

TEXAS INSTRUMENTS

www.tij.co.jp

## 8 Detailed Description

### 8.1 Overview

The LMR36506-Q1 is a wide input, low-quiescent current, high-performance regulator that can operate over a wide range of switching frequencies and duty ratios. If the minimum ON-time or OFF-time cannot support the desired duty ratio, the switching frequency gets reduced automatically, maintaining the output voltage regulation. With the right internal loop compensation the system design time with the LMR36506-Q1 reduces significantly with minimal external components compared to other externally compensated buck regulators.

The LMR36506-Q1 is designed to minimize end-product component cost and solution size while operating in all demanding automotive environments. The LMR36506-Q1 can be set to operate from 200 kHz through 2.2 MHz with the correct resistor selection from RT pin to ground. In addition, the PGOOD output feature with built-in delayed release allows the elimination of the reset supervisor in many applications.

The LMR36506-Q1 is designed to reduce EMI/EMC emissions. It includes a pseudo-random spread spectrum scheme, has a low pin inductance flip chip on the lead (HotRod) package, and is available with MODE/SYNC, which can be synchronized to an external clock when needed. Together, these features eliminate the need for any common-mode choke, shielding, and input filter inductor, greatly reducing the complexities and cost of the EMI/EMC mitigation measures.

To be reliably used in all environments, the LMR36506-Q1 has a package designed with enlarged corner terminals for improved BLR performance over varied PCB thickness. In addition, the LMR36506-Q1 in a 2-mm x 2-mm QFN package comes with wettable flanks as well, allowing for quick optical inspection of all solder joints.

### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Output Voltage Selection

For adjustable output voltage variants in the LMR36506-Q1, a resistor divider between the output voltage and the IC FB pin can be used to set the output voltage value. The LMR36506-Q1 uses a 1-V internal reference voltage.

$$R_{FBB} = \frac{R_{FBT}}{V_{OUT} - 1}$$

(1)

LMR36506-Q1

JAJSIO5B-JULY 2019-REVISED FEBRUARY 2020

When using the LMR36506-Q1 as fixed-output options, simply connect FB (or VOUT/BIAS here) to the output. Check the *Device Comparison Table* for more details about the fixed-output variants.



#### 図 1. Setting Output Voltage for Adjustable Output Variant

For adjustable output options, an addition feedforward capacitor,  $C_{FF}$ , in parallel with the  $R_{FBT}$  can be needed to optimize the transient response. No additional resistor divider or feedforward capacitor,  $C_{FF}$ , is needed in case of fixed-output variants.

#### 8.3.2 Enable and Start-up

Voltage on the EN pin controls the ON or OFF functionality of the LMR36506-Q1. The part stays in shutdown mode as long as the EN pin voltage is less than  $V_{EN-WAKE} = 0.4$  V. During the shutdown mode, the input current drawn by the device typically drops down to 1 µA. Applying a voltage at the EN pin greater than the  $V_{EN-WAKE}$  causes the device to enter the standby mode, powering up the internal LDO to generate VCC. As the EN voltage further approaches  $V_{EN-VOUT}$ , the device finally starts switching, allowing it to enter the start-up mode and begin the soft-start period. During the shutdown process, when the EN input is brought below  $V_{EN-VOUT}$  by  $V_{EN-HYST}$ , the regulator stops switching and re-enters the standby mode. Any further decrease in the EN pin voltage below  $V_{EN-WAKE}$  finally shuts down the device. The EN input pin can be connected directly to VIN input pin if remote precision control is not needed. The EN input pin must not be allowed to float. The limits of various EN thresholds values listed here can be found in the *Electrical Characteristics* table.



### Feature Description (continued)



2. VIN UVLO Using the EN pin

### 8.3.3 External CLK SYNC (with MODE/SYNC)

It is often desirable to synchronize the operation of multiple regulators in a single system. This technique results in better defined EMI and can reduce the need for capacitance on some power rails. The LMR36506-Q1 device provides a MODE/SYNC pin variant, which allows synchronization with an external clock. The LMR36506-Q1 implements an in-phase locking scheme – the rising edge of the clock signal provided to the input of the LMR36506-Q1 corresponds to the turning on of the high-side device. This function is implemented using phase locking over a limited frequency range, eliminating large glitches upon initial application of an external clock. The clock fed into the LMR36506-Q1 replaces the internal free-running clock, but does not affect frequency foldback operation. Output voltage continues to be well-regulated. The device remains in FPWM mode and operates in CCM for light loads when synchronization input is provided.

### 8.3.4 Adjustable Switching Frequency (with RT)

A resistor tied to the LMR36506-Q1 RT pin and GND is used to set the desired operating frequency between 200 kHz and 2.2 MHz. See 3 to determine the resistor value needed for the desired switching frequency. The RT pin and the MODE/SYNC pin variants share the same pin location. The power supply designer can either use the RT pin variant and adjust the switching frequency of operation as warranted by the application or use the MODE/SYNC variant and synchronize to an external clock signal.

1. Connecting the RT pin directly to GND sets the LMR36506-Q1 default  $F_{SW}$  to 2.2 MHz.



図 3. Setting Clock Frequency

#### 8.3.5 Power-Good Flag Output

The power-good flag function (PG output pin) of the LMR36506-Q1 can be used to reset a system microprocessor whenever the output voltage is out of regulation. This open-drain output goes low under fault conditions, such as current limit and thermal shutdown, as well as during normal start-up. A glitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. Output voltage excursions lasting less than  $t_{RESET_FILTER}$  do not trip the power-good flag. Power-good operation can best be understood in reference to 🖾 4. During initial power up, a total delay of 5 ms (typical) is encountered from the time the  $V_{EN-VOUT}$  is triggered to the time that the power-good flag goes high. This delay only occurs during start-up and is not encountered during normal operation of the power-good function.



#### Feature Description (continued)

The power-good output scheme consists of an open-drain n-channel MOSFET, which requires an external pullup resistor connected to a suitable logic supply. It can also be pulled up to either  $V_{CC}$  or  $V_{OUT}$  through an appropriate resistor, as desired. If this function is not needed, the PGOOD pin must be grounded. When the EN pin is pulled low, the power-good flag output is also forced low. With EN low, power-good remains valid as long as the input voltage is  $\geq 2 V$  (maximum). Limit the current into this pin to  $\leq 4 \text{ mA}$ .



図 4. Power-Good Operation

#### 8.3.6 Internal LDO, VCC UVLO, and VOUT/BIAS Input

The LMR36506-Q1 uses the VCC pin for all the internal power supply. The VCC pin draws power either from the VIN (for adjustable output variants) or the VOUT/BIAS (for fixed output variants). In fixed output variants, once the LMR36506-Q1 is active, the VCC continues to draw power from the input voltage, VIN, when the VOUT/BIAS voltage measures less than 3.15 V (during start-up and other transient conditions) or from the VOUT/BIAS itself when VOUT/BIAS measures is more than 3.15 V (once the device has reached steady state). VCC typically measures 3.3 V under most conditions. To prevent unsafe operation, VCC has an undervoltage lockout, which prevents switching if the internal voltage is too low. See V<sub>VCC\_UVLO</sub> and V<sub>VCC\_UVLO\_HYST</sub> in the *Electrical Characteristics* table. During start-up, VCC momentarily exceeds the normal operating voltage until VCC\_UVLO\_HYST is exceeded, then drops to the normal operating voltage. Note that these undervoltage lockout values, when combined with the LDO dropout and while powering the LMR36506-Q1, are used to derive the minimum rising operating voltage and the subsequent falling threshold.

#### 8.3.7 Bootstrap Voltage and V<sub>CBOOT-UVLO</sub> (CBOOT Terminal)

The driver of the power switch (HS switch) requires bias higher than VIN when the HS switch is turned ON. The capacitor connected between CBOOT and SW works as a charge pump to boost voltage on the CBOOT terminal to (SW+VCC). The boot diode is integrated on the LMR36506-Q1 die to minimize physical solution size. A 100 nF capacitor rated for 6.3-V or higher is recommended for CBOOT. The CBOOT rail has a UVLO to protect the chip from operation with too little bias. This UVLO has a threshold of  $V_{CBOOT_UVLO}$  and is typically set at 2.1 V. If the CBOOT capacitor is not charged above this voltage with respect to SW, then the part initiates a charging sequence using the low-side FET before attempting to turn on the high-side device.

#### 8.3.8 Spread Spectrum

For the LMR36506-Q1, spread spectrum is a factory option. To find which parts have spread spectrum enabled, see the *Device Comparison Table*.



#### Feature Description (continued)

The purpose of spread spectrum is to eliminate peak emissions at specific frequencies by spreading these peaks across a wider range of frequencies than a part with fixed-frequency operation. In most systems containing the LMR36506-Q1, low-frequency conducted emissions from the first few harmonics of the switching frequency can be easily filtered. A more difficult design criterion is reduction of emissions at higher harmonics, which fall in the FM band. These harmonics often couple to the environment through electric fields around the switch node and inductor. The LMR36506-Q1 uses a  $\pm 3\%$  spread of frequencies which can spread energy smoothly across the FM and TV bands, but is small enough to limit subharmonic emissions below the switching frequency of the part. Peak emissions at the switching frequency of the part are only reduced slightly, by less than 1 dB, while peaks in the FM band are typically reduced by more than 6 dB.

The LMR36506-Q1 uses a cycle-to-cycle frequency hopping method based on a linear feedback shift register (LFSR). This intelligent pseudo-random generator limits cycle-to-cycle frequency changes to limit output ripple. The pseudo-random pattern repeats at less than 1.5 Hz, which is below the audio band.

The spread spectrum is only available while the clock of the LMR36506-Q1 device is free running at its natural frequency. Any of the following conditions overrides spread spectrum, turning it off:

- The clock is slowed due to operation at low-input voltage this is operation in dropout.
- The clock is slowed under light load in auto mode. Note that if you are operating in FPWM mode, spread spectrum can be active, even if there is no load.
- The clock is slowed due to high input to output voltage ratio. This mode of operation is expected if on-time reaches minimum on-time. See the *Timing Characteristics*.
- The clock is synchronized with an external clock.

#### 8.3.9 Soft Start and Recovery from Dropout

When designing with the LMR36506-Q1, slow rise in output voltage due to recovery from dropout and soft start must be considered a separate phenomena. Soft start is triggered by any of the following conditions:

- EN is used to turn on the device.
- Recovery from shutdown due to overtemperature protection.
- Power is applied to the VIN of the IC or VCC pin, releasing undervoltage lockout.

Once soft start is triggered, the IC takes the following actions:

- The reference used by the IC to regulate output voltage is slowly ramped up. The net result is that output voltage, if previously 0 V, takes t<sub>SS</sub> to reach 90% of the desired value.
- Operating mode is set to auto mode of operation, activating the diode emulation mode for the low-side MOSFET. This allows start-up without pulling the output low. This is true even when there is a voltage already present at the output during a pre-bias start-up.



Image 5. Soft Start with and without Prebias Voltage

#### 8.3.9.1 Recovery from Dropout

Any time output voltage is more than a few percent low for any reason, output voltage slowly ramps up. This condition, called graceful recovery from dropout in this document, differs from soft start in two important ways:

• FPWM mode is allowed during recovery from dropout. If output voltage were to suddenly be pulled up by an external supply, the LMR36506-Q1 can pull down on the output. Note that all protections that are present



#### Feature Description (continued)

during normal operation are in place, preventing destruction if output is shorted to a high voltage or ground.

• The reference voltage is set to approximately 1% above that needed to achieve the current output voltage. It is not started from zero.



図 6. Recovery from Dropout

Whether output voltage falls due to high load or low input voltage, once the condition that causes output to fall below its set point is removed, output climbs at the same speed as during start-up.

#### 8.3.10 Current Limit and Short Circuit

The LMR36506-Q1 is protected from overcurrent conditions by cycle-by-cycle current limiting on both high-side and low-side MOSFETs.

High-side MOSFET overcurrent protection is implemented by the typical peak-current mode control scheme. The HS switch current is sensed when the HS is turned on after a short blanking time. The HS switch current is compared to either the minimum of a fixed current set point or the output of the internal error amplifier loop minus the slope compensation every switching cycle. Since the output of the internal error amplifier loop has a maximum value and slope compensation increases with duty cycle, HS current limit decreases with increased duty factor if duty factor is typically above 35%.

When the LS switch is turned on, the current going through it is also sensed and monitored. Like the high-side device, the low-side device has a turnoff commanded by the internal error amplifier loop. In the case of the low-side device, turnoff is prevented if the current exceeds this value, even if the oscillator normally starts a new switching cycle. Also like the high-side device, there is a limit on how high the turnoff current is allowed to be. This is called the low-side current limit,  $I_{LS-LIMIT}$  (or  $I_{L-LS}$  in  $\mathbb{Z}$  7). If the LS current limit is exceeded, the LS MOSFET stays on and the HS switch is not be turned on. The LS switch is turned off once the LS current falls below this limit and the HS switch is turned on again as long as at least one clock period has passed since the last time the HS device has turned on.







#### Feature Description (continued)

The net effect of the operation of high-side and low-side current limit is that the IC operates in hysteretic control. Also, since the current waveform assumes values between  $I_{SC}$  (or  $I_{L-HS}$  in  $\boxtimes$  7) and  $I_{LS-LIMIT}$ , output current is very close to the average of these two values unless duty factor is very high. Once operating in current limit, hysteretic control is used and current does not increase as output voltage approaches zero.

If duty factor is very high, current ripple must be very low in order to prevent instability. Since current ripple is low, the part is able to deliver full current. The current delivered is very close to I<sub>LS-LIMIT</sub>.



#### 図 8. Output Voltage versus Output Current

Under most conditions, current is limited to the average of  $I_{L-HS}$  and  $I_{L-LS}$ , which is approximately 1.4 times the maximum-rated current. If input voltage is low, current can be limited to approximately IL-LS. Also note that current does not exceed the average of  $I_{L-HS}$  and  $I_{L-LS}$ . Once the overload is removed, the part recovers as though in soft start.

#### 8.3.11 Thermal Shutdown

Thermal shutdown limits total power dissipation by turning off the internal switches when the IC junction temperature exceeds 168°C (typical). Thermal shutdown does not trigger below 158°C (minimum). After thermal shutdown occurs, hysteresis prevents the part from switching until the junction temperature drops to approximately 158°C (typical). When the junction temperature falls below 158°C (typical), the LMR36506-Q1 attempts another soft start.

While the LMR36506-Q1 is shut down due to high junction temperature, power continues to be provided to VCC. To prevent overheating due to a short circuit applied to VCC, the LDO that provides power for VCC has reduced current limit while the part is disabled due to high junction temperature. The LDO only provides a few milliamperes during thermal shutdown.

#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode

The EN pin provides ON/OFF control of the device. When the EN pin voltage is below the  $V_{EN-WAKE}$  threshold, both the regulator and the internal LDO have no output voltage and the part is in shutdown mode. In shutdown mode, the input current drops down to 1  $\mu$ A (typical).

#### 8.4.2 Standby Mode

The internal LDO has a lower EN threshold than the output of the regulator. When the EN pin voltage is above the  $V_{\text{EN-WAKE}}$  threshold but below the precision enable rising threshold for the output voltage, the internal LDO clamps the VCC voltage at 5.5 V typically. The precision enable circuitry is ON once VCC is above its VCC-UVLO. The internal power MOSFET of the SW node remains off unless the voltage on the EN terminal goes above its precision enable threshold. The LMR36506-Q1 also employs undervoltage lockout protection. If the VCC voltage is below its UVLO level, the output of the regulator is turned off.



### **Device Functional Modes (continued)**

#### 8.4.3 Active Mode

The LMR36506-Q1 is in active mode whenever the EN pin and UVLO high threshold levels are satisfied. The simplest way to enable the operation of any of these devices is to connect the EN pin to VIN, which allows self start-up when the applied input voltage exceeds internal UVLO levels. Refer to the *External UVLO* section and precision enable feature section for details on setting these operating levels.

In active mode, depending on the load current, the LMR36506-Q1 is in one of six sub-modes:

- Continuous conduction mode (CCM) with fixed switching frequency
- Discontinuous conduction mode (DCM) when the load current is lower than half of the inductor current ripple
- Light Load Mode where the parts uses Pulse Frequency Modulation (PFM) and lowers the switching frequency at load under half of I<sub>PEAK-MIN</sub> to improve efficiency
- Forced Pulse Width Modulation (FPWM) is similar to CCM with fixed switching frequency, but extends the fixed frequency range of operation from full to no load.
- Dropout mode when switching frequency is reduced to minimize drop out
- Recovery from dropout is similar to other modes of operation except the output voltage set point is gradually moved up until the programmed set point is reached.

#### 8.4.4 Continuous Conduction Mode (CCM)

Continuous Conduction Mode (CCM) operation is employed when the load current is higher than a half of the peak-to-peak inductor current. If the load current is decreased, the part enters DCM mode. In CCM operation, the frequency of operation is constant and fixed unless the minimum  $t_{ON\_MIN}$  or  $t_{OFF\_MIN}$  are exceeded, which causes the part to enter foldback mode. In both these cases, CCM operation is still maintained, but the frequency of operation is folded back (reduced) to maintain proper regulation.

#### 8.4.5 Discontinuous Conduction Mode (DCM)

Discontinuous Conduction Mode (DCM) operation is employed when the load current is lower than half of the peak-to-peak inductor current. In DCM operation, also known as Diode Emulation Mode, the LS FET is turned off when the inductor current drops below 0 A to keep operation as efficient as possible by reducing switching losses and preventing negative current conduction.

#### 8.4.6 Pulse Frequency Modulation (PFM)

At light output current loads, Pulse Frequency Modulation (PFM) mode is activated for the highest possible efficiency. When the inductor current does not reach  $I_{PEAK-MIN}$  during a switching cycle, the on-time is increased and the switching frequency reduces as needed to maintain proper regulation. The on-time has a maximum value of approximately 8 µs to avoid large output voltage ripple in dropout conditions. Efficiency is greatly improved by reducing switching and gate drive losses. During this mode of operation, the LMR36506-Q1 can convert with a minimum quiescent current of 6.5 µA (typical) when unloaded.

#### 8.4.7 Forced Pulse Width Modulation Mode (FPWM)

The part operates in Forced Pulse Width Modulation (FPWM) mode when the MODE/SYNC pin is pulled high (connected to  $V_{CC}$ ) or synchronized to an external clock among the MODE/SYNC pin trimmed variants or when the RT pin variants are factory pre-set with the inductor zero cross disabled. In this mode, diode emulation is turned off and the part remains in CCM over the full-load range. In FPWM operation, the frequency of operation is constant and fixed unless the minimum  $t_{ON\_MIN}$  or  $t_{OFF\_MIN}$  are exceeded, which causes the part to enter DCM. In these cases, the FPWM operation is still maintained, but the switching frequency is folded back (reduced) in order to maintain proper output voltage regulation.

#### 8.4.8 Dropout Mode

Foldback protection modes are entered when the duty cycle exceeds the minimum on and off times of the part. At very high duty cycles, where the minimum off-time is not satisfied, the frequency folds back to allow more time for the peak current command to be reached. The maximum on-time is 8 µs (typical), which limits the maximum duty cycle in dropout to 98% (typical).



## 9 Application and Implementation

#### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The LMR36506-Q1 step-down DC-to-DC converter is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 0.6 A. The following design procedure can be used to select components for the LMR36506-Q1.

#### 注

All of the capacitance values given in the following application information refer to *effective* values unless otherwise stated. The *effective* value is defined as the actual capacitance under DC bias and temperature, not the rated or nameplate values. Use high-quality, low-ESR, ceramic capacitors with an X7R or better dielectric throughout. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. Under DC bias the capacitance drops considerably. Large case sizes and higher voltage ratings are better in this regard. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum *effective* capacitance up to the required value. This can also ease the RMS current requirements on a single capacitor. A careful study of bias and temperature variation of any capacitor bank must be made to ensure that the minimum value of *effective* capacitance is provided.



### 9.2 Typical Application

9 shows a typical application circuit for the LMR36506-Q1. This device is designed to function over a wide range of external components and system parameters. However, the internal compensation is optimized for a certain range of external inductance and output capacitance. As a guick-start guide, 表 1 provides typical component values for a range of the most common output voltages.



Image: Second Second

| fsw<br>(kHz) | V <sub>OUT</sub><br>(V) | L (µH) | NOMINAL C <sub>OUT</sub><br>(RATED<br>CAPACITANCE) | MINIMUM C <sub>OUT</sub><br>(RATED<br>CAPACITANCE) | R <sub>FBT</sub> (Ω) | R <sub>FBB</sub> (Ω) | C <sub>IN</sub>     | C <sub>BOOT</sub> | C <sub>vcc</sub> |
|--------------|-------------------------|--------|----------------------------------------------------|----------------------------------------------------|----------------------|----------------------|---------------------|-------------------|------------------|
| 400          | 3.3                     | 33     | 1 x 47 µF                                          | 1 x 22 µF                                          | 100 k                | 43.2 k               | 2.2 μF + 1 × 100 nF | 100 nF            | 1 µF             |
| 2200         | 3.3                     | 6.8    | 1 × 22 μF                                          | 1 x 10 µF                                          | 100 k                | 43.2 k               | 2.2 μF + 1 × 100 nF | 100 nF            | 1 µF             |
| 400          | 5                       | 47     | 1 x 47 µF                                          | 1 × 22 μF                                          | 100 k                | 24.9 k               | 2.2 μF + 1 × 100 nF | 100 nF            | 1 µF             |
| 2200         | 5                       | 6.8    | 1 × 22 μF                                          | 1 x 10 µF                                          | 100 k                | 24.9 k               | 2.2 μF + 1 × 100 nF | 100 nF            | 1 µF             |

#### 表 1. Typical External Component Values<sup>(1)</sup>

(1) Inductor values are calculated based on typical  $V_{IN}$  = 13.5 V.

#### 9.2.1 Design Requirements

Detailed Design Procedure provides a detailed design procedure based on 表 2.

#### 表 2. Detailed Design Parameters

| DESIGN PARAMETER       | EXAMPLE VALUE        |
|------------------------|----------------------|
| Input voltage          | 13.5 V (6 V to 60 V) |
| Output voltage         | 5 V                  |
| Maximum output current | 0 A to 0.6 A         |
| Switching frequency    | 2200 kHz             |

#### 9.2.2 Detailed Design Procedure

The following design procedure applies to 29 and  $\overline{2}$ .

#### 9.2.2.1 Choosing the Switching Frequency

The choice of switching frequency is a compromise between conversion efficiency and overall solution size. Lower switching frequency implies reduced switching losses and usually results in higher system efficiency. However, higher switching frequency allows the use of smaller inductors and output capacitors, hence, a more compact design. For this example, 2200 kHz is used.

#### LMR36506-Q1

JAJSIO5B - JULY 2019 - REVISED FEBRUARY 2020

#### 9.2.2.2 Setting the Output Voltage

For the fixed output voltage versions, pin 8 (VOUT/BIAS) of the device must be connected directly to the output voltage node. This output sensing point is normally located near the top of the output capacitor. If the sensing point is located further away from the output capacitors (that is, remote sensing), then a small 100-nF capacitor can be needed at the sensing point.

#### 9.2.2.2.1 FB for Adjustable Output

In an adjustable output voltage version, pin 8 of the device is FB. The output voltage of LMR36506-Q1 is externally adjustable using an external resistor divider network. The range of recommended output voltage is found in the . The divider network is comprised of R<sub>FBT</sub> and R<sub>FBB</sub>, and closes the loop between the output voltage and the converter. The converter regulates the output voltage by holding the voltage on the FB pin equal to the internal reference voltage, V<sub>REF</sub>. The resistance of the divider is a compromise between excessive noise pickup and excessive loading of the output. Smaller values of resistance reduce noise sensitivity but also reduce the light-load efficiency. The recommended value for R<sub>FBT</sub> is 100 k $\Omega$  with a maximum value of 1 M $\Omega$ . Once R<sub>FBT</sub> is selected,  $\vec{x}$  2 is used to select R<sub>FBB</sub>. V<sub>REF</sub> is nominally 1 V.

$$R_{FBB} = \frac{R_{FBT}}{\left[\frac{V_{OUT}}{V_{REF}} - 1\right]}$$

For this 5-V example,  $R_{FBT}$  = 100 k $\Omega$  and  $R_{FBB}$  = 24.9 k $\Omega$ .

#### 9.2.2.3 Inductor Selection

The parameters for selecting the inductor are the inductance and saturation current. The inductance is based on the desired peak-to-peak ripple current and is normally chosen to be in the range of 20% to 40% of the maximum output current. Experience shows that the best value for inductor ripple current is 30% of the maximum load current. Note that when selecting the ripple current for applications with much smaller maximum load than the maximum available from the device, use the maximum device current.  $\vec{x}$  3 can be used to determine the value of inductance. The constant K is the percentage of inductor current ripple. For this example, choose K = 0.4 and find an inductance of L = 5.96 µH. Select the next standard value of 6.8 µH.

$$L = \frac{(V_{IN} - V_{OUT})}{f_{SW} \cdot K \cdot I_{OUT max}} \cdot \frac{V_{OUT}}{V_{IN}}$$
(3)

Ideally, the saturation current rating of the inductor is at least as large as the high-side switch current limit,  $I_{SC}$ . This ensures that the inductor does not saturate, even during a short circuit on the output. When the inductor core material saturates, the inductance falls to a very low value, causing the inductor current to rise very rapidly. Although the valley current limit,  $I_{LIMIT}$ , is designed to reduce the risk of current runaway, a saturated inductor can cause the current to rise to high values very rapidly. This can lead to component damage. Do not allow the inductor to saturate. Inductors with a ferrite core material have very *hard* saturation characteristics, but usually have lower core losses than powdered iron cores. Powered iron cores exhibit a *soft* saturation, allowing some relaxation in the current rating of the inductor. However, they have more core losses at frequencies above about 1 MHz. In any case, the inductor saturation current must not be less than the maximum peak inductor current at full load.

The maximum inductance is limited by the minimum current ripple for the current mode control to perform correctly. As a rule-of-thumb, the minimum inductor ripple current must be no less than about 10% of the device maximum rated current under nominal conditions.

#### 9.2.2.4 Output Capacitor Selection

The value of the output capacitor and its ESR determine the output voltage ripple and load transient performance. The output capacitor bank is usually limited by the load transient requirements and stability rather than the output voltage ripple.  $\vec{x}$  4 can be used to estimate a lower bound on the total output capacitance and an upper bound on the ESR, which is required to meet a specified load transient. Use as a starting point to determine the required output capacitor for each design.



(2)

$$C_{OUT} \geq \frac{\Delta I_{OUT}}{f_{SW} \cdot \Delta V_{OUT} \cdot K} \cdot \left[ (1-D) \cdot (1+K) + \frac{K^2}{12} \cdot (2-D) \right]$$

$$\mathsf{ESR} \leq \frac{(2+\mathsf{K}) \cdot \Delta \mathsf{V}_{\mathsf{OUT}}}{2 \cdot \Delta \mathsf{I}_{\mathsf{OUT}} \left[ 1 + \mathsf{K} + \frac{\mathsf{K}^2}{12} \cdot \left( 1 + \frac{1}{(1-\mathsf{D})} \right) \right]}$$

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}}}$$

where

- $\Delta V_{OUT}$  = output voltage transient
- $\Delta I_{OUT}$  = output current transient
- K = ripple factor from *Inductor Selection*

Once the output capacitor and ESR have been calculated, use  $\pm 5$  to check the output voltage ripple.

$$V_{r} \cong \Delta I_{L} \cdot \sqrt{ESR^{2} + \frac{1}{\left(8 \cdot f_{SW} \cdot C_{OUT}\right)^{2}}}$$

where

• V<sub>r</sub> = peak-to-peak output voltage ripple

The output capacitor and ESR can then be adjusted to meet both the load transient and output ripple requirements.

In practice, the output capacitor has the most influence on the transient response and loop-phase margin. Load transient testing and bode plots are the best way to validate any given design and must always be completed before the application goes into production. In addition to the required output capacitance, a small ceramic placed on the output can help reduce high-frequency noise. Small-case size ceramic capacitors in the range of 1 nF to 100 nF can be very helpful in reducing spikes on the output caused by inductor and board parasitics.

Limit the maximum value of total output capacitance to about 10 times the design value, or 1000  $\mu$ F, whichever is smaller. Large values of output capacitance can adversely affect the start-up behavior of the regulator as well as the loop stability. If values larger than noted here must be used, then a careful study of start-up at full load and loop stability must be performed.

#### 9.2.2.5 Input Capacitor Selection

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum ceramic capacitance of 2.2-µF is required on the input of the LMR36506-Q1. This must be rated for at least the maximum input voltage that the application requires, preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and maintain the input voltage during load transients. In addition, a small case size 100-nF ceramic capacitor must be used at the input, as close a possible to the regulator. This provides a high frequency bypass for the control circuits internal to the device. For this example a 2.2-µF, 100-V, X7R (or better) ceramic capacitor is chosen. The 100 nF must also be rated at 100-V with an X7R dielectric.

It is often desirable to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads or traces are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitor or capacitors. The approximate RMS value of this current can be calculated from  $\pm$  6 and must be checked against the manufacturers' maximum ratings.

I<sub>RMS</sub> ≅ 
$$\frac{I_{OUT}}{2}$$

(5)

21

#### LMR36506-Q1 JAJSIO5B – JULY 2019 – REVISED FEBRUARY 2020



#### **9.2.2.6 C**<sub>BOOT</sub>

The LMR36506-Q1 requires a bootstrap capacitor connected between the BOOT pin and the SW pin. This capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. A high-quality ceramic capacitor of 100 nF and at least 16 V is required.

#### 9.2.2.7 VCC

The VCC pin is the output of the internal LDO used to supply the control circuits of the regulator. This output requires a 1- $\mu$ F, 16-V ceramic capacitor connected from VCC to GND for proper operation. In general, this output must not be loaded with any external circuitry. However, this output can be used to supply the pullup for the power-good function (see the *Power-Good Flag Output* section). A value in the range of 10 k $\Omega$  to 100 k $\Omega$  is a good choice in this case. The nominal output voltage on VCC is 5 V.

#### **9.2.2.8** *C*<sub>*FF*</sub> Selection

In some cases, a feedforward capacitor can be used across  $R_{FBT}$  to improve the load transient response or improve the loop-phase margin. This is especially true when values of  $R_{FBT} > 100 \text{ k}\Omega$  are used. Large values of  $R_{FBT}$ , in combination with the parasitic capacitance at the FB pin, can create a small signal pole that interferes with the loop stability. A  $C_{FF}$  can help mitigate this effect. Use  $\vec{x}$  7 to estimate the value of  $C_{FF}$ . The value found with  $\vec{x}$  7 is a starting point; use lower values to determine if any advantage is gained by the use of a  $C_{FF}$  capacitor. The *Optimizing Transient Response of Internally Compensated DC-DC Converters with Feedforward Capacitor Application Report* is helpful when experimenting with a feedforward capacitor.

$$C_{FF} < \frac{V_{OUT} \cdot C_{OUT}}{120 \cdot R_{FBT} \cdot \sqrt{\frac{V_{REF}}{V_{OUT}}}}$$

(7)

#### 9.2.2.8.1 External UVLO

In some cases, an input UVLO level different than that provided internal to the device is needed. This can be accomplished by using the circuit shown in 🛛 10. The input voltage at which the device turns on is designated as  $V_{ON}$  while the turnoff voltage is  $V_{OFF}$ . First, a value for  $R_{ENB}$  is chosen in the range of 10 k $\Omega$  to 100 k $\Omega$ , then  $\vec{x}$  8 is used to calculate  $R_{ENT}$  and  $V_{OFF}$ .



#### 図 10. Setup for External UVLO Application

$$\mathbf{R}_{\mathsf{ENT}} = \left(\frac{\mathbf{V}_{\mathsf{ON}}}{\mathbf{V}_{\mathsf{EN-H}}} - 1\right) \cdot \mathbf{R}_{\mathsf{ENB}}$$

$$V_{OFF} = V_{ON} \cdot \left(1 - \frac{V_{EN-HYS}}{V_{EN}}\right)$$

where

- $V_{ON} = V_{IN}$  turnon voltage
- V<sub>OFF</sub> = V<sub>IN</sub> turnoff voltage

(8)



#### 9.2.2.9 Maximum Ambient Temperature

As with any power conversion device, the LMR36506-Q1 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature (T<sub>J</sub>) is a function of the ambient temperature, the power loss and the effective thermal resistance,  $R_{\theta JA}$ , of the device and PCB combination. The maximum junction temperature for the LMR36506-Q1 must be limited to 150°C. This establishes a limit on the maximum device power dissipation and, therefore, the load current.  $\vec{x}$  9 shows the relationships between the important parameters. It is easy to see that larger ambient temperatures (T<sub>A</sub>) and larger values of  $R_{\theta JA}$  reduce the maximum available output current. The converter efficiency can be estimated by using the curves provided in this data sheet. If the desired operating conditions cannot be found in one of the curves, interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of  $R_{\theta JA}$  is more difficult to estimate. As stated in the *Semiconductor and IC Package Thermal Metrics Application Report*, the values given in the *Thermal Information* section are not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application.

$$I_{OUT}|_{MAX} = \frac{(T_J - T_A)}{R_{\theta,JA}} \cdot \frac{\eta}{(1 - \eta)} \cdot \frac{1}{V_{OUT}}$$

where

•  $\eta = efficiency$ 

The effective  $R_{\theta JA}$  is a critical parameter and depends on many factors such as the following:

- Power dissipation
- Air temperature/flow
- PCB area
- Copper heat-sink area
- Number of thermal vias under the package
- Adjacent component placement

Due to the ultra-miniature size of the VQFN-HR (RPE) package, a DAP is not available. This means that this package exhibits a somewhat greater  $R_{\theta,JA}$ .

Use the following resources as guides to optimal thermal PCB design and estimating  $R_{\theta JA}$  for a given application environment:

- Thermal Design by Insight not Hindsight Application Report
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages Application Report
- Semiconductor and IC Package Thermal Metrics Application Report
- Thermal Design Made Simple with LM43603 and LM43602 Application Report
- PowerPAD<sup>™</sup> Thermally Enhanced Package Application Report
- PowerPAD<sup>™</sup> Made Easy Application Report
- Using New Thermal Metrics Application Report

#### 9.3 What to Do and What Not to Do

- Do not allow the EN input to float.
- Do not allow the output voltage to exceed the input voltage, nor go below ground.

(9)

## 10 Power Supply Recommendations

The characteristics of the input supply must be compatible with the *Specifications* found in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator. The average input current can be estimated with  $\pm$  10.

$$I_{\rm IN} = \frac{V_{\rm OUT} \cdot I_{\rm OUT}}{V_{\rm IN} \cdot \eta}$$

where

η is the efficiency

If the regulator is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. The parasitic inductance and resistance of the input cables can have an adverse effect on the operation of the regulator. The parasitic inductance, in combination with the low-ESR, ceramic input capacitors, can form an underdamped resonant circuit, resulting in overvoltage transients at the input to the regulator. The parasitic resistance can cause the voltage at the VIN pin to dip whenever a load transient is applied to the output. If the application is operating close to the minimum input voltage, this dip can cause the regulator to momentarily shut down and reset. The best way to solve these kind of issues is to limit the distance from the input supply to the regulator or plan to use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of these types of capacitors help dampen the input resonant circuit and reduce any overshoots. A value in the range of 20  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input damping and help to hold the input voltage steady during large load transients.

Sometimes, for other system considerations, an input filter is used in front of the regulator. This can lead to instability, as well as some of the effects mentioned above, unless it is designed carefully. The *AN-2162 Simple Success With Conducted EMI From DC/DC Converters User's Guide* provides helpful suggestions when designing an input filter for any switching regulator.

In some cases, a transient voltage suppressor (TVS) is used on the input of regulators. One class of this device has a *snap-back* characteristic (thyristor type). The use of a device with this type of characteristic is not recommended. When the TVS fires, the clamping voltage falls to a very low value. If this voltage is less than the output voltage of the regulator, the output capacitors discharge through the device back to the input. This uncontrolled current flow can damage the device.

24



(10)



## 11 Layout

### 11.1 Layout Guidelines

The PCB layout of any DC/DC converter is critical to the optimal performance of the design. Poor PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, to a great extent, the EMI performance of the regulator is dependent on the PCB layout. In a buck converter, the most critical PCB feature is the loop formed by the input capacitor or capacitors and power ground, as shown in  $\boxtimes$  11. This loop carries large transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages disrupt the proper operation of the converter. Because of this, the traces in this loop must be wide and short, and the loop area as small as possible to reduce the parasitic inductance.  $\boxtimes$  12 shows a recommended layout for the critical components of the LMR36506-Q1.

- 1. Place the input capacitors as close as possible to the VIN and GND terminals. VIN and GND pins are adjacent, simplifying the input capacitor placement.
- 2. *Place bypass capacitor for VCC close to the VCC pin.* This capacitor must be placed close to the device and routed with short, wide traces to the VCC and GND pins.
- 3. Use wide traces for the  $C_{BOOT}$  capacitor. Place  $C_{BOOT}$  close to the device with short/wide traces to the BOOT and SW pins. Route the SW pin to the N/C pin and used to connect the BOOT capacitor to SW.
- 4. Place the feedback divider as close as possible to the FB pin of the device. Place R<sub>FBB</sub>, R<sub>FBT</sub>, and C<sub>FF</sub>, if used, physically close to the device. The connections to FB and GND must be short and close to those pins on the device. The connection to V<sub>OUT</sub> can be somewhat longer. However, the latter trace must not be routed near any noise source (such as the SW node) that can capacitively couple into the feedback path of the regulator.
- 5. Use at least one ground plane in one of the middle layers. This plane acts as a noise shield and as a heat dissipation path.
- 6. *Provide wide paths for VIN, VOUT, and GND.* Making these paths as wide and direct as possible reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- 7. Provide enough PCB area for proper heat-sinking. As stated in the Maximum Ambient Temperature section, enough copper area must be used to ensure a low R<sub>0JA</sub>, commensurate with the maximum load current and ambient temperature. The top and bottom PCB layers must be made with two ounce copper and no less than one ounce. If the PCB design uses multiple copper layers (recommended), these thermal vias can also be connected to the inner layer heat-spreading ground planes.
- 8. *Keep switch area small.* Keep the copper area connecting the SW pin to the inductor as short and wide as possible. At the same time, the total area of this node must be minimized to help reduce radiated EMI.

See the following PCB layout resources for additional important guidelines:

- Layout Guidelines for Switching Power Supplies Application Report
- Simple Switcher PCB Layout Guidelines Application Report
- Construction Your Power Supply- Layout Considerations Seminar
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x Application Report



#### Layout Guidelines (continued)



図 11. Current Loops with Fast Edges

#### 11.1.1 Ground and Thermal Considerations

As previously mentioned, TI recommends using one of the middle layers as a solid ground plane. A ground plane provides shielding for sensitive circuits and traces as well as a quiet reference potential for the control circuitry. Connect the AGND and PGND pins to the ground planes using vias next to the bypass capacitors. PGND pins are connected directly to the source of the low-side MOSFET switch and also connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce due to load variations. The PGND trace, as well as the VIN and SW traces, must be constrained to one side of the ground plane contains much less noise; use for sensitive routes.

TI recommends providing adequate device heat-sinking by using the thermal pad (PAD) of the device as the primary thermal path. Use a minimum  $4 \times 3$  array of 10-mil thermal vias to connect the PAD to the system ground plane heat sink. The vias must be evenly distributed under the PAD. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top as: 2 oz / 1 oz / 2 oz. A four-layer board with enough copper thickness, and proper layout, provides low current conduction impedance, proper shielding and lower thermal resistance.



## 11.2 Layout Example



図 12. Example Layout

TEXAS INSTRUMENTS

www.ti.com

## 12 デバイスおよびドキュメントのサポート

## 12.1 ドキュメントのサポート

### 12.1.1 関連資料

関連資料については、以下を参照してください。

- テキサス・インスツルメンツ、『AN-2020 Thermal Design By Insight, Not Hindsight』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ『AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Packages』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『Semiconductor and IC Package Thermal Metrics』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『Thermal Design made Simple with LM43603 and LM46002』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『PowerPAD™ Thermally Enhanced Package』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『PowerPAD™ Made Easy』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『Using New Thermal Metrics』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『AN-1149 Layout Guidelines for Switching Power Supplies』アプリケーション・レポート (英語)
- テキサス・インスツルメンツ『AN-1229 SIMPLE SWITCHER® PCB Layout Guidelines』アプリケーション・レポート(英語)
- テキサス・インスツルメンツ、『Constructing Your Power Supply Layout Considerations』セミナー (英語)
- テキサス・インスツルメンツ、『Low Radiated EMI Layout Made Simple with LM4360x and LM4600x』アプリケーション・レポート(英語)

## 12.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 12.3 サポート・リソース

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 12.4 商標

HotRod, PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.5 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスに ついて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



**PACKAGE OUTLINE** 

## VQFN-HR - 1.0 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.





**RPE0009A** 





www.ti.com

## **EXAMPLE BOARD LAYOUT**

## VQFN-HR - 1.0 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





www.tij.co.jp

## **EXAMPLE STENCIL DESIGN**

## VQFN-HR - 1.0 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





## PACKAGING INFORMATION

| Orderable Device   | Status | Package Type |         | Pins | -    | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|------|--------------|---------------|---------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                    |        |              |         |      |      |              | (6)           |                     |              |                |         |
| LMR36506MSC3RPERQ1 | ACTIVE | VQFN-HR      | RPE     | 9    | 3000 | RoHS & Green | SN            | Level-2-260C-1 YEAR | -40 to 150   | MCCQ           | Samples |
| LMR36506MSC5RPERQ1 | ACTIVE | VQFN-HR      | RPE     | 9    | 3000 | RoHS & Green | SN            | Level-2-260C-1 YEAR | -40 to 150   | MCBQ           | Samples |
| LMR36506MSCQRPERQ1 | ACTIVE | VQFN-HR      | RPE     | 9    | 3000 | RoHS & Green | SN            | Level-2-260C-1 YEAR | -40 to 150   | MCAQ<br>YMJ    | Samples |
| LMR36506RS3QRPERQ1 | ACTIVE | VQFN-HR      | RPE     | 9    | 3000 | RoHS & Green | SN            | Level-2-260C-1 YEAR | -40 to 150   | MCDQ           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMR36506-Q1 :

• Catalog : LMR36506

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMR36506MSC3RPERQ1 | VQFN-<br>HR     | RPE                | 9 | 3000 | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| LMR36506MSC5RPERQ1 | VQFN-<br>HR     | RPE                | 9 | 3000 | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| LMR36506MSCQRPERQ1 | VQFN-<br>HR     | RPE                | 9 | 3000 | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| LMR36506RS3QRPERQ1 | VQFN-<br>HR     | RPE                | 9 | 3000 | 180.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

23-Jun-2023



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR36506MSC3RPERQ1 | VQFN-HR      | RPE             | 9    | 3000 | 213.0       | 191.0      | 35.0        |
| LMR36506MSC5RPERQ1 | VQFN-HR      | RPE             | 9    | 3000 | 213.0       | 191.0      | 35.0        |
| LMR36506MSCQRPERQ1 | VQFN-HR      | RPE             | 9    | 3000 | 213.0       | 191.0      | 35.0        |
| LMR36506RS3QRPERQ1 | VQFN-HR      | RPE             | 9    | 3000 | 213.0       | 191.0      | 35.0        |

## RPE 9

2 x 2, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

## VQFN-HR - 1.0 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







## **PACKAGE OUTLINE**

## VQFN-HR - 1.0 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

## VQFN-HR - 1.0 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

4. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

## VQFN-HR - 1.0 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated