**LMV641** JAJSAM4D – SEPTEMBER 2007 – REVISED AUGUST 2016 # LMV641 10MHz、12V、低消費電力アンプ ## 1 特長 2.7Vおよび±5Vでの性能が規定済み 低い消費電流: 138µA 高いユニティ・ゲイン帯域幅: 10MHz 最大入力オフセット電圧: 500µV CMRR: 120dBPSRR: 105dB • 入力換算電圧ノイズ: 14 nV/√Hz • 1/fコーナー周波数: 4Hz • 2kΩ負荷における出力スイング: レールから40mV 全高調波歪み: 1kHz、2kΩにおいて0.002% • 温度範囲: -40℃~125℃ ## 2 アプリケーション - 携帯機器 - バッテリ駆動のシステム - センサおよび計測機器 ## オフセット電圧の分布 ## 3 概要 LMV641は低消費電力で帯域幅の広いオペアンプで、2.7V~12Vの拡張電源電圧範囲で動作します。 このデバイスは、ゲイン帯域幅積が10MHzであり、ユニティ・ゲインで安定し、消費電流は標準138μAです。他の主要な仕様として、PSRRが105dB、CMRRが120dB、V<sub>OS</sub>が500μV、入力換算電圧ノイズが14 nV/νHz、THDが0.002%です。このアンプは、レール・ツー・レールの出力段と、同相入力電圧を備えており、これには負の電源も含まれています。 LMV641デバイスは-40℃~+125℃の温度範囲で動作 し、基板面積を節約できる5ピンのSC70、SOT-23、およ び8ピンのSOICパッケージで供給されます。 ## 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | |--------|------------|---------------| | | SOIC (8) | 4.90mm×3.91mm | | LMV641 | SOT-23 (5) | 2.90mm×1.60mm | | | SC70 (5) | 2.00mm×1.25mm | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 ## オープン・ループ・ゲインおよび位相と周波数との 関係 | | ٠, | |---|----| | П | | | | I | | 1 | 特長1 | 7.4 Device Functional Modes | 15 | |---|------------------------------------------|----------------------------------|------------| | 2 | アプリケーション1 | 8 Application and Implementation | 17 | | 3 | 概要1 | 8.1 Application Information | | | 4 | 改訂履歴2 | 8.2 Typical Applications | 17 | | 5 | Pin Configuration and Functions | 9 Power Supply Recommendations | 23 | | 6 | Specifications4 | 10 Layout | 23 | | ٠ | 6.1 Absolute Maximum Ratings | 10.1 Layout Guidelines | 23 | | | 6.2 ESD Ratings | 10.2 Layout Example | 23 | | | 6.3 Recommended Operating Conditions | 11 デバイスおよびドキュメントのサポート | 24 | | | 6.4 Thermal Information | <b>11.1</b> デバイス・サポート | <u>2</u> 4 | | | 6.5 DC Electrical Characteristics: 2.7 V | 11.2 ドキュメントのサポート | 24 | | | 6.6 DC Electrical Characteristics: 10 V | 11.3 ドキュメントの更新通知を受け取る方法 | 24 | | | 6.7 Typical Characteristics 8 | 11.4 コミュニティ・リソース | 24 | | 7 | Detailed Description 14 | 11.5 商標 | 24 | | - | 7.1 Overview | 11.6 静電気放電に関する注意事項 | 24 | | | 7.2 Functional Block Diagram | 11.7 Glossary | 24 | | | 7.3 Feature Description | 12 メカニカル、パッケージ、および注文情報 | 25 | | | ' | | | ## 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ## Revision C (February 2013) から Revision D に変更 Page #### Revision B (February 2013) から Revision C に変更 Page すショナル・セミコンダクターのデータシートのレイアウトをTIフォーマットへ変更........ # 5 Pin Configuration and Functions ## **Pin Functions** | | | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |-------------------|--------|------|------|---------------------|-----------------------| | NAME | SOT-23 | SC70 | SOIC | ITPE | DESCRIPTION | | V <sub>IN</sub> + | 3 | 3 | 3 | I | Noninverting Input | | V <sub>IN</sub> - | 4 | 4 | 2 | I | Inverting Input | | V <sub>OUT</sub> | 1 | 1 | 6 | 0 | Output | | V <sup>+</sup> | 5 | 5 | 7 | Р | Positive supply input | | V <sup>-</sup> | 2 | 2 | 4 | Р | Supply negative input | (1) I = input; O = output; P = power ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup> | | MIN | MAX | UNIT | |---------------------------------------|-----------------------|---------------------|------| | Differential input V <sub>ID</sub> | ±0.3 | ±0.3 | V | | Supply voltage $(V_S = V^+ - V^-)$ | | 13.2 | V | | Input and output pin voltage | (V <sup>-</sup> -0.3) | V <sup>+</sup> +0.3 | V | | Junction temperature (3) | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For ensured specifications and the test conditions, see the *Electrical Characteristics* Tables. - (2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office / Distributors for availability and specifications. - (3) The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A)/R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PC board. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|--------------------------------------------|-----------------------------|-------|------| | ., | Flootrootatia diaabaraa | Human-body model (HBM), (1) | ±2000 | V | | V(ESD) | V <sub>(ESD)</sub> Electrostatic discharge | Machine model (MM) | ±200 | V | <sup>(1)</sup> Human Body Model, applicable std. MIL-STD-883, Method 3015.7. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |------------------------------------|-----|---------|------| | Temperature <sup>(1)</sup> | -40 | 125 | °C | | Supply voltage $(V_S = V^+ - V^-)$ | 2.7 | 12 | V | <sup>(1)</sup> The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PC board. #### 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | DCK (SC70) | D (SOIC) | UNIT | |---------------------------------|----------------------------------------------|--------------|------------|----------|------| | | | 5 PINS | 5 PINS | 8 PINS | | | R <sub>0JA</sub> <sup>(2)</sup> | Junction-to-ambient thermal resistance | 325 | 456 | 166 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 178.1 | 121.8 | 93.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 60.8 | 68.9 | 90.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 57.7 | 5.3 | 38.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 60.2 | 68.1 | 90.4 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta,JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A) / R_{\theta,JA}$ . All numbers apply for packages soldered directly onto a PC board. ## 6.5 DC Electrical Characteristics: 2.7 V Unless otherwise specified, all limits are specified for $T_A$ = 25°C, $V^+$ = 2.7 V, $V^-$ = 0 V, $V_O$ = $V_{CM}$ = $V^+/2$ , and $R_L$ > 1 M $\Omega$ . | | PARAMETER | TEST CO | NDITIONS | MIN<br>(1) | TYP<br>(2) | MAX<br>(1) | UNIT | | |--------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------|------------|------------|--------------------|--| | \/ | Input offset voltage | T <sub>A</sub> = 25°C | | | 30 | 500 | \/ | | | $V_{OS}$ | Input offset voltage | Temperature extremes | | | | 750 | μV | | | TC V <sub>OS</sub> | Input offset average drift | | | | 0.1 | | μV/°C | | | | land him adment | T <sub>A</sub> = 25°C <sup>(3)</sup> | | | 75 | 95 | A | | | I <sub>B</sub> | Input bias current | Temperature extremes | emperature extremes | | | 110 | nA | | | Ios | Input offset current | | | | 0.9 | 5 | nA | | | CMDD | Common-mode rejection | 01/21/2171/ | $T_A = 25^{\circ}C^{(3)}$ | 89 | 114 | | ٩D | | | CMRR ratio | | 0 V ≤ V <sub>CM</sub> ≤ 1.7 V | Temperature extremes | 84 | | | dB | | | | | 2.7 V ≤ V <sup>+</sup> ≤ 10 V, V <sub>CM</sub> = | T <sub>A</sub> = 25°C <sup>(3)</sup> | 94.5 | 105 | | | | | DODD | Danier and a starting as | 0.5 | Temperature extremes | 92.5 | | | -ID | | | PSRR | Power supply rejection ratio | 2.7 V ≤ V <sup>+</sup> ≤ 12 V, V <sub>CM</sub> = | $T_A = 25^{\circ}C^{(3)}$ | 94 | 100 | | dB | | | | | 0.5 | Temperature extremes | 92 | | | | | | 01.0.0 | Input common-mode | CMRR ≥ 80 dB | T <sub>A</sub> = 25°C <sup>(3)</sup> | 0 | | 1.8 | ., | | | CMVR | voltage range | CMRR ≥ 68 dB | Temperature extremes | 0 | | 1.8 | V | | | | | $0.3 \text{ V} \le \text{V}_{\text{O}} \le 2.4 \text{ V}, \text{R}_{\text{L}} = 2.4 \text{ V}$ | ! kΩ to V+/2 | 82 | 82 88 | | | | | | | $0.4 \text{ V} \le \text{V}_{\text{O}} \le 2.3 \text{ V}, \text{ R}_{\text{L}} = 2 \text{ k}\Omega \text{ to V}^{+}/2$ | | 78 | | | | | | $A_{VOL}$ | Large signal voltage gain | 0.3 V ≤ V <sub>O</sub> ≤ 2.4 V, R <sub>L</sub> = 10 kΩ to V <sup>+</sup> /2 | T <sub>A</sub> = 25°C <sup>(3)</sup> | 86 | 98 | | dB | | | | | $0.4 \text{ V} \le \text{V}_{\text{O}} \le 2.3 \text{ V}, \text{ R}_{\text{L}} = 10 \text{ k}\Omega \text{ to V}^{+/2}$ | Temperature extremes | 82 | | | | | | | | $R_L = 2 k\Omega$ to V <sup>+</sup> /2, $V_{IN} = 100 \text{ mV}$ | $T_A = 25^{\circ}C^{(3)}$ | | 42 | 58 | | | | | Outside solida historia | | Temperature extremes | | | 68 | | | | | Output swing high | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2, V_{IN} = 100 \text{ mV}$ | T <sub>A</sub> = 25°C <sup>(3)</sup> | | 22 | 35 | | | | \ | | | Temperature extremes | | | 40 | mV from | | | Vo | | $R_L = 2 k\Omega$ to $V^+/2$ , $V_{IN} =$ | $T_A = 25^{\circ}C^{(3)}$ | | 38 | 48 | rail | | | | Outside and an Invest | 100 mV | Temperature extremes | | | 58 | | | | | Output swing low | $R_L = 10 \text{ k}\Omega \text{ to } V^+/2, V_{IN} =$ | | | 18 | 30 | | | | | | 100 mV | | | | 35 | | | | | Sourcing and sinking output | V <sub>IN DIEE</sub> = 100 mV to V <sub>O</sub> | Sourcing | | 22 | | | | | I <sub>OUT</sub> | current | $V_{IN\_DIFF} = 100 \text{ mV to } V_O$<br>= $V^+/2^{(4)}$ | Sinking | | 25 | | mA | | | | 0 1 | $T_A = 25^{\circ}C^{(3)}$ | 1 | | 138 | 170 | | | | IS | Supply current | Temperature extremes | | | | 220 | μΑ | | | | 01 | | Rising (10% to 90%) | | 2.3 | | .,, | | | SR | Slew rate | $A_{V} = 1, V_{O} = 1 V_{PP}$ | Falling (90% to 10%) | | 1.6 | | V/µs | | | GBW | Gain bandwidth product | | | | 10 | | MHz | | | e <sub>n</sub> | Input-referred voltage noise | f = 1 kHz | | | 14 | | nV/√ <del>Hz</del> | | | i <sub>n</sub> | Input-referred current noise | f = 1 kHz | | | 0.15 | | pA/√ <del>Hz</del> | | | THD | Total harmonic distortion | f = 1 kHz, A <sub>V</sub> = 2, R <sub>L</sub> = 2 k | Ω | | 0.014% | | - | | Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using Statistical Quality Control (SQC) method. <sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material. <sup>(3)</sup> Positive current corresponds to current flowing into the device. <sup>(4)</sup> The part is not short-circuit protected and is not recommended for operation with low resistive loads. Typical sourcing and sinking output current curves are provided in *Typical Characteristics* and should be consulted before designing for heavy loads. #### 6.6 DC Electrical Characteristics: 10 V Unless otherwise specified, all limits are specified for $T_A = 25^{\circ}C$ , $V^+ = 10 \ V$ , $V^- = 0 \ V$ , $V_O = V_{CM} = V^+/2$ , and $R_L > 1 \ M\Omega$ . | | PARAMETER | TEST COND | ITIONS | MIN<br>(1) | TYP | MAX<br>(1) | UNIT | | |---------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------|-----|------------|--------------|--| | Voc. Input offset voltage | | T <sub>A</sub> = 25°C <sup>(3)</sup> | | | 5 | 500 | / | | | Vos | Input offset voltage | Temperature extremes | | | | 750 | μV | | | TC V <sub>OS</sub> | Input offset average drift | | | | 0.1 | | μV/°C | | | | | | $T_A = 25^{\circ}C^{(3)}$ | | 70 | 90 | | | | l <sub>B</sub> | Input bias current | (3) | Temperature extremes | | | 105 | nA | | | los | Input offset current | | | | 0.7 | 5 | nA | | | | Common-mode rejection | | $T_A = 25^{\circ}C^{(3)}$ | 94 | 120 | | | | | CMRR | ratio | 0 V ≤ V <sub>CM</sub> ≤ 9 V | Temperature extremes | 90 | | | dB | | | | | 271/21/12/101/11/05 | $T_A = 25^{\circ}C^{(3)}$ | 94.5 | 105 | | | | | DODD | Power supply rejection | $2.7 \text{ V} \le \text{V}^+ \le 10 \text{ V}, \text{ V}_{\text{CM}} = 0.5 \text{ V}$ | Temperature extremes | 92.5 | | | .ID | | | PSRR | ratio | 271/21/42/12/1 | T <sub>A</sub> = 25°C <sup>(3)</sup> | 94 | 100 | | dB | | | | | $2.7 \text{ V} \le \text{V}^+ \le 12 \text{ V}, \text{ V}_{\text{CM}} = 0.5 \text{ V}$ | Temperature extremes | 92 | | | | | | | Innut common mode | CMRR ≥ 80 dB | $T_A = 25^{\circ}C^{(3)}$ | 0 | | 9.1 | | | | CMVR | Input common-mode voltage range | CMRR ≥ 76 dB | Temperature extremes | 0 | | 9.1 V | | | | | Large signal voltage gain | 0.3 V $\leq$ V <sub>O</sub> $\leq$ 9.7 V, R <sub>L</sub> = 2<br>k $\Omega$ to V <sup>+</sup> /2<br>0.4 V $\leq$ V <sub>O</sub> $\leq$ 9.6 V, R <sub>L</sub> = 2<br>k $\Omega$ to V <sup>+</sup> /2 | $T_A = 25^{\circ}C^{(3)}$ | 90 | 99 | | dB | | | | | | Temperature extremes | 85 | | | | | | A <sub>VOL</sub> | | $0.3 V ≤ V_O ≤ 9.7 V, R_L = 10$ kΩ to V <sup>+</sup> /2 0.4 V ≤ V <sub>O</sub> ≤ 9.6 V, R <sub>L</sub> = 10 kΩ to V <sup>+</sup> /2 | T <sub>A</sub> = 25°C <sup>(3)</sup> | 97 | 104 | | | | | | | | Temperature extremes | 92 | | | | | | | | | T <sub>A</sub> = 25°C <sup>(3)</sup> | | 68 | 95 | mV from rail | | | | | $R_L = 2 k\Omega$ to V <sup>+</sup> /2, $V_{IN} = 100$ mV | Temperature extremes | | | 125 | | | | | Output Swing High | D 401015 V/t/0 V/ 400 | $T_A = 25^{\circ}C^{(3)}$ | | 37 | 55 | | | | ., | | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2, V_{IN} = 100 \text{ mV}$ | Temperature extremes | | | 65 | | | | Vo | | D 01:0 to 1/1/0 1/ 400 | $T_A = 25^{\circ}C^{(3)}$ | | 65 | 90 | | | | | Outrot Code a Lavo | $R_L = 2 \text{ k}\Omega \text{ to V}^+/2, V_{IN} = 100$ mV | Temperature extremes | | | 110 | | | | | Output Swing Low | P = 10 kO to \/ <sup>+</sup> /2 \/ = 100 | $T_A = 25^{\circ}C^{(3)}$ | | 32 | 42 | | | | | | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2, V_{IN} = 100 \text{ mV}$ | Temperature extremes | | | 52 | | | | lou- | Sourcing and sinking | V <sub>IN_DIFF</sub> = 100 mV | Sourcing | | 26 | | mA | | | l <sub>OUT</sub> | output current | to $V_0 = V^+/2^{-(4)}$ | Sinking | | 112 | | | | | I <sub>S</sub> | Supply current | $T_A = 25^{\circ}C^{(3)}$ | | | 158 | 190 | μA | | | .9 | Cappi, canoni | Temperature extremes | T | | | 240 | , | | | SR | Slew rate | $A_V = 1$ , $V_O = 2 V$ to 8 $V_{PP}$ | Rising (10% to 90%) | | 2.6 | | V/µs | | | | | , , 5 | Falling (90% to 10%) | | 1.6 | | | | <sup>(1)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using Statistical Quality Control (SQC) method. <sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material. Positive current corresponds to current flowing into the device. The part is not short-circuit protected and is not recommended for operation with low resistive loads. Typical sourcing and sinking output current curves are provided in Typical Characteristics and should be consulted before designing for heavy loads. # DC Electrical Characteristics: 10 V (continued) Unless otherwise specified, all limits are specified for $T_A = 25^{\circ}C$ , $V^+ = 10$ V, $V^- = 0$ V, $V_O = V_{CM} = V^+/2$ , and $R_L > 1$ M $\Omega$ . | | PARAMETER | TEST CONDITIONS | MIN<br>(1) | TYP<br>(2) | MAX<br>(1) | UNIT | |----------------|------------------------------|-------------------------------------------------------|------------|------------|------------|--------------------| | GBW | Gain bandwidth product | | | 10 | | MHz | | e <sub>n</sub> | Input-referred voltage noise | f = 1 kHz | | 14 | | nV/√ <del>Hz</del> | | i <sub>n</sub> | Input-referred current noise | f = 1 kHz | | 0.15 | | pA/√Hz | | THD | Total harmonic distortion | $f = 1 \text{ kHz}, A_V = 2, R_L = 2 \text{ k}\Omega$ | | 0.002% | | | # TEXAS INSTRUMENTS ## 6.7 Typical Characteristics Unless otherwise specified, $T_A = 25^{\circ}C$ , $V^+ = 10 \text{ V}$ , $V^- = 0 \text{ V}$ , $V_{CM} = V_S/2$ . ## **Typical Characteristics (continued)** Unless otherwise specified, $T_A = 25^{\circ}C$ , $V^+ = 10 \text{ V}$ , $V^- = 0 \text{ V}$ , $V_{CM} = V_S/2$ . # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Unless otherwise specified, $T_A = 25$ °C, $V^+ = 10$ V, $V^- = 0$ V, $V_{CM} = V_S/2$ . Figure 13. Open-Loop Gain and Phase With Capacitive Load Figure 14. Open-Loop Gain and Phase With Capacitive Load Figure 15. Open-Loop Gain and Phase With Resistive Load Figure 16. Open-Loop Gain and Phase With Supply Voltage Figure 17. Input Referred Noise Voltage vs Frequency Figure 18. Close Loop Output Impedance vs Frequency ## **Typical Characteristics (continued)** Unless otherwise specified, $T_A = 25$ °C, $V^+ = 10$ V, $V^- = 0$ V, $V_{CM} = V_S/2$ . Figure 21. THD+N vs V<sub>OUT</sub> Figure 22. THD+N vs $V_{\rm OUT}$ Figure 23. Sourcing Current vs Supply Voltage Figure 24. Sinking Current vs Supply Voltage # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Unless otherwise specified, $T_A = 25^{\circ}C$ , $V^+ = 10 \text{ V}$ , $V^- = 0 \text{ V}$ , $V_{CM} = V_S/2$ . Figure 25. Sourcing Current vs $V_{\text{OUT}}$ Figure 26. Sinking Current vs $V_{\text{OUT}}$ Figure 27. Sourcing Current vs $V_{\text{OUT}}$ Figure 28. Large-Signal Transient Figure 29. Small-Signal Transient Response Figure 30. Small-Signal Transient Response ## **Typical Characteristics (continued)** Unless otherwise specified, $T_A = 25$ °C, $V^+ = 10$ V, $V^- = 0$ V, $V_{CM} = V_S/2$ . Figure 31. Output Swing High vs Supply Voltage Figure 33. Output Swing High vs Supply Voltage Figure 34. Output Swing Low and Supply Voltage Figure 35. Slew Rate vs Supply Voltage ## 7 Detailed Description #### 7.1 Overview The LMV641 is a wide-bandwidth, low-power operational amplifier with an extended power supply voltage range of 2.7 V to 12 V. The device is unity-gain stable with a 10 MHz of gain bandwidth product. Operating on a typical supply current of 138 $\mu$ A, it provides a PSRR of 105 dB, CMRR of 120 dB, V<sub>OS</sub> of 500 $\mu$ V, input referred voltage noise of 14 nV/ $\sqrt{\text{Hz}}$ , and a THD of 0.002%. This amplifier has a rail-to-rail output stage and a common mode input voltage which includes the negative supply. ## 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Low-Voltage and Low-Power Operation The LMV641 has performance guaranteed at supply voltages of 2.7 V and 10 V. It is ensured to be operational at all supply voltages between 2.7 V and 12 V. The LMV641 draws a low supply current of 138 µA. The LMV641 provides the low-voltage and low-power amplification, which is essential for portable applications. #### 7.3.2 Wide Bandwidth Despite drawing the very low supply current of 138 µA, the LMV641 manages to provide a wide unity gain bandwidth of 10 MHz. This is easily one of the best bandwidth to power ratios ever achieved, and allows this op amp to provide wideband amplification while using the minimum amount of power. This makes the LMV641 ideal for low power signal processing applications such as portable media players and other accessories. #### 7.3.3 Low Input Referred Noise The LMV641 provides a flatband input referred voltage noise density of 14 nV/Hz, which is significantly better than the noise performance expected from a low-power op amp. This op amp also feature exceptionally low 1/f noise, with a very low 1/f noise corner frequency of 4 Hz. Because of this the LMV641 is ideal for low-power applications which require decent noise performance, such as PDAs and portable sensors. #### 7.3.4 Ground Sensing and Rail-to-Rail Output The LMV641 has a rail-to-rail output stage, which provides the maximum possible output dynamic range. This is especially important for applications requiring a large output swing. The input common mode range of this part includes the negative supply rail which allows direct sensing at ground in a single supply operation. #### 7.3.5 Small Size The small footprint of the packages for the LMV641 saves space on printed-circuit boards, and enables the design of smaller and more compact electronic products. Long traces between the signal source and the op amp make the signal path susceptible to noise. By using a physically smaller package, these op amps can be placed closer to the signal source, reducing noise pickup and enhancing signal integrity. #### 7.4 Device Functional Modes #### 7.4.1 Stability of Op Amp Circuits If the phase margin of the LMV641 is plotted with respect to the capacitive load ( $C_L$ ) at its output, and if $C_L$ is increased beyond 100 pF then the phase margin reduces significantly. This is because the op amp is designed to provide the maximum bandwidth possible for a low supply current. Stabilizing the LMV641 for higher capacitive loads would have required either a drastic increase in supply current, or a large internal compensation capacitance, which would have reduced the bandwidth. Hence, if this device is to be used for driving higher capacitive loads, it will have to be externally compensated. Figure 36. Gain vs Frequency for an Op Amp An op amp, ideally, has a dominant pole close to DC which causes its gain to decay at the rate of 20 dB/decade with respect to frequency. If this rate of decay, also known as the rate of closure (ROC), remains the same until the op amp's unity gain bandwidth, then the op amp is stable. If, however, a large capacitance is added to the output of the op amp, it combines with the output impedance of the op amp to create another pole in its frequency response before its unity gain frequency (Figure 36). This increases the ROC to 40 dB/decade and causes instability. In such a case, a number of techniques can be used to restore stability to the circuit. The idea behind all these schemes is to modify the frequency response such that it can be restored to an ROC of 20 dB/decade, which ensures stability. #### 7.4.1.1 In The Loop Compensation Figure 37 illustrates a compensation technique, known as *in the loop* compensation, that employs an RC feedback circuit within the feedback loop to stabilize a non-inverting amplifier configuration. A small series resistance, $R_S$ , is used to isolate the amplifier output from the load capacitance, $C_L$ , and a small capacitance, $C_F$ , is inserted across the feedback resistor to bypass $C_L$ at higher frequencies. Figure 37. In the Loop Compensation ## **Device Functional Modes (continued)** The values for $R_S$ and $C_F$ are decided by ensuring that the zero attributed to $C_F$ lies at the same frequency as the pole attributed to $C_L$ . This ensures that the effect of the second pole on the transfer function is compensated for by the presence of the zero, and that the ROC is maintained at 20 dB/ decade. For the circuit shown in Figure 37 the values of $R_S$ and $C_F$ are given by Equation 1. Values of $R_S$ and $C_F$ required for maintaining stability for different values of $C_L$ , as well as the phase margins obtained, are shown in Table 1. $R_F$ and $R_{IN}$ are 10 k $\Omega$ , $R_L$ is 2 k $\Omega$ , while $R_{OUT}$ is 680 $\Omega$ . $$R_{S} = \frac{R_{OUT}R_{IN}}{R_{F}}$$ $$C_{F} = \left(\frac{R_{F} + 2R_{IN}}{R_{F}^{2}}\right)C_{L}R_{OUT}$$ (1) **Table 1. Loop Compensation Stability** | C <sub>L</sub> (nF) | R <sub>S</sub> (Ω) | C <sub>F</sub> (pF) | PHASE MARGIN (°) | |---------------------|--------------------|---------------------|------------------| | 0.5 | 680 | 10 | 17.4 | | 1 | 680 | 20 | 12.4 | | 1.5 | 680 | 30 | 10.1 | The LMV641 is capable of driving heavy capacitive loads of up to 1 nF without oscillating, however it is recommended to use compensation should the load exceed 1 nF. Using this methodology will reduce any excessive ringing and help maintain the phase margin for stability. The values of the compensation network tabulated above illustrate the phase margin degradation as a function of the capacitive load. Although this methodology provides circuit stability for any load capacitance, it does so at the price of bandwidth. The closed loop bandwidth of the circuit is now limited by $R_F$ and $C_F$ . #### 7.4.1.2 Compensation by External Resistor In some applications it is essential to drive a capacitive load without sacrificing bandwidth. In such a case, in the loop compensation is not viable. A simpler scheme for compensation is shown in Figure 38. A resistor, $R_{\rm ISO}$ , is placed in series between the load capacitance and the output. This introduces a zero in the circuit transfer function, which counteracts the effect of the pole formed by the load capacitance, and ensures stability. The value of $R_{\rm ISO}$ to be used should be decided depending on the size of $C_L$ and the level of performance desired. Values ranging from $5\Omega$ to $50\Omega$ are usually sufficient to ensure stability. A larger value of $R_{\rm ISO}$ will result in a system with less ringing and overshoot, but will also limit the output swing and the short circuit current of the circuit. Figure 38. Compensation by Isolation Resistor ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The LMV641 is a low-power, low noise, wide-bandwidth operational amplifier with an extended power supply voltage range of 2.7 V to 12 V. With 10 MHz of gain bandwidth, 14 nV/ $\sqrt{\text{Hz}}$ input referred noise, and supply current of 138 $\mu$ A, the LMV641 is well suited for portable applications that require precision while amplifying at high gains. #### 8.2 Typical Applications #### 8.2.1 High-Gain, Low-Power Inverting Amplifiers Copyright © 2016, Texas Instruments Incorporated Figure 39. High-Gain Inverting Amplifier ## 8.2.1.1 Design Requirements The wide unity-gain bandwidth allows these parts to provide large gain over a wide frequency range, while driving loads as low as 2 $k\Omega$ with less than 0.003% distortion. #### 8.2.1.2 Detailed Design Procedure Figure 39 is an inverting amplifier, with a 100-k $\Omega$ feedback resistor, R<sub>2</sub>, and a 1-k $\Omega$ input resistor, R<sub>1</sub>, and provides a gain of -100. With the LMV641, these circuits can provide gain of -100 with a -3-dB bandwidth of 120 kHz, for a quiescent current as low as 116 $\mu$ A. Coupling capacitors C<sub>C1</sub> and C<sub>C2</sub> can be added to isolate the circuit from DC voltages, while R<sub>B1</sub> and R<sub>B2</sub> provide DC biasing. A feedback capacitor C<sub>F</sub> can also be added to improve compensation. #### 8.2.1.3 Application Curve Figure 40. High Gain Inverting Amplifier Results ## 8.2.2 Anisotropic Magnetoresistive Sensor Copyright © 2016, Texas Instruments Incorporated Figure 41. A Battery-Operated System for Contact-Less Current Sensing Using an Anisotropic Magnetoresistive Sensor #### 8.2.2.1 Design Requirements The low operating current of the LMV641 makes it a good choice for battery-operated applications. Figure 41 shows two LMV641s in a portable application with a magnetic field sensor. The LMV641s condition the output from an anisotropic magnetoresistive (AMR) sensor. The sensor is arranged in the form of a Wheatstone bridge. This type of sensor can be used to accurately measure the current (either DC or AC) flowing in a wire by measuring the magnetic flux density, **B**, emanating from the wire. #### 8.2.2.2 Detailed Design Procedure In this circuit, the use of a 9-V alkaline battery exploits the LMV641's high voltage and low supply current for a low-power, portable-current-sensing application. The sensor converts an incident magnetic field (through the magnetic flux linkage) in the sensitive direction, to a balanced voltage output. The LMV641 can be used for moderate to high current sensing applications (from a few milliamps and up to 20 A) using a nearby external conductor providing the sensed magnetic field to the bridge. The circuit shows a Honeywell HMC1051Z used as a current sensor. Note that the circuit must be calibrated based on the final displacement of the sensed conductor relative to the measurement bridge. Typically, once the sensor has been oriented properly, with respect to the conductor to be measured, the conductor can be placed about one centimeter away from the bridge and have reasonable capability of measuring from tens of milliamperes to beyond 20 amperes. In Figure 41, U1 is configured as a single differential input amplifier. Its input impedance is relatively low, however, and requires that the source impedance of the sensor be considered in the gain calculations. Also, the asymmetrical loading on the bridge will produce a small offset voltage that can be cancelled out with the offset trim circuit shown in Figure 41. Figure 42 shows a typical magnetoresistive Wheatstone bridge and the Thevenin equivalent of its resistive elements. As we shall see, the Thevenin equivalent model of the sensor is useful in calculating the gain needed in the differential amplifier. Figure 42. Anisotropic Magnetoresistive Wheatstone Bridge Sensor, (a), and Thevenin Equivalent Circuit, (b) Using Thevenin's Theorem, the bridge can be reduced to two voltage sources with series resistances. $\Delta R$ is normally very small in comparison to R, thus the Thevenin equivalent resistance, commonly called the source resistance, can be taken to be R. When a bias voltage is applied between $V_{EXC}$ and ground, in the absence of a magnetic field, all of the resistances are considered equal. The voltage at Sig+ and Sig- is half $V_{EXC}$ , or 4.5 V, and Sig+ - Sig- = 0. Bridges are designed such that, when immersed in a magnetic field, opposite resistances in the bridge change by $\pm \Delta R$ with an amount proportional to the strength of the magnetic field. This causes the bridge's output differential voltage, to change from its half $V_{EXC}$ value. Thus Sig+ - Sig- = Vsig $\neq$ 0. With four active elements, the output voltage is: $$V_{SIG} = V_{EXC} x \frac{\Delta R}{R}$$ (2) Because $\Delta R$ is proportional to the field strength, $B_S$ , the amount of output voltage from the sensor is a function of sensor sensitivity, S. This expression can rewritten as , where $$V_{SIG} = V_{EXC} \cdot S \cdot B_{S}$$ where - S = material constant (nominally 1 mV/V/gauss) - B<sub>s</sub> = magnetic flux in gauss (3) A simplified schematic of a single op amp, differential amplifier is shown in Figure 43. The Thevenin equivalent circuit of the sensor can be used to calculate the gain of this amplifier. Figure 43. Differential Input Amplifier The Honeywell HMC1051Z AMR sensor has nominal 1-k $\Omega$ elements and a sensitivity of 1 mV/V/gauss and is being used with 9 V of excitation with a full scale magnetic field range of ±6 gauss. At full-scale, the resistors will have $\Delta R \approx 12 \Omega$ and 108 mV will be seen from Sig- to Sig+ (see Figure 44). Figure 44. Sensor Output with No Load Referring to the simplified diagram in Figure 43, and assuming that required full scale at the output of the amplifier is 2.5 V, a gain of 23.2 is needed for U1. It is clear from the Thevenin equivalent circuit in Figure 45 that a sensor Thevenin equivalent source resistance, $R_{THEV}$ , of 500 $\Omega$ will be in series with both the inverting and noninverting inputs of the LMV641. Therefore, the required gain is: $$A_{VCL} = \frac{R_4}{R_{THEV} + R_2} = 23.2 \tag{4}$$ Choosing $R_1 = R_2 = 24.5 \text{ k}\Omega$ , then $R_4$ will be approximately 580 k $\Omega$ . The actual values chosen will depend on the full-scale needs of the succeeding circuitry as well as bandwidth requirements. The values shown here provide a -3-dB bandwidth of approximately 431 kHz, and are found as follows. $$BW_{-3 dB} = \frac{GAIN-BANDWIDTH PRODUCT}{A_{VCI}} = \frac{10 \text{ MHz}}{23.2} = 431 \text{ kHz}$$ Figure 45. Thevenin Equivalent Showing Required Gain By choosing input resistor values for $R_1$ and $R_2$ that are four to ten times the bridge element resistance, the bridge is minimally loaded and the offset errors induced by the op amp stages are minimized. These resistors should have 1% tolerance, or better, for the best noise rejection and offset minimization. Referring once again to Figure 41, U2 is an additional gain stage with a thermistor element, $R_{TH}$ , in the feedback loop. It performs a temperature compensation function for the bridge so that it will have greater accuracy over a wide range of operational temperatures. With mangetoresistive sensors, temperature drift of the bridge sensitivity is negative and linear, and in the case of the sensor used here, is nominally -3000 PP/M. Thus the gain of U2 needs to increase proportionally with increasing temperature, suggesting a thermistor with a positive temperature coefficient. Selection of the temperature compensation resistor, $R_{TH}$ , depends on the additional gain required, on the thermistor chosen, and is dependent on the thermistor's %/°C shift in resistance. For best op amp compatibility, the thermistor resistance should be greater than 1000 $\Omega$ . $R_{TH}$ should also be much less than $R_A$ , the feedback resistor. Because the temperature coefficient of the AMR bridge is largely linear, $R_{TH}$ also needs to behave in a linear fashion with temperature, thus $R_A$ is placed in parallel with $R_{TH}$ , which acts to linearize the thermistor. #### 8.2.2.2.1 Gain Error and Bandwidth Consideration if Using an Analog to Digital Converter The bandwidth available from Figure 41 is dependent on the system closed loop gain required and the maximum gain-error allowed if driving an analog to digital converter (ADC). If the output from the sensor is intended to drive an ADC, the bandwidth will be considerably reduced from the closed-loop corner frequency. This is because the gain error of the pre-amplifier stage needs to be taken into account when calculating total error budget. Good practice dictates that the gain error of the amplifier be less than or equal to half LSB (preferably less in order to allow for other system errors that will eat up a portion of the available error budget) of the ADC. However, at the -3 dB corner frequency the gain error for any amplifier is 29.3%. In reality, the gain starts rolling off long before the -3 dB corner is reached. For example, if the amplifier is driving an 8-bit ADC, the minimum gain error allowed for half LSB would be approximately 0.2%. To achieve this gain error with the op amp, the maximum frequency of interest can be no higher than $$\sqrt{\frac{1}{\left(1 - \frac{1}{2^{n+1}}\right)^2}} - 1 \times f_{-3 \text{ dB}}$$ where n is the bit resolution of the ADC f<sub>-3 dB</sub> is the closed loop corner frequency. Given that the LMV641 has a GBW of 10 MHz, and is operating with a closed loop gain of 26.3, its closed loop bandwidth is 380 kHZ, therefore MAX FREQ = $$\sqrt{\frac{1}{1 - \frac{1}{2^{n+1}}}} - 1 = 0.062 \text{ x f}_{-3 \text{ dB}}$$ $$= 0.062 \text{ x } 380 \text{ kHz} = 23.56 \text{ kHz}$$ (6) which is the highest frequency that can be measured with required accuracy. #### 8.2.3 Voiceband Filter The majority of the energy of recognizable speech is within a band of frequencies between 200 Hz and 4 kHz. Therefore, it is beneficial to design circuits which transmit telephone signals that pass only certain frequencies and eliminate unwanted signals (noise) that could interfere with conversations and introduce error into control signals. The pass band of these circuits is defined as the ranges of frequencies that are passed. A telephone system voice frequency (VF) channel has a pass band of 0 Hz to 4 kHz. Specifically for human voices most of the energy content is found from 300 Hz to 3 kHz and any signal within this range is considered an in-band signal. Alternatively, any signal outside this range but within the VF channel is considered an out-of-band signal. To properly recover a voice signal in applications such as cellular phones, cordless phones, and voice pagers, a low power bandpass filter that is matched to the human voice spectrum can be implemented using an LMV641 op amp. Figure 46 shows a multi-feedback, multi-pole filter ( $2^{nd}$ order response) with a gain of $\neg 1$ . The lower 3 dB cutoff frequency which is set by the DC blocking capacitor $C_1$ and resistor $R_1$ is 60 Hz and the upper cutoff frequency is 3.5 kHz. The total current consumption is a mere 138 $\mu$ A. The LV641 is operating with a gain of -1, but the circuit is easily modified to add gain. The op amp is powered from a single supply, hence the need for offset (common-mode) adjustment of its output, which is set to $\frac{1}{2}$ V<sub>S</sub> via its non-inverting input. This filter is also useful in applications for battery operated talking toys and games. Figure 46. Low Power Voice In-Band Receive Filter for Battery-Powered Portable Use ## 9 Power Supply Recommendations For proper operation, the power supplies must be properly decoupled. For decoupling the supply lines, TI recommends that 10-nF capacitors be placed as close as possible to the op amp power supply pins. For single supply, place a capacitor between V+ and V- supply leads. For dual supplies, place one capacitor between V+ and ground, and one capacitor between V- and ground. ## 10 Layout ## 10.1 Layout Guidelines To properly bypass the power supply, several locations on a printed circuit board need to be considered. A 6.8 $\mu$ F or greater tantalum capacitor should be placed at the point where the power supply for the amplifier is introduced onto the board. Another 0.1- $\mu$ F ceramic capacitor should be placed as close as possible to the power supply pin of the amplifier. If the amplifier is operated in a single power supply, only the V+ pin needs to be bypassed with a 0.1- $\mu$ F capacitor. If the amplifier is operated in a dual power supply, both V+ and V- pins need to be bypassed. It is good practice to use a ground plane on a printed-circuit board to provide all components with a low-inductive ground connection. #### 10.2 Layout Example Figure 47. LMV641 Layout Example ## 11 デバイスおよびドキュメントのサポート ## 11.1 デバイス・サポート #### 11.1.1 開発サポート 開発サポートについては、以下を参照してください。 - LMV641 PSPICEモデル - TINA-TI SPICEベースのアナログ・シミュレーション・プログラム - DIP アダプタ評価モジュール - TIユニバーサル・オペアンプ評価モジュール - TI Filterproソフトウェア ## 11.2 ドキュメントのサポート #### 11.2.1 関連資料 関連資料については、以下を参照してください。 - 『ハンダ付けの絶対最大定格』(SNOA549) - AN-29 『ICオペアンプのFETと比較した入力電流の優位性』(SNOA-624) - AN-31 『オペアンプ回路コレクション』(SNLA-140) - AN-71 『LM-4250プログラマブル・オペアンプを使用するMicropower回路』(SNOA652) - AN-127 『LM143 モノリシック高電圧オペアンプのアプリケーション』(SNVA516) #### 11.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通 知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。 変更の 詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ## 11.4 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 静電気放電に関する注意事項 これらのデバイスは、限定的なESD(静電破壊)保護機能を内 蔵しています。保存時または取り扱い時は、MOSゲートに対す る静電破壊を防 ▲ 上するために、リード線同士をショートさせて おくか、デバイスを導電フォームに入れる必要があります。 ## 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバイスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | LMV641MA/NOPB | ACTIVE | SOIC | D | 8 | 95 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMV64<br>1MA | Samples | | LMV641MAE/NOPB | ACTIVE | SOIC | D | 8 | 250 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMV64<br>1MA | Samples | | LMV641MAX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMV64<br>1MA | Samples | | LMV641MF/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS & Green | SN | Level-1-260C-UNLIM | | AB9A | Samples | | LMV641MFE/NOPB | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | SN | Level-1-260C-UNLIM | | AB9A | Samples | | LMV641MFX/NOPB | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | | AB9A | Samples | | LMV641MG/NOPB | ACTIVE | SC70 | DCK | 5 | 1000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | A99 | Samples | | LMV641MGE/NOPB | ACTIVE | SC70 | DCK | 5 | 250 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | A99 | Samples | | LMV641MGX/NOPB | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | A99 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMV641MAE/NOPB | SOIC | D | 8 | 250 | 178.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMV641MAX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMV641MF/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LMV641MFE/NOPB | SOT-23 | DBV | 5 | 250 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LMV641MFX/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LMV641MG/NOPB | SC70 | DCK | 5 | 1000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LMV641MGE/NOPB | SC70 | DCK | 5 | 250 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LMV641MGX/NOPB | SC70 | DCK | 5 | 3000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 5-Jan-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMV641MAE/NOPB | SOIC | D | 8 | 250 | 208.0 | 191.0 | 35.0 | | LMV641MAX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LMV641MF/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 | | LMV641MFE/NOPB | SOT-23 | DBV | 5 | 250 | 208.0 | 191.0 | 35.0 | | LMV641MFX/NOPB | SOT-23 | DBV | 5 | 3000 | 208.0 | 191.0 | 35.0 | | LMV641MG/NOPB | SC70 | DCK | 5 | 1000 | 208.0 | 191.0 | 35.0 | | LMV641MGE/NOPB | SC70 | DCK | 5 | 250 | 208.0 | 191.0 | 35.0 | | LMV641MGX/NOPB | SC70 | DCK | 5 | 3000 | 208.0 | 191.0 | 35.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | LMV641MA/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated