参考資料 **OPA365, OPA2365** JAJS180G - MAY 2006 - REVISED MAY 2023 # OPAx365 50MHz、ゼロ・クロスオーバー、低歪み、高 CMRR、RRI/O、単一電 源オペアンプ # 1 特長 - ゲイン帯域幅:50MHz - ゼロ・クロスオーバー歪みトポロジ: - 優れた THD+N:0.0004% - CMRR: 100dB (最小値) - レール・ツー・レール入出力 - 電源レールを 100mV 超える入力 - 低ノイズ:100kHz 時に 4.5nV/√Hz - スルーレート:25V/µs - 高速セトリング:0.3µs で 0.01% - 精度: - 低オフセット:100µV - 低い入力バイアス電流:0.2pA - 2.2V~5.5V で動作 # 2 アプリケーション - シグナル・コンディショニング - データ・アクイジション - プロセス制御 - アクティブ・フィルタ - 試験用機器 - オーディオ - 広帯域アンプ # 3 概要 OPA365 および OPA2365 (OPAx365) は、ゼロ・クロスオ ーバー・シリーズのレール・ツー・レール、高性能、CMOS オペアンプであり、非常に低電圧の単一電源アプリケーシ ョン用に最適化されています。レール・ツー・レール入出 力、低ノイズ (4.5nV/\Hz)、高速動作 (50MHz のゲイン帯 域幅) から、これらのデバイスはサンプリング A/D コンバー タ (ADC) を駆動するために理想的です。アプリケーション としては、オーディオ、信号コンディショニング、センサ・ア ンプなどが挙げられます。 特別な長所として、同相除去率 (CMRR) が非常に優れて いること、入力ステージにクロスオーバー歪みがないこと、 入力インピーダンスが高いこと、レール・ツー・レール入出 力のスイングが挙げられます。入力同相範囲には、負と正 の電源の両方が含まれています。出力電圧のスイングは、 レールから 10mV の範囲内です。 OPA365 (シングル・バージョン) は超小型 SOT23-5 (SOT-5) および SOIC-8 パッケージで供給されます。 OPA2365 (デュアル・バージョン) は、SOIC-8 パッケージ で供給されます。 すべてのバージョンは、-40°C~+125°C での動作が規定されています。シングル・バージョンとデュ アル・バージョンは同じ仕様で、設計の柔軟性を最大限に 高めます。 #### 製品情報 | THE REAL PROPERTY OF THE PERTY | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|--|--|--|--| | 部品番号 | チャネル数 | パッケージ <sup>(1)</sup> | | | | | | OPA365 | シンゲル | D (SOIC, 8) | | | | | | | | DBV (SOT-23、5) | | | | | | OPA2365 | デュアル | D (SOIC, 8) | | | | | 利用可能なすべてのパッケージについては、このデータシートの (1) 末尾にある注文情報を参照してください。 Copyright © 2016, Texas Instruments Incorporated 高速セトリング・ピーク検出器 # **Table of Contents** | 1 特長 | 1 8.4 Device Functional Modes | 16 | |---------------------------------------------------------------|-------------------------------|----------------------------------------| | 2アプリケーション | | | | 3 概要 | | | | 4 Revision History | | | | 5 Device Comparison Table | | | | 6 Pin Configuration and Functions | | <mark>2</mark> | | 7 Specifications | | 2 | | 7.1 Absolute Maximum Ratings | | <mark>2</mark> 3 | | 7.2 ESD Ratings | | 23 | | 7.3 Recommended Operating Conditions | | | | 7.4 Thermal Information: OPA365 | | 24 | | 7.5 Thermal Information: OPA2365 | •••••• | | | 7.6 Electrical Characteristics. | | | | 7.7 Typical Characteristics | | | | 8 Detailed Description | | | | 8.1 Overview | | | | 8.2 Functional Block Diagram | | 24 | | 8.3 Feature Description | | | | <b>4 Revision History</b><br>資料番号末尾の英字は改訂を表しています。その改 | x訂履歴は英語版に準じています。 | | | Changes from Revision F (April 2020) to Revis | sion G (May 2023) | Page | | • ドキュメント全体にわたって表、図、相互参照の採 | 『番方法を更新 | ······································ | | <ul> <li>Added new row for TLVx365 in Device Compa</li> </ul> | arison Table | 3 | | Changes from Revision E (August 2016) to Re | evision F (April 2020) | Page | | Added Device Comparison Table | | | | Changes from Revision D (June 2009) to Revision | sion E (August 2016) | Page | | <ul><li>「EQD 完故」 (操能説明」 やかいい 「デバイン」</li></ul> | スの機能エード」セケション「アプリケーションと宝装」セク | ペンコン 「電 | # **5 Device Comparison Table** | DEVICE | INPUT TYPE | OFFSET<br>DRIFT,<br>TYPICAL<br>(μV/°C) | MINIMUM GAIN<br>STABLE | I <sub>Q</sub> /CHANNEL,<br>TYPICAL (mA) | GAIN<br>BANDWIDTH<br>(MHz) | SLEW RATE<br>(V/µs) | VOLTAGE<br>NOISE (nV/√Hz) | |---------|------------|----------------------------------------|------------------------|------------------------------------------|----------------------------|---------------------|---------------------------| | OPAx365 | CMOS | 1 | 1 V/V | 4.6 | 50 | 25 | 4.5 | | TLVx365 | CMOS | 0.4 | 1 V/V | 4.6 | 50 | 27 | 4.5 | | OPAx607 | CMOS | 0.3 | 6 V/V | 0.9 | 50 | 24 | 3.8 | | OPAx837 | Bipolar | 0.4 | 1 V/V | 0.6 | 50 | 105 | 4.7 | # **6 Pin Configuration and Functions** 図 6-1. OPA365: DBV Package, 5-Pin SOT-23 (Top View) (1) NC denotes no internal connection. 図 6-2. OPA365: D Package, 8-Pin SOIC (Top View) # **Pin Functions: OPA365** | | PIN | | TYPE | DESCRIPTION | | |------------------|---------|-----|--------|-----------------------------------------------|--| | NAME | SOIC | SOT | ITPE | DESCRIPTION | | | -IN | 2 | 4 | Input | Input Negative (inverting) input | | | +IN | 3 | 3 | Input | Positive (noninverting) input | | | NC | 1, 5, 8 | _ | _ | No internal connection (can be left floating) | | | V- | 4 | 2 | _ | Negative (lowest) power supply | | | V+ | 7 | 5 | _ | Positive (highest) power supply | | | V <sub>OUT</sub> | 6 | 1 | Output | Output | | 図 6-3. OPA2365: D Package, 8-Pin SOIC (Top View) ## Pin Functions: OPA2365 | PIN | | TYPE | DESCRIPTION | | | |--------------------|-----|--------|-------------------------------------------------|--|--| | NAME | NO. | IIFE | DESCRIPTION | | | | −IN A | 2 | Input | Negative (inverting) input signal, channel A | | | | +IN A | 3 | Input | Positive (noninverting) input signal, channel A | | | | –IN B | 6 | Input | Negative (inverting) input signal, channel B | | | | +IN B | 5 | Input | Positive (noninverting) input signal, channel B | | | | V- | 4 | _ | Negative (lowest) power supply | | | | V+ | 8 | _ | Positive (highest) power supply | | | | V <sub>OUT</sub> A | 1 | Output | Output, channel A | | | | V <sub>OUT</sub> B | 7 | Output | Output, channel B | | | # 7 Specifications # 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted).(1) | | | MIN | MAX | UNIT | |-------------|------------------------------------------------|------------------------------------------------------------------------------------------------|-------|------| | Voltage | Supply voltage | | 5.5 | V | | voltage | Signal input terminals, voltage <sup>(2)</sup> | | V | | | Current | Signal input terminals, current <sup>(2)</sup> | 5.5 als, voltage <sup>(2)</sup> -0.5 0.5 als, current <sup>(2)</sup> -10 10 Continuous -40 150 | mA | | | Current | Output short-circuit <sup>(3)</sup> | Conti | nuous | | | | Operating, T <sub>A</sub> | -40 | 150 | °C | | Temperature | Junction, T <sub>J</sub> | | 150 | °C | | | Storage, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less. - (3) Short-circuit to ground, one amplifier per package. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | | | | Machine model | ±400 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted). | | MIN | NOM MAX | UNIT | |-----------------------------------|-----|---------|------| | Power supply voltage, (V+) – (V–) | 2.2 | 5.5 | V | | Specified temperature | -40 | +125 | °C | | Operating temperature | -40 | +150 | °C | #### 7.4 Thermal Information: OPA365 | | | OPA | \365 | | |-----------------------|----------------------------------------------|--------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | D (SOIC) | UNIT | | | | 5 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 206.9 | 140.1 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 69.4 | 89.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 34.2 | 80.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.8 | 28.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 33.9 | 80.1 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.5 Thermal Information: OPA2365 | | | OPA2365 | | |-----------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 115.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 60.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 56.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 9.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 56.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.6 Electrical Characteristics at $T_A = 25^{\circ}$ C, $R_L = 10 \text{ k}\Omega$ connected to $V_S/2$ , $V_{CM} = V_S/2$ , and $V_{OUT} = V_S/2$ (unless otherwise noted) | | PARAMETE | R | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------|------------|-----------|---------------|--------------------| | OFFSET | VOLTAGE | | | | | | | | Vos | Input offset voltage | | | | 100 | 200 | μV | | dV <sub>OS</sub> /dT | Input offset voltage v | ersus drift | At T <sub>A</sub> = -40°C to +125°C | | 1 | | μV/°C | | PSRR | Input offset voltage v | ersus power | $V_S = 2.2 \text{ V to } 5.5 \text{ V},$<br>at $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 10 | | μV/V | | | Channel separation, | DC | | | 0.2 | | μV/V | | INPUT BI | AS CURRENT | | | | | | | | | | | | | ±0.2 | ±10 | pА | | I <sub>B</sub> | Input bias current | Over temperature | At T <sub>A</sub> = -40°C to +125°C | See | セクション 7.7 | • | | | Ios | Input offset current | | | | ±0.2 | ±10 | pА | | NOISE | | | | | | | | | e <sub>n</sub> | Input voltage noise | | f = 0.1 Hz to 10 Hz | | 5 | | μV <sub>PP</sub> | | e <sub>n</sub> | Input voltage noise of | density | f = 100 kHz | | 4.5 | | nV/√ <del>Hz</del> | | in | Input current noise d | lensity | f = 10 kHz | | 4 | | fA/√ <del>Hz</del> | | INPUT V | OLTAGE RANGE | | | | | | | | V <sub>CM</sub> | Common-mode volta | age range | | (V-) - 0.1 | | (V+) +<br>0.1 | V | | CMRR | Common-mode reject | ction ratio | $(V-) - 0.1 \text{ V} \le V_{CM} \le (V+) + 0.1 \text{ V},$<br>at $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | 100 | 120 | | dB | | INPUT C | APACITANCE | | | | | | | | | Differential | | | | 6 | | pF | | | Common-mode | | | | 2 | | pF | | OPEN-LC | OOP GAIN | | | 1 | | | | | | | | $R_L = 10 \text{ k}\Omega$ ,<br>$100 \text{ mV} < V_O < (V+) - 100 \text{ mV}$ ,<br>at $T_A = -40^{\circ}\text{C}$ to +125°C | 100 | 120 | | | | A <sub>OL</sub> | Open-loop voltage g | ain | $R_L = 600 \Omega$ , 200 mV < $V_O$ < (V+) – 200 mV | 100 | 120 | | dB | | | | | $R_L = 600 \Omega$ ,<br>$200 \text{ mV} < V_O < (V+) - 200 \text{ mV}$ ,<br>at $T_A = -40^{\circ}\text{C}$ to +125°C | 94 | | | | # 7.6 Electrical Characteristics (continued) at $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ connected to $V_S/2$ , $V_{CM}$ = $V_S/2$ , and $V_{OUT}$ = $V_S/2$ (unless otherwise noted) | | PARAMETE | R | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------|----------------------------------------|------------------|----------------------------------------------------------------------------------------------|---------------|-----|------| | FREQUE | ENCY RESPONSE | | | | ' | | | GBW | Gain-bandwidth product | | V <sub>S</sub> = 5 V | 50 | | MHz | | SR | Slew rate | | V <sub>S</sub> = 5 V, G = 1 | 25 | | V/µs | | <b>t</b> _ | Cattling time | 0.1% | V <sub>S</sub> = 5 V, 4-V step, G = +1 | 200 | | | | t <sub>S</sub> | Settling time | 0.01% | V <sub>S</sub> = 5 V, 4-V step, G = +1 | 300 | | ns | | | Overload recovery ti | me | V <sub>S</sub> = 5 V, V <sub>IN</sub> × Gain > V <sub>S</sub> | < 0.1 | | μs | | THD+N | Initial narmonic distortion + noise(1) | | $V_S = 5 \text{ V}, R_L = 600 \Omega, V_O = 4 V_{PP},$<br>G = 1, f = 1 kHz | 0.0004% | | | | OUTPUT | г | | · | | 1 | | | | | | $R_L = 10 \text{ k}\Omega, V_S = 5.5 \text{ V},$<br>at $T_A = -40^{\circ}\text{C}$ to +125°C | 10 | 20 | mV | | I <sub>SC</sub> | Short-circuit current | | | ±65 | | mA | | C <sub>L</sub> | Capacitive load drive | Э | | See セクション 7.7 | | | | | Open-loop output im | pedance | f = 1 MHz, I <sub>O</sub> = 0 mA | 30 | | Ω | | POWER | SUPPLY | | | | | | | Vs | Specified voltage range | | | 2.2 | 5.5 | V | | ı | Quiescent current | | I <sub>O</sub> = 0 mA | 4.6 | 5 | mΛ | | IQ | per amplifier | Over temperature | At $T_A = -40^{\circ}$ C to +125°C | | | mA | <sup>(1) 3</sup>rd-order filter; bandwidth 80 kHz at −3 dB. # 7.7 Typical Characteristics at $T_A = 25$ °C, $V_S = 5$ V, and $C_L = 0$ pF (unless otherwise noted) 図 7-1. Open-Loop Gain and Phase vs Frequency 図 7-3. Offset Voltage Production Distribution ☑ 7-4. Offset Voltage Drift Production Distribution 図 7-5. Input Bias Current vs Temperature 🛛 7-6. Input Bias Current vs Common-Mode Voltage # 7.7 Typical Characteristics (continued) at $T_A$ = 25°C, $V_S$ = 5 V, and $C_L$ = 0 pF (unless otherwise noted) # 7.7 Typical Characteristics (continued) at $T_A = 25$ °C, $V_S = 5$ V, and $C_L = 0$ pF (unless otherwise noted) # 7.7 Typical Characteristics (continued) at $T_A$ = 25°C, $V_S$ = 5 V, and $C_L$ = 0 pF (unless otherwise noted) # **8 Detailed Description** # 8.1 Overview The OPAx365 series of operational amplifiers feature rail-to-rail, high performance that make these devices an excellent choice for driving ADCs. Other typical applications include signal conditioning, cell phone power amplifier control loops, audio, and sensor amplification. The OPAx365 is a wideband amplifier that can be operated with either a single supply or dual supplies. Furthermore, the OPA365 amplifier parameters are fully specified from 2.2 V to 5.5 V. Many of the specifications apply from -40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in セクション 7.7. # 8.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated # 8.3 Feature Description #### 8.3.1 Rail-to-Rail Input The OPAx365 product family features true rail-to-rail input operation, with supply voltages as low as $\pm 1.1 \text{ V}$ (2.2 V). A unique zerø-crossover input topology eliminates the input offset transition region typical of many rail-to-rail, complementary stage operational amplifiers. This topology also allows the OPAx365 to provide excdellent common-mode performance over the entire input range, which extends 100 mV beyond both power-supply rails, as shown in $\boxtimes$ 8-1. When driving ADCs, the highly linear V<sub>CM</sub> range of the OPAx365 makes sure that the op amp or ADC system linearity performance is not compromised. 図 8-1. OPA365 Linear Offset Over the Entire Common-Mode Range For a simplified schematic illustrating the rail-to-rail input circuitry, see セクション 8.2. #### 8.3.2 Input and ESD Protection 図 8-2. Input Current Protection #### 8.3.3 Capacitive Loads The OPAx365 can be used in applications where driving a capacitive load is required. As with all op amps, there can be specific instances where the OPAx365 become unstable, leading to oscillation. The particular op-amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation. An op amp in the unity-gain (+1 – V/V) buffer configuration and driving a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the op amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. When operating in the unity-gain configuration, the OPAx365 remain stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ( $C_L > 1 \mu F$ ) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains; see also $\boxtimes$ 7-15. $\boxtimes$ 8-3 shows one technique to increase the capacitive load drive capability of the amplifier operating in unity gain is to insert a small resistor, typically 10 $\Omega$ to 20 $\Omega$ , in series with the output. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. A possible problem with this technique is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing. The error contributed by the voltage divider is sometimes insignificant. For instance, with a load resistance, R<sub>L</sub> = 10 kΩ, and R<sub>S</sub> = 20 $\Omega$ , the gain error is only about 0.2%. However, when R<sub>L</sub> is decreased to 600 $\Omega$ , which the OPAx365 are able to drive, the error increases to 7.5%. Copyright © 2016, Texas Instruments Incorporated 図 8-3. Improving Capacitive Load Drive Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.3.4 Achieving an Output Level of Zero Volts (0 V) Certain single-supply applications require the op amp output to swing from 0 V to a positive full-scale voltage and have high accuracy. An example is an op amp employed to drive a single-supply ADC having an input range from 0 V to 5 V. Rail-to-rail output amplifiers with very light output loading can achieve an output level within millivolts of 0 V (or $\pm$ V<sub>S</sub> at the high end), but not 0 V. Furthermore, the deviation from 0 V only becomes greater as the load current required increases. This increased deviation is a result of limitations of the CMOS output stage. When a pulldown resistor is connected from the amplifier output to a negative voltage source, the OPAx365 can achieve an output level of 0 V, and even a few millivolts below 0 V. Below this limit, nonlinearity and limiting conditions become evident. $\boxtimes$ 8-4 illustrates a circuit using this technique. A pulldown current of approximately 500 $\mu$ A is required when the OPAx365 is connected as a unity-gain buffer. A practical termination voltage ( $V_{NEG}$ ) is -5 V, but other convenient negative voltages also can be used. Pulldown resistor $R_L$ is calculated from $R_L = [(V_O - V_{NEG}) / (500 \ \mu\text{A})]$ . Using a minimum output voltage ( $V_O$ ) of 0 V, $R_L = [0 \text{ V} - (-5 \text{ V})] / (500 \text{ µA})] = 10 \text{ k}\Omega$ . Keep in mind that lower termination voltages result in smaller pulldown resistors that load the output during positive output voltage excursions. 注 This technique does not work with all op amps; apply only to op amps such as the OPAx365 that have been specifically designed to operate in this manner. Also, operating the OPAx365 output at 0 V changes the output-stage operating conditions, resulting in somewhat lower open-loop gain and bandwidth. Keep these precautions in mind when driving a capacitive load because these conditions can affect circuit transient response and stability. Copyright © 2016, Texas Instruments Incorporated 図 8-4. Swing-to-Ground #### 8.3.5 Active Filtering The OPAx365 are an excellent choice for active filter applications requiring a wide bandwidth, fast slew rate, low-noise, single-supply operational amplifier. ☑ 8-5 shows a 500-kHz, second-order, low-pass filter using the multiple-feedback (MFB) topology. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, rolloff is −40 dB/dec. The Butterworth response is great for applications requiring predictable gain characteristics such as the antialiasing filter used ahead of an ADC. 図 8-5. Second-Order Butterworth, 500-kHz Low-Pass Filter One point to observe when considering the MFB filter is that the output is inverted, relative to the input. If this inversion is not required, or not desired, a noninverting output can be achieved through one of these options: - · Add an inverting amplifier. - · Add an additional second-order MFB stage. - Use a noninverting filter topology such as Sallen-Key. The Sallen-Key topology is shown in $\boxtimes$ 8-6. 図 8-6. Configured as a Three-Pole, 20-kHz, Sallen-Key Filter #### 8.4 Device Functional Modes The OPA365 family has a single functional mode and are operational when the power-supply voltage is greater than 2.2 V ( $\pm 1.1$ V). The maximum power supply voltage for the OPA365 family is 5.5 V ( $\pm 2.75$ V). Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 9.1 Application Information #### 9.1.1 Basic Amplifier Configurations As with other single-supply op amps, the OPAx365 can be operated with either a single supply or dual supplies. $\footnote{I}$ 9-1 shows a typical dual-supply connection, which is accompanied by a single-supply connection. The OPAx365 are configured as a basic inverting amplifier with a gain of -10 V/V. The dual-supply connection has an output voltage centered on zero, while the single-supply connection has an output centered on the common-mode voltage $V_{CM}$ . For the circuit shown, this voltage is 1.5 V, but can be any value within the common-mode input voltage range. The OPAx365 $V_{CM}$ range extends 100 mV beyond the power-supply rails. 図 9-1. Basic Circuit Connections $\boxtimes$ 9-2 shows a single-supply, electret microphone application where $V_{CM}$ is provided by a resistive divider. The divider also provides the bias voltage for the electret element. 図 9-2. Microphone Preamplifier Product Folder Links: OPA365 OPA2365 Copyright © 2016, Texas Instruments Incorporated # 9.2 Typical Application Low-pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The OPAx365 are designed to construct high-speed, high-precision active filters. 9-3 illustrates a second-order low-pass filter commonly encountered in signal processing applications. copyright of zoro, roxae metallione most porate ☑ 9-3. Second-Order Low-Pass Filter # 9.2.1 Design Requirements Use the following parameters for this design example: - Gain = 5 V/V (inverting gain) - Low-pass cutoff frequency = 25 kHz - · Second-order Chebyshev filter response with 3-dB gain peaking in the passband #### 9.2.2 Detailed Design Procedure The infinite-gain multiple-feedback circuit for a low-pass network function is shown in $\boxtimes$ 9-3. Use $\not\equiv$ 1 to calculate the voltage transfer function. $$\frac{Output}{Input}(s) = \frac{-1/R_1R_3C_2C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3R_4C_2C_5} \tag{1}$$ This circuit produces a signal inversion. For this circuit, the gain at dc and the low-pass cutoff frequency are calculated using $\pm 2$ . Gain = $$\frac{R_4}{R_1}$$ $f_C = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$ (2) Software tools are readily available to simplify filter design. The filter design tool is a simple, powerful, and easy-to-use active filter design program. The filter design tool allows the user to create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners. #### 9.2.3 Application Curve 図 9-4. OPA365 Second-Order 25 kHz, Chebyshev, Low-Pass Filter ### 9.3 System Examples #### 9.3.1 Driving an Analog-to-Digital Converter Very wide common-mode input range, rail-to-rail input and output voltage capability, and high speed make the OPAx365 excellent drivers for modern ADCs. Also, because the OPAx365 are free of the input offset transition characteristics inherent to some rail-to-rail CMOS op amps, these devices provide low THD and excellent linearity throughout the input voltage swing range. - (1) Suggested value; can require adjustment based on specific application. - (2) Single-supply applications lose a small number of ADC codes near ground due to op amp output swing limitations. If a negative power supply is available, this simple circuit creates a -0.3-V supply to allow output swing to true ground potential. 図 9-5. Driving the ADS8326 Product Folder Links: OPA365 OPA2365 One method to drive an ADC that negates the need for an output swing down to 0 V uses a slightly compressed ADC full-scale input range (FSR). For example, $\boxtimes$ 9-6 shows that the 16-bit ADS8361 has a maximum FSR of 0 V to 5 V when powered by a 5-V supply and V<sub>REF</sub> of 2.5 V. The idea is to match the ADC input range with the op-amp full-linear output-swing range; for example, an output range of 0.1 V to 4.9 V. The reference output from the ADS8361 ADC is divided down from 2.5 V to 2.4 V using a resistive divider. The ADC FSR then becomes 4.8 V<sub>PP</sub> centered on a common-mode voltage of 2.5 V. Current from the ADS8361 reference pin is limited to approximately ±10 $\mu$ A. Here, 5 $\mu$ A is used to bias the divider. The resistors must be precise to maintain the ADC gain accuracy. An additional benefit of this method is the elimination of the negative supply voltage; these devices require no additional power-supply current. 図 9-6. Driving the ADS8361 A resistor-capacitor (RC) network, consisting of $R_1$ and $C_1$ , is included between the op amp and the ADS8361. The RC network not only provides a high-frequency filter function, but more importantly serves as a charge reservoir used for charging the converter internal hold capacitance. This capability maintains the op-amp output linearity as the ADC input characteristics change throughout the conversion cycle. Depending on the particular application and ADC, some optimization of the $R_1$ and $C_1$ values can be required for best transient performance. ☑ 9-7 illustrates the OPA2365 dual op amp providing signal conditioning within an ADS1258 bridge sensor circuit. The OPA2365 is connected as a differential-in and differential-out amplifier after the ADS1258 16:1 multiplexer. The voltage gain for this stage is approximately 10 V/V. Driving the ADS1258 internal ADC in differential mode, rather than in a single-ended mode, exploits the full linearity performance capability of the converter. For best common-mode rejection, the two R₂ resistors must be closely matched. Note that in $\boxtimes$ 9-7, the amplifiers, bridges, ADS1258, and internal reference are powered by the same single 5-V supply. This ratiometric connection helps cancel excitation voltage drift effects and noise. For best performance, the 5-V supply must be as free as possible from noise and transients. When the ADS1258 data rate is set to maximum and the chop feature is enabled, this circuit yields 12 bits of noise-free resolution with a 50-mV full-scale input. The chop feature is used to reduce the ADS1258 offset and offset drift to very low levels. A 2.2-nF capacitor is required across the ADC inputs to bypass the sampling currents. The $47-\Omega$ resistors provide isolation for the OPA2365 outputs from the relatively large, 2.2-nF capacitive load. Copyright © 2016, Texas Instruments Incorporated ☑ 9-7. Conditioning Input Signals to the ADS1258 on a Single Supply #### 9.4 Power Supply Recommendations The OPAx365 family is specified for operation from 2.2 V to 5.5 V (±1.1 V to ±2.75 V); many specifications apply from -40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in セクション 7.7. ### 9.5 Layout #### 9.5.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - The OPAx365 are capable of high-output current (in excess of 65 mA). Applications with low-impedance loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors such as 1-µF solid tantalum capacitors can improve dynamic performance in these applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. As 🗵 9-8 shows, keep RF and RG close to the inverting input to minimize parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. - · For best performance, clean the PCB following board assembly. - Any precision integrated circuit can experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances. #### 9.5.2 Layout Example 図 9-8. Layout Recommendation 図 9-9. Schematic Representation Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 10 Device and Documentation Support ## 10.1 Device Support ### 10.1.1 Development Support ### 10.1.1.1 PSpice® for TI PSpice® for TI は、アナログ回路の性能評価に役立つ設計およびシミュレーション環境です。レイアウトと製造に移る前に、サブシステムの設計とプロトタイプ・ソリューションを作成することで、開発コストを削減し、市場投入までの期間を短縮できます。 #### 10.1.1.2 TINA-TI™ シミュレーション・ソフトウェア (無償ダウンロード) TINA-TI™ シミュレーション・ソフトウェアは、SPICE エンジンをベースにした単純かつ強力な、使いやすい回路シミュレーション・プログラムです。TINA-TI シミュレーション・ソフトウェアは、TINA™ ソフトウェアのすべての機能を持つ無償バージョンで、パッシブ・モデルとアクティブ・モデルに加えて、マクロモデルのライブラリがプリロードされています。TINA-TI シミュレーション・ソフトウェアには、SPICE の標準的な DC 解析、過渡解析、周波数ドメイン解析などの全機能に加え、追加の設計機能が搭載されています。 TINA-TI シミュレーション・ソフトウェアは設計ツールとシミュレーション Web ページから無料でダウンロードでき、ユーザーが結果をさまざまな方法でフォーマットできる、広範な後処理機能を備えています。仮想計測器により、入力波形を選択し、回路ノード、電圧、および波形をプローブして、動的なクイック・スタート・ツールを作成できます。 注 これらのファイルを使用するには、TINA ソフトウェアまたは TINA-TI ソフトウェアがインストールされている必要があります。 TINA-TI™ ソフトウェア・フォルダから、無償の TINA-TI シミュレーション・ソフトウェアをダウンロードしてください。 ## 10.1.1.3 DIP アダプタ評価基板 DIP アダプタ評価基板は、オペアンプの迅速なプロトタイプ製作とテストを可能にする評価基板です。小型の表面実装デバイスとのインターフェイスを迅速、容易、低コストで実現します。付属の Samtec 端子ストリップか、直接配線により既存の回路へサポートされているオペアンプを接続します。DIP アダプタ評価基板キットは、以下の業界標準パッケージをサポートしています。D または U (SOIC-8)、PW (TSSOP-8)、DGK (VSSOP-8)、DBV (SOT-23-6、SOT-23-5、およびSOT-23-3)、DCK (SC70-6 およびSC70-5)、およびDRL (SOT563-6)。 ### 10.1.1.4 DIYAMP-EVM DIYAMP-EVM は、実際のアンプ回路を提供する独自の評価基板 (EVM) であり、設計コンセプトの迅速な評価とシミュレーションの検証を実現します。この評価基板は、3 つの業界標準パッケージ (SC70、SOT23、SOIC) で供給されており、シングル / デュアル電源向けに、アンプ、フィルタ、安定性補償、コンパレータの各構成など、12 の一般的なアンプ構成が可能です。 #### 10.1.1.5 TI のリファレンス・デザイン TI のリファレンス・デザインは、TI の高精度アナログ・アプリケーション専門家により作成されたアナログ・ソリューションです。TI のリファレンス・デザインは、動作原理、部品の選択、シミュレーション、完全な PCB 回路図およびレイアウト、部品表、測定済みの性能を提供します。TI のリファレンス・デザインは、http://www.ti.com/ww/en/analog/precision-designs/からオンラインで入手できます。 #### 10.1.1.6 フィルタ設計ツール フィルタ設計ツールは単純で強力な、使いやすいアクティブ・フィルタ設計プログラムです。フィルタ設計ツールを使用すると、TI のベンダ・パートナーからの TI 製オペアンプやパッシブ・コンポーネントを使用して、最適なフィルタ設計を作成できます。 フィルタ設計ツールは、設計ツールとシミュレーション Web ページから Web 対応ツールとして利用でき、包括的な複数段アクティブ・フィルタ・ソリューションをわずか数分で設計、最適化、シミュレーションできます。 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 23 ### **10.2 Documentation Support** #### 10.2.1 Related Documentation The following documents are relevant to using the OPAx365, and recommended for reference. All are available for download at <a href="https://www.ti.com">www.ti.com</a> unless otherwise noted. - Texas Instruments, FilterPro™ MFB and Sallen-Key Low-Pass Filter Design Program User Guide - Texas Instruments, Low Power Input and Reference Driver Circuit for ADS8318 and ADS8319 application report - Texas Instruments, Op Amp Performance Analysis application bulletin - Texas Instruments, Single-Supply Operation of Operational Amplifiers application bulletin - Texas Instruments, The Best of Baker's Best Amplifiers eBook ### 10.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 10.5 Trademarks TINA-TI™ and TI E2E™ are trademarks of Texas Instruments. TINA™ is a trademark of DesignSoft, Inc. PSpice® is a registered trademark of Cadence Design Systems, Inc. すべての商標は、それぞれの所有者に帰属します。 #### 10.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated www.ti.com 22-May-2023 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | OPA2365AID | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O2365A | Samples | | OPA2365AIDG4 | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O2365A | Samples | | OPA2365AIDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O2365A | Samples | | OPA2365AIDRG4 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O2365A | Samples | | OPA365AID | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O365A | Samples | | OPA365AIDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OAVQ | Samples | | OPA365AIDBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OAVQ | Samples | | OPA365AIDBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OAVQ | Samples | | OPA365AIDBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OAVQ | Samples | | OPA365AIDG4 | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O365A | Samples | | OPA365AIDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O365A | Samples | | OPA365AIDRG4 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O365A | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. PACKAGE OPTION ADDENDUM www.ti.com 22-May-2023 (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF OPA2365, OPA365: Automotive: OPA2365-Q1, OPA365-Q1 ■ Enhanced Product : OPA365-EP #### NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects • Enhanced Product - Supports Defense, Aerospace and Medical Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-May-2023 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2365AIDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA365AIDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA365AIDBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA365AIDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 22-May-2023 #### \*All dimensions are nominal | 7 till dillitoriolorio di o riorriiridi | | | | | | | | | |-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | OPA2365AIDR | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | | OPA365AIDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | | OPA365AIDBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | | OPA365AIDR | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-May-2023 # **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------|--------------|--------------|------|-----|--------|--------|--------|--------| | OPA2365AID | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | OPA2365AIDG4 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | OPA365AID | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | OPA365AIDG4 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated