SN74CB3T3125 JAJSGR6C - FEBRUARY 2003 - REVISED DECEMBER 2018 # SN74CB3T3125 クワッドFETバス・スイッチ 2.5V、3.3V低電圧バス・スイッチ、5V耐圧レベル・シフタ付き ### 1 特長 - 出力電圧変換がV<sub>CC</sub>に追従 - すべてのデータI/Oポートで混在モード信号動作を サポート - 3.3VのV<sub>CC</sub>の場合、5V入力を3.3V出力にレベル・ シフト - 2.5VのV<sub>CC</sub>の場合、5V/3.3V入力を2.5V出力にレベル・シフト - デバイスの電源オン時とオフ時の両方で5V許容の I/O - 伝播遅延がゼロに近い双方向データ・フロー - 低いオン抵抗(r<sub>on</sub>)特性(r<sub>on</sub> = 5Ω:標準値) - 低い入力/出力容量により負荷が最小化 (C<sub>io(OFF)</sub> = 4.5pF:標準値) - データおよび制御入力にアンダーシュート・クランプ・ダイオードを搭載 - 低い消費電力 (I<sub>CC</sub> = 20μA: 最大値) - 2.3V~3.6Vの範囲のV<sub>CC</sub>で動作 - データI/Oは0~5Vの信号レベルに対応(0.8V、 1.2V、1.5V、1.8V、2.5V、3.3V、5V) - 制御入力をTTLまたは5V/3.3V CMOS出力で駆動 可能 - I<sub>off</sub>により部分的パワーダウン・モード動作をサポート - JESD 17準拠で250mA超のラッチアップ性能 - JESD 22準拠でESD性能をテスト済み - 人体モデルで2000V (A114-B、クラスII) - 荷電デバイス・モデルで1000V (C101) ### 2 アプリケーション - デジタル・アプリケーションをサポート:レベル 変換、USBインターフェイス、バス分離 - 低消費電力の携帯用機器に理想的 ### 3 概要 SN74CB3T3125は、オン抵抗(ron)が低いため伝播遅延を最小限に低減できる高速TTL互換FETバス・スイッチです。このデバイスは、V<sub>CC</sub>に追従した電圧変換を行うことで、すべてのデータI/Oポートにおいて混在モード信号動作を完全にサポートします。SN74CB3T3125は、5VTTL、3.3V LVTTL、2.5V CMOSスイッチング規格に加えて、ユーザー定義のスイッチング・レベルを使用するシステムに対応します(「標準的なDC電圧変換特性」を参照)。 SN74CB3T3125は4つの1ビット・バス・スイッチとして構成され、個別の出力イネーブル(1OE、2OE、3OE、4OE)入力を持っています。このデバイスは、4つの1ビット・バス・スイッチ、または1つの4ビット・バス・スイッチとして使用できます。OEがLOWのとき、関連付けられている1ビット・バス・スイッチはオンで、AポートはBポートに接続され、ポート間で双方向のデータ・フローが可能になります。OEをHIGHにすると、関連する1ビット・バス・スイッチはオフになり、AとBのポート間は高インピーダンス状態になります。 このデバイスは、loffを使用する部分的パワーダウン・アプリケーション用に完全に動作が規定されています。loff機能により、パワーダウン時に損傷を引き起こすような電流がデバイスに逆流しないことが保証されます。デバイスは、電源オフ時は絶縁されています。 電源オンまたは電源オフ時に高インピーダンス状態を確保するため、 $\overline{OE}$ はプルアップ抵抗経由で $V_{CC}$ に接続します。この抵抗の最小値は、ドライバの電流シンク能力によって決定されます。 ### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | | | | | | |--------------|------------------|---------------|--|--|--|--|--| | | VQFN – RGY (14) | 3.50mm×3.50mm | | | | | | | SN74CB3T3125 | TSSOP - PW (14) | 5.00mm×4.40mm | | | | | | | | TVSOP - DGV (14) | 3.60mm×4.40mm | | | | | | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 ## 標準的なDC電圧変換特性 If the input high voltage $(V_{H})$ level is greater than or equal to $V_{CC} + 1$ V, and less than or equal to 5.5 V, the output high voltage $(V_{OH})$ level will be equal to approximately the $V_{CC}$ voltage level. | ٠, | |----| | | | | | 1 | 特長 1 | | 8.3 Feature Description | 9 | |---|----------------------------------------|----|--------------------------------|----| | 2 | アプリケーション1 | | 8.4 Device Functional Modes | | | 3 | 概要1 | 9 | Application and Implementation | 10 | | 4 | 改訂履歴 2 | | 9.1 Application Information | 10 | | 5 | Pin Configuration and Functions | | 9.2 Typical Application | 10 | | 6 | Specifications4 | 10 | Power Supply Recommendations | 11 | | ٠ | 6.1 Absolute Maximum Ratings | 11 | Layout | 12 | | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | 12 | | | 6.3 Recommended Operating Conditions 4 | | 11.2 Layout Example | 12 | | | 6.4 Thermal Information | 12 | デバイスおよびドキュメントのサポート | 13 | | | 6.5 Electrical Characteristics | | 12.1 デバイス・サポート | 13 | | | 6.6 Switching Characteristics | | 12.2 ドキュメントの更新通知を受け取る方法 | 13 | | | 6.7 Typical Characteristics | | 12.3 コミュニティ・リソース | 13 | | 7 | Parameter Measurement Information | | 12.4 商標 | 13 | | 8 | Detailed Description8 | | 12.5 静電気放電に関する注意事項 | 13 | | • | 8.1 Overview | | 12.6 Glossary | 13 | | | 8.2 Functional Block Diagram | 13 | メカニカル、パッケージ、および注文情報 | 13 | ## 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ## Revision B (August 2012) から Revision C に変更 Page | • | 「アプリケーション」一覧、「製品情報」表、「ESD定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサ | | |---|--------------------------------------------------------------------------------------------------------------------------------|---| | | ポート」セクション、「メカニカル、パッケージ、および注文情報」セクションを追加 | 1 | | • | 「注文情報」表を削除 | 1 | | • | Changed $t_{en}$ $V_{CC}$ = 3.3 V MAX value From: 4.4 ns To: 8 ns in the Switching Characteristic | 5 | ## Revision A (April 2009) から Revision B に変更 Page • 「標準的なDC電圧変換特性」を更新.......1 ## 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | |-----------------|-----|-----|--------------------------------| | NAME | NO. | I/O | DESCRIPTION | | 1 <del>OE</del> | 1 | I | Active-low enable for switch 1 | | 1A | 2 | I/O | Switch 1 A terminal | | 1B | 3 | I/O | Switch 1 B terminal | | 2 <del>OE</del> | 4 | I | Active-low enable for switch 2 | | 2A | 5 | I/O | Switch 2 A terminal | | 2B | 6 | I/O | Switch 2 B terminal | | GND | 7 | - | Ground | | 3A | 8 | I/O | Switch 3 A terminal | | 3B | 9 | I/O | Switch 3 B terminal | | 3 <del>OE</del> | 10 | I | Active-low enable for switch 3 | | 4A | 11 | I/O | Switch 4 A terminal | | 4B | 12 | I/O | Switch 4 B terminal | | 4 <del>OE</del> | 13 | I | Active-low enable for switch 4 | | V <sub>CC</sub> | 14 | - | Supply voltage pin | ## 6 Specifications ## 6.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------|-------------------------------------|------|------|------| | $V_{CC}$ | Supply voltage range <sup>(2)</sup> | | -0.5 | 7 | ٧ | | V <sub>IN</sub> | Control input voltage range <sup>(2) (3)</sup> | | -0.5 | 7 | ٧ | | V <sub>I/O</sub> | Switch I/O voltage range (2) (3) (4) | oltage range <sup>(2) (3) (4)</sup> | | 7 | ٧ | | I <sub>IK</sub> | Control input clamp current | V <sub>IN</sub> < 0 | | -50 | mA | | I <sub>I/OK</sub> | I/O port clamp current | V <sub>I/O</sub> < 0 | | -50 | mA | | I <sub>I/O</sub> | ON-state switch current <sup>(5)</sup> | | | ±128 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | ٥° | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltages are with respect to ground unless otherwise specified. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.. ## 6.3 Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------------|--------------------------------------------|-----|-----|------| | $V_{CC}$ | Supply voltage | | 2.3 | 3.6 | V | | V | High level control input voltage | $V_{CC}$ = 2.3 V to 2.7 V | 1.7 | 5.5 | V | | V <sub>IH</sub> | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | | | ., | $V_{CC}$ = 2.3 V to 2.7 V | 0 | 0.7 | | | | $V_{IL}$ | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 6.4 Thermal Information | | | | SN74CB3T3125 | | | | |------------------------|----------------------------------------------|------------|--------------|-------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | VQFN (RGY) | TSSOP (PW) | TVSOP (DGV) | UNIT | | | | | 14 PINS | 14 PINS | 14 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 55.5 | 123.3 | 154.8 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 56.9 | 53.0 | 64.4 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 30.9 | 66.3 | 88.4 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 3.6 | 9.1 | 10.8 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 30.9 | 65.7 | 87.4 | °C/W | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 14.6 | - | - | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(3)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(4)</sup> V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. <sup>(5)</sup> I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.5 Electrical Characteristics<sup>(1)</sup> over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | TEST CONDITION | MIN TYP <sup>(2)</sup> | MAX | UNIT | | |--------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|------|----| | V <sub>IK</sub> | | V <sub>CC</sub> = 3 V, I <sub>I</sub> = -18 mA | | | -1.2 | V | | $V_{OH}$ | | See Figure 3 through Figure 5 | | | | | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V}, V_{IN} = 3.6 \text{ V} \text{ to } 5.5 \text{ V} \text{ or GND}$ | | | ±10 | μΑ | | | | | $V_{I} = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | ±20 | | | I | | $V_{CC} = 3.6 \text{ V}$ , Switch ON, $V_{IN} = V_{CC}$ or GND | $V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ | | -40 | μΑ | | | | | $V_{I} = 0 \text{ to } 0.7 \text{ V}$ | | ±5 | | | I <sub>OZ</sub> (3) | | $V_{CC} = 3.6 \text{ V}, V_O = 0 \text{ to } 5.5 \text{ V}, V_I = 0, \text{ Switch OFF}, V_{IN} = V_{CC} \text{ or GND}$ | | | ±10 | μΑ | | I <sub>off</sub> | | $V_{CC} = 0$ , $V_{O} = 0$ to 5.5 V, $V_{I} = 0$ | | | 10 | μΑ | | | | $V_{CC} = 3.6 \text{ V}, I_{I/O} = 0$ , Switch ON or OFF, | $V_I = V_{CC}$ or GND | | 20 | ^ | | Icc | | $V_{IN} = V_{CC}$ or $GND$ | $V_1 = 5.5 \text{ V}$ | | 20 | μА | | $\Delta I_{CC}^{(4)}$ | Control inputs | $V_{CC}$ = 3 V to 3.6 V, One input at $V_{CC}$ – 0.6 V, | Other inputs at V <sub>CC</sub> or GND | | 300 | μА | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V}, V_{IN} = V_{CC} \text{ or GND}$ | | 3 | | pF | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND, Swite}$ | ch OFF, V <sub>IN</sub> = V <sub>CC</sub> or GND | 4.5 | | pF | | _ | | V 22 V Cuitata ON V V an OND | V <sub>I/O</sub> = 5.5 V or 3.3 V | 4 | | F | | $C_{io(ON)}$ | | $V_{CC} = 3.3 \text{ V}$ , Switch ON, $V_{IN} = V_{CC}$ or GND | $V_{I/O} = GND$ | 10 | | pF | | (5) | | V 22 V TVD -+ V 2.5 V V 2 | I <sub>O</sub> = 24 mA | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V}, \text{ TYP at } V_{CC} = 2.5 \text{ V}, V_{I} = 0$ | I <sub>O</sub> = 16 mA | 5 | 8 | | | r <sub>on</sub> <sup>(5)</sup> | | V 2V V 0 | I <sub>O</sub> = 64 mA | 5 | 7 | Ω | | | | $V_{CC} = 3 \text{ V}, V_{I} = 0$ | I <sub>O</sub> = 32 mA | 5 | 7 | | ## 6.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 6) | PARAMETER | FROM TO (INPUT) (OUTPUT) | | V <sub>CC</sub> = 2<br>± 0.2 | 2.5 V<br>? V | V <sub>CC</sub> = 3<br>± 0.3 | 3.3 V<br>3 V | UNIT | |--------------------------------|--------------------------|----------|------------------------------|--------------|------------------------------|--------------|------| | | (INFOI) | (001701) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> <sup>(1)</sup> | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1 | 8.5 | 1 | 8 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 9 | 1 | 9 | ns | The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_{A}$ = 25°C. For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. This is the increase in supply current for each input that is at the specified TTL voltage level, rather than $V_{CC}$ or GND. Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## 6.7 Typical Characteristics ### 7 Parameter Measurement Information | TEST | V <sub>CC</sub> | S1 | R <sub>L</sub> | V <sub>I</sub> | CL | V | |------------------------------------|-------------------|---------------------|----------------|----------------|-------|--------| | t <sub>pd(s)</sub> | 2.5 V $\pm$ 0.2 V | Open | 500 | 3.6 V or GND | 30 pF | | | ρα(5) | 3.3 V ± 0.3 V | Open | 500 | 5.5 V or GND | 50 pF | | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2.5 V $\pm$ 0.2 V | 2 · V <sub>CC</sub> | 500 | GND | 30 pF | 0.15 V | | TPLZ/TPZL | 3.3 V $\pm$ 0.3 V | 2 · V <sub>CC</sub> | 500 | GND | 50 pF | 0.3 V | | t/t | 2.5 V ± 0.2 V | Open | 500 | 3.6 V | 30 pF | 0.15 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | 3.3 V $\pm$ 0.3 V | Open | 500 | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, $Z_0 = 50 \Omega$ , $t_f = 2.5 \text{ ns.}$ the following characteristics: PRR 10 MHz, $Z_0 = 50 \Omega$ , $t_f = 2.5 \text{ ns.}$ the following characteristics: PRR 10 MHz, $Z_0 = 50 \Omega$ , Z - D. The outputs are measured one at a time, with one transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd(s)</sub>. The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 6. Test Circuit and Voltage Waveforms ### 8 Detailed Description #### 8.1 Overview The SN74CB3T3215 device is organized as four 1-bit bus switches with separate ouput-enable (10E, 20E, 30E, and 4 OE) inputs. When OE is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 1-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using loff. The loff feature ensures that damaging current will not backflow through the device when it is powered down. The SN74CB3T3125 device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### 8.2 Functional Block Diagram Figure 7. Simplified Schematic, Each FET Switch (SW) ### 8.3 Feature Description The SN74CB3T3125 is ideal for low-power portable equipment. Power consumption is low by design, $I_{CC}=20~\mu A$ , On-state resistance is low ( $r_{on}=5~\Omega$ ) It has bidirectional data flow with near zero propagation delay. The devices minimizes loading due to the low input/output capacitance $C_{io(OFF)}=4.5~pF$ Typical. Operating VCC range from 2.3 V to 3.6 V. The output tracks VCC. Data and control inputs provide undershoot clamp diodes. Control inputs can be driven by TTL or 5-V/3.3-V CMOS outputs. It supports mixed-mode signal operation on all data I/O ports. Data I/Os support 0- to 5-V signaling levels (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V, 5 V). The device is protected from damaging current, loff supports partial shutdown which prevents the current from flowing back through the device when it is powered down. In addition, it has 5-V tolerant I/Os with device powered up or powered down. The device is latch-up resistant with 250 mA exceeding the JESD 17 standard, providing protection from destruction due to latch-up. This device is protected against electrostatic discharge. It is tested per JESD 22 using 2000-V Human-Body Model (A114-B, Class II), and 1000-V Charged-Device Model (C101). ### 8.4 Device Functional Modes Table 1 lists the functional modes for the SN74CB3T3125. Table 1. Function Table (Each Bus Switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | | | | | |-------------|-------------------|-----------------|--|--|--|--| | L | В | A port = B port | | | | | | Н | Z | Disconnect | | | | | Figure 8. Logic Diagram (Positive Logic) ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information This application is specifically to connect a 5-V bus to a 3.3 V device. Ideally, set VCC to 3.3 V. It is assumed that communication in this particular application is one-directional, going from the bus controller to the device. ## 9.2 Typical Application Figure 9. Application Circuit #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. Because this design is for down-translating voltage, no pull-up resistors are required. ### 9.2.2 Detailed Design Procedure - 1. Recommended Input conditions Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in *Recommended Operating Conditions* Inputs are overvoltage tolerant allowing them to go as high as 7 V at any valid VCC. - 2. Recommend output conditions Load currents should not exceed 128 mA on each channel. ## **Typical Application (continued)** ### 9.2.3 Application Curves Figure 10. Data Output Voltage vs Data Input Voltage ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Recommended Operating Conditions. Each VCC terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If there are multiple pins labeled VCC, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each VCC because the VCC pins will be tied together internally. For devices with dual supply pins operating at different voltages, for example VCC and VDD, a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 11 Layout ## 11.1 Layout Guidelines Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 11 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. ## 11.2 Layout Example Figure 11. Example Layout www.tij.co.jp ## 12 デバイスおよびドキュメントのサポート ### 12.1 デバイス・サポート ### 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 12.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。 設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることができます。技術サポート用の連絡先情報も参照できます。 #### 12.4 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 ### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 12-Jan-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | SN74CB3T3125DGVR | ACTIVE | TVSOP | DGV | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | KS125 | Samples | | SN74CB3T3125PW | LIFEBUY | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | KS125 | | | SN74CB3T3125PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | KS125 | Samples | | SN74CB3T3125PWRE4 | LIFEBUY | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | KS125 | | | SN74CB3T3125RGYR | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | KS125 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM www.ti.com 12-Jan-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74CB3T3125DGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CB3T3125PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CB3T3125RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74CB3T3125DGVR | TVSOP | DGV | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74CB3T3125PWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74CB3T3125RGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74CB3T3125PW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. ## RGY (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. ## DGV (R-PDSO-G\*\*) ## 24 PINS SHOWN ### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated