**SN74LV393B-EP** JAJSR23 - AUGUST 2023 # SN74LV393B-EP エンハンスド製品、2V~5.5V、低ノイズ、デュアル 4 ビット・ バイナリ・カウンタ ### 1 特長 - 2V~5.5V の V<sub>CC</sub> で動作 - すべてのポートで混合モード電圧動作をサポート - loff により部分的パワーダウン・モードでの動作をサポ - JESD 17 準拠で 250mA 超のラッチアップ性能 - 動作時周囲温度:-55℃~+125℃ - 防衛、航空宇宙、医療アプリケーションをサポート: - 管理されたベースライン - 単一のアセンブリおよびテスト施設 - 単一の製造施設 - 長い製品ライフ・サイクル - 製品のトレーサビリティ # 2 アプリケーション - マイクロコントローラの入力数拡張 - システム・クロック拡張 ## 3 概要 SN74LV393B-EP は 8 つのフリップ・フロップと追加のゲ ーティングを内蔵しており、2 つの独立した 4 ビット・カウン タを 1 つのパッケージに実装しており、 $2V\sim5.5V$ の $V_{CC}$ で動作するように設計されています。 このデバイスは、loff を使った部分的パワーダウン・アプリ ケーション向けに完全に動作が規定されています。 Ioff 回 路が出力をディセーブルにするため、電源切断時にデバ イスに電流が逆流して損傷に至ることを回避できます。 ## パッケージ情報 | 部品番号 | パッケージ (1) | パッケージ・サイズ <sup>(2)</sup> | |---------------|----------------|--------------------------| | SN74LV393B-EP | PW (TSSOP, 14) | 5mm × 6.4mm | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 論理図 (正論理) # **Table of Contents** | <b>1</b> 特長 1 | 7 Parameter Measurement Information | 9 | |-----------------------------------------------------------------------|---------------------------------------------------------|---| | 2 アプリケーション1 | 8 Detailed Description10 | ) | | 3 概要1 | 8.1 Overview10 | ) | | 4 Revision History2 | 8.2 Functional Block Diagram10 | ) | | 5 Pin Configuration and Functions3 | 8.3 Feature Description10 | ) | | 6 Specifications4 | 8.4 Device Functional Modes11 | 1 | | 6.1 Absolute Maximum Ratings4 | 9 Application and Implementation12 | 2 | | 6.2 ESD Ratings4 | 9.1 Application Information12 | 2 | | 6.3 Recommended Operating Conditions5 | 9.2 Typical Application12 | 2 | | 6.4 Thermal Information5 | 9.3 Power Supply Recommendations15 | 5 | | 6.5 Electrical Characteristics6 | 9.4 Layout15 | 5 | | 6.6 Timing Requirements, V <sub>CC</sub> = 2.5 V ± 0.2 V6 | 10 Device and Documentation Support16 | 3 | | 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ 6 | 10.1 Documentation Support16 | 3 | | 6.8 Timing Requirements, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ 6 | 10.2 Receiving Notification of Documentation Updates 16 | | | 6.9 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 0.2 V7 | 10.3 サポート・リソース16 | 3 | | 6.10 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V7 | 10.4 Trademarks16 | 3 | | 6.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V7 | 10.5 静電気放電に関する注意事項16 | 3 | | 6.12 Noise Characteristics7 | 10.6 用語集16 | 3 | | 6.13 Operating Characteristics8 | 11 Mechanical, Packaging, and Orderable | | | 6.14 Typical Characteristics8 | Information16 | 3 | # **4 Revision History** | DATE | REVISION | NOTES | |-------------|----------|-----------------| | August 2023 | * | Initial Release | # **5 Pin Configuration and Functions** 図 5-1. SN74LV393B-EP: PW Package, 14-Pin TSSOP (Top View) 表 5-1. Pin Functions | PIN | | TYPE(1) | DESCRIPTION | | | | | | |-----------------|-----|---------|-----------------------|--|--|--|--|--| | NAME | NO. | ITPE(') | DESCRIPTION | | | | | | | 1CLK | 1 | ı | Counter 1 Clock Input | | | | | | | 1CLR | 2 | ı | Counter 1 Clear Input | | | | | | | 1Q <sub>A</sub> | 3 | 0 | Counter 1 A Output | | | | | | | 1Q <sub>B</sub> | 4 | 0 | Counter 1 B Output | | | | | | | 1Q <sub>C</sub> | 5 | 0 | Counter 1 B Output | | | | | | | 1Q <sub>D</sub> | 6 | 0 | Counter 1 B Output | | | | | | | GND | 7 | G | Ground | | | | | | | 2Q <sub>D</sub> | 8 | 0 | Counter 2 D Output | | | | | | | 2Q <sub>C</sub> | 9 | 0 | Counter 2 C Output | | | | | | | 2Q <sub>B</sub> | 10 | 0 | Counter 2 B Output | | | | | | | 2Q <sub>A</sub> | 11 | 0 | Counter 2 A Output | | | | | | | 2CLR | 12 | ı | Counter 2 Clear Input | | | | | | | 2CLK | 13 | ı | Counter 2 Clock Input | | | | | | | V <sub>CC</sub> | 14 | Р | Positive supply | | | | | | <sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power. # **6 Specifications** # **6.1 Absolute Maximum Ratings** Over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|---------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | | 7 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 7 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | | 7 | V | | Vo | Output voltage (2) (3) | | | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | T <sub>stg</sub> Storage temperature | | | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) This value is limited to 5.5 V maximum. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|----------------------------------|----------------------------------|-----------------|------|--| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | V <sub>IH</sub> | Lligh level input veltage | V <sub>CC</sub> = 2 V | 1.5 | | V | | | VIH . | High-level input voltage | V <sub>CC</sub> = 2.3 V to 5.5 V | V <sub>CC</sub> × 0.7 | | V | | | ., | Low lovel input valtage | V <sub>CC</sub> = 2 V | | 0.5 | V | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 5.5 V | V | 'CC × 0.3 | V | | | VI | Input voltage | | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 2 V | | -50 | μA | | | | High-level output current | V <sub>CC</sub> = 2.3 V to 2.7 V | | -2 | mA | | | I <sub>OH</sub> | | V <sub>CC</sub> = 3 V to 3.6 V | | -6 | | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | -12 | | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | | | Lavelaval autout avenue | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | | l <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 6 | mA | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 12 | | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | ns/V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | | | T <sub>A</sub> | Operating free-air temperature | • | -55 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND for proper device operation. See *Implications of Slow or Floating CMOS Inputs*. ### **6.4 Thermal Information** | | | SN74LV393B-EP | | |-------------------------------|----------------------------------------------|---------------|------| | THERMAL METRIC <sup>(1)</sup> | | PW (TSSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 151 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 80 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 94.2 | °C/W | | $\Psi_{ m JT}$ | Junction-to-top characterization parameter | 28 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 93.6 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. ### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted). | | PARAMETER | V <sub>cc</sub> | MIN | TYP MAX | UNIT | |------------------|-----------------------------------------|-----------------|-----------------------|---------|------| | | I <sub>OH</sub> = -50 mA | 2 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | V <sub>OH</sub> | I <sub>OH</sub> = -2 mA | 2.3 V | 2 | | V | | | I <sub>OH</sub> = -6 mA | 3 V | 2.48 | | _ v | | | I <sub>OH</sub> = -12 mA | 4.5 V | 3.8 | | | | | I <sub>OL</sub> = 50 mA | 2 V to 5.5 V | | 0.1 | | | | I <sub>OL</sub> = 2 mA | 2.3 V | | 0.4 | v | | V <sub>OL</sub> | I <sub>OL</sub> = 6 mA | 3 V | | 0.44 | , v | | | I <sub>OL</sub> = 12 mA | 4.5 V | | 0.55 | 5 | | I | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5 V | | ±1 | μA | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | 20 | μΑ | | I <sub>off</sub> | $V_{I}$ or $V_{O} = 0$ to 5.5 V | 0 V | | Ę | μΑ | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 1.8 | pF | # 6.6 Timing Requirements, $V_{CC}$ = 2.5 V ± 0.2 V timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) | | | | T <sub>A</sub> = 25°C | | -55°C to 125°C | | UNIT | |-----------------|-------------------------------|---------------------------|-----------------------|-----|----------------|-----|------| | | | | MIN | MAX | MIN | MAX | J | | + | t <sub>w</sub> Pulse duration | CLK high or low | 5 | | 5 | | ns | | 'w | | CLR high | 5 | | 5 | | 115 | | t <sub>su</sub> | Setup time | CLR inactive before CLK ↓ | 6 | | 6 | | ns | # 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ timing requirements over recommended operating free-air temperature range, V<sub>CC</sub> = 3.3 V ± 0.3 V (unless otherwise noted) | unning re | arming requirements ever recommended operating need an temperature range, vcc - e.e v 2 e.e v (armose exist wise need) | | | | | | | | |-------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------|-----|----------|-------|------|--| | | | | T <sub>A</sub> = 2 | 5°C | -55°C to | 125°C | UNIT | | | | | | MIN | MAX | MIN | MAX | UNII | | | | t Dulas dimetian | CLK high or low | 5 | | 5 | | no | | | t <sub>w</sub> Pulse duration | Fuise duration | CLR high | 5 | | 5 | | ns | | | t <sub>su</sub> | Setup time | CLR inactive before CLK ↓ | 5 | | 5 | | ns | | # 6.8 Timing Requirements, $V_{CC} = 5 V \pm 0.5 V$ timing requirements over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) | | | | T <sub>A</sub> = 25°C | | -55°C to 125°C | | UNIT | |-----------------|-------------------------------|---------------------------|-----------------------|--|----------------|-----|------| | | | | MIN MAX MIN | | | MAX | UNIT | | + | t <sub>w</sub> Pulse duration | CLK high or low | 5 | | 5 | | ne | | 'w | | CLR high | 5 | | 5 | | ns | | t <sub>su</sub> | Setup time | CLR inactive before CLK ↓ | 4 | | 4 | | ns | Product Folder Links: SN74LV393B-EP # 6.9 Switching Characteristics, $V_{CC}$ = 2.5 V ± 0.2 V over operating free-air temperature range, $V_{CC}$ = 2.5 V ± 0.2 V (unless otherwise noted) | PARAMETER | FROM | TO (OUTPUT) | TEST CONDITIONS | T/ | \ = 25°C | | -55°C to 1 | 125°C | UNIT | |------------------|---------|----------------|------------------------|-----|----------|------|------------|-------|------| | | (INPUT) | 10 (001701) | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | ONII | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 30 | 70 | | 25 | | MHz | | | | Q <sub>A</sub> | | | 9.3 | 21.3 | 1 | 24.5 | | | | CLK | Q <sub>B</sub> | | | 10.9 | 23.9 | 1 | 27.5 | | | t <sub>pd</sub> | CLK | Q <sub>C</sub> | C <sub>L</sub> = 50 pF | | 12.3 | 26.1 | 1 | 30 | ns | | | | Q <sub>D</sub> | | | 13.4 | 27.8 | 1 | 32 | | | t <sub>PHL</sub> | CLR | Q <sub>n</sub> | | | 9.1 | 17.4 | 1 | 20 | | # 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V over operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V (unless otherwise noted) | PARAMETER | FROM | TO (OUTPUT) | TEST CONDITIONS | TA = 25°C -55°C | | | -55°C to | 125°C | UNIT | |------------------|---------|----------------|------------------------|-----------------|-----|------|----------|-------|------| | PARAWETER | (INPUT) | 10 (001701) | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNII | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 45 | 105 | | 35 | | MHz | | | | Q <sub>A</sub> | | | 6.7 | 16.7 | 1 | 19 | _ | | | CLK | Q <sub>B</sub> | | | 7.8 | 19.3 | 1 | 22 | | | t <sub>pd</sub> | CLK | Q <sub>C</sub> | C <sub>L</sub> = 50 pF | | 8.7 | 21.5 | 1 | 24.5 | ns | | | | Q <sub>D</sub> | | | 9.5 | 23.2 | 1 | 26.5 | | | t <sub>PHL</sub> | CLR | Q <sub>n</sub> | | | 6.8 | 15.8 | 1 | 18 | | # 6.11 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$ over operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) | PARAMETER | FROM | TO (OUTPUT) | TEST CONDITIONS | TA = 25°C -55° | | | | 55°C to 125°C | | | |------------------|---------|----------------|------------------------|----------------|-----|------|-----|---------------|------|--| | PARAMETER | (INPUT) | 10 (001701) | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNIT | | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 85 | 150 | | 75 | | MHz | | | | | Q <sub>A</sub> | | | 4.9 | 10.5 | 1 | 12 | | | | | CLK | Q <sub>B</sub> | | | 5.6 | 11.8 | 1 | 13.5 | | | | <sup>t</sup> pd | CLK | Q <sub>C</sub> | C <sub>L</sub> = 50 pF | | 6.2 | 13.2 | 1 | 15 | ns | | | | | Q <sub>D</sub> | | | 6.6 | 14.5 | 1 | 16.5 | | | | t <sub>PHL</sub> | CLR | Q <sub>n</sub> | | | 5.2 | 10.1 | 1 | 11.5 | | | #### **6.12 Noise Characteristics** $V_{CC} = 3.3 \text{ V}, C_1 = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ | | PARAMETER <sup>(1)</sup> | SN7 | UNIT | | | |--------------------|-----------------------------------------------|------|-------|------|------| | | FARAWE I ER | MIN | TYP | MAX | UNII | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.3 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | - 0.2 | -0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 2.8 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | V | (1) Characteristics for surface-mount packages only. # **6.13 Operating Characteristics** T<sub>A</sub> = 25°C | | PARAMETER | TEST C | ONDITIONS | V <sub>CC</sub> | TYP | UNIT | |-----|-------------------------------|---------------|---------------|-----------------|------|------| | | Power dissipation capacitance | $C_1 = 50 pF$ | f = 10 MHz | 3.3 V | 36.1 | pF | | Opd | Fower dissipation capacitance | CL = 30 pr | 1 - 10 101112 | 5 V | 37.5 | ρi | # **6.14 Typical Characteristics** **S1** Open $V_{CC}$ GND $V_{CC}$ **TEST** t<sub>PLH</sub>/t<sub>PHL</sub> t<sub>PLZ</sub>/t<sub>PZL</sub> t<sub>PHZ</sub>/t<sub>PZH</sub> Open Drain ### 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 3 ns, and $t_f \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. t<sub>PHL</sub> and t<sub>PLH</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. ☑ 7-1. Load Circuit and Voltage Waveforms # **8 Detailed Description** ### 8.1 Overview The SN74LV393B-EP contains two independent 4-bit binary counters, each having a clear (CLR) and a clock ( $\overline{\text{CLK}}$ ) input. These devices change state on the negative-going transition of the $\overline{\text{CLK}}$ pulse. N-bit binary counters can be implemented with each package, providing the capability of divide by 256. The SN74LV393B-EP has parallel outputs from each counter stage so that any sub multiple of the input count frequency is available for system timing signals. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when powered down. ### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 8.3.2 Latching Logic This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory. When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up. The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 8.3.3 Partial Power Down (I<sub>off</sub>) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. #### 8.3.4 Clamp Diode Structure ☑ 8-1 shows the inputs and outputs to this device have negative clamping diodes only. #### 注意 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 8-1. Electrical Placement of Clamping Diodes for Each Input and Output #### 8.4 Device Functional Modes 表 8-1 lists the functional modes of the SN74LV393B-EP. 表 8-1. Operating Mode Table | INP | INPUTS | | | | | |-----|--------|-------------------------|--|--|--| | CLK | CLR | FUNCTION <sup>(1)</sup> | | | | | 1 | L | No change | | | | | ↓ | L | Advance to next stage | | | | | X | Н | All outputs L | | | | H = High Voltage Level, L = Low Voltage Level, X = Do Not Care, ↑ = Low to High transition # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information The SN74LV393B-EP is a dual 4-bit binary counter that can be used to create extended clock systems for controllers. Using a single CLK input and CLR signal, the device can output multiples of 2. Both counter banks can also be combined to divide the CLK signal by a factor of 256. ### 9.2 Typical Application 図 9-1. System Clock Divider #### 9.2.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV393B-EP plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV393B-EP plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74LV393B-EP can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74LV393B-EP can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*. Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices. ### 注意 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV393B-EP (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74LV393B-EP has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to $V_{CC}$ or ground. Refer to the Feature Description section for additional information regarding the outputs for this device. ### 9.2.4 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV393B-EP to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ , which will not violate the maximum output current from the *Absolute Maximum Ratings*. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. ### 9.2.5 Application Curves 図 9-2. Application Timing Diagram ## 9.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* section. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor; if there are multiple $V_{CC}$ terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results. #### 9.4 Layout ### 9.4.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. #### 9.4.2 Layout Example 図 9-3. Layout Example for the SN74LV393B-EP in the PW Package # 10 Device and Documentation Support ## **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation - Texas Instruments, Power-Up Behavior of Clocked Devices - Texas Instruments, Introduction to Logic - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices # 10.2 Receiving Notification of Documentation Updates To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document. # 10.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated www.ti.com 17-Apr-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74LV393BMPWREP | ACTIVE | TSSOP | PW | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | LV393EP | Samples | | V62/23624-01XE | ACTIVE | TSSOP | PW | 14 | 3000 | TBD | Call TI | Call TI | | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Apr-2024 PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated