SN65LBC184, SN75LBC184 JAJSV24J - OCTOBER 1996 - REVISED JULY 2024 # SNx5LBC184 過渡電圧抑制機能搭載、差動トランシーバ ## 1 特長 - 過渡電圧抑制機能を搭載 - 以下を上回るバス端子の ESD 保護: ±30kV IEC 61000-4-2 接触放電 ±30kV IEC 61000-4-2 気中放電 ±15kV EIA/JEDEC 人体モデル - IEC 61000-4-5 に準拠した 400W ピーク (標準値) の 回路損傷保護 - 制御されたドライバの出力電圧のスルーレートにより、 より長いケーブル スタブ長を実現 - 電気的ノイズの多い環境で 250kbps - 開路フェイルセーフレシーバ設計 - 1/4 の単位負荷でバス上に 128 のデバイスを接続可 - サーマル シャットダウン保護機能 - パワーアップ / パワーダウン グリッチ保護 - 各トランシーバが TIA/EIA-485 (RS-485) および ISO/IEC 8482:1993(E) 規格を満たすか上回る性能 - ディセーブル時の低い電源電流 (最大 300µA) - SN75176 とピン互換 ## 2 アプリケーション - 産業用ネットワーク - ユーティリティメーター - モータ制御 ## 3 概要 SN75LBC184 および SN65LBC184 デバイスは、 SN75176 の業界標準のフットプリントで、高エネルギー / イズ過渡に対する保護機能が組み込まれた差動データラ イントランシーバです。この特長により、ほとんどの既存の デバイスよりも信頼性が大きく向上し、データ ケーブルに 結合されたノイズ過渡に対する耐性が強化されます。これ らの回路を使用することで、外付け部品なしで、信頼性の 高い低コストの直接結合 (絶縁トランスなし) データ ライン インターフェイスを実現できます。 SN75LBC184 および SN65LBC184 は、400W ピーク (標準値) の過電圧過渡に耐えられます。IEC 61000-4-5 で規定されている従来型の組み合わせ波形で、過電圧過 渡をシミュレートし、スイッチングおよび2次側雷過渡によ る過電圧によって引き起こされる単方向のサージをモデル 化します。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |-------------|----------------------|--------------------------| | SN65LBC184、 | SOIC (8) | 4.9mm × 6mm | | SN75LBC184 | PDIP (8) | 9.81mm × 6.35mm | - 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 <sup>1</sup> この記号は ANSI/IEEE 規格 91-1984 と IEC Publication 617-12 に準拠しています。 # **Table of Contents** | 1 特長 | |------------------------------------------| | 2 アプリケーション | | 3 概要 | | 4 Pin Configuration and Functions | | 5 Specifications | | 5.1 Absolute Maximum Ratings | | 5.2 ESD Ratings | | 5.3 Recommended Operating Conditions | | 5.4 Thermal Information | | 5.5 Electrical Characteristics: Driver | | 5.6 Electrical Characteristics: Receiver | | 5.7 Driver Switching Characteristics | | 5.8 Receiver Switching Characteristics | | 5.9 Dissipation Ratings | | 5.10 Typical Characteristics | | 6 Parameter Measurement Information | | 7 Detailed Description1 | | 7.1 Overview1 | | 7.2 Functional block Diagram | 12 | |------------------------------------------------------|----| | 7.3 Feature Description | 12 | | 7.4 Device Functional Modes | 13 | | 8 Application and Implementation | 15 | | 8.1 Application Information | 15 | | 8.2 Typical Application | 15 | | 8.3 Power Supply Recommendations | 18 | | 8.4 Layout | 19 | | 9 Device and Documentation Support | 20 | | 9.1 Receiving Notification of Documentation Updates. | 20 | | 9.2 サポート・リソース | 20 | | 9.3 Trademarks | 20 | | 9.4 静電気放電に関する注意事項 | 20 | | 9.5 用語集 | 20 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 21 | | | | # 4 Pin Configuration and Functions 図 4-1. D Package (SOIC), P Package (PDIP) (Top View) 表 4-1. Pin Functions | PIN | | - I/O | DESCRIPTION | | | |-----------------|-----|---------------------|------------------------------------------------------|--|--| | NAME | NO. | | DESCRIPTION | | | | Α | 6 | Bus input/output | Driver output or receiver input (complementary to B) | | | | В | 7 | Bus input/output | Driver output or receiver input (complementary to A) | | | | D | 4 | Digital input | Driver data input | | | | DE | 3 | Digital input | Active-HIGH driver enable | | | | GND | 5 | Reference potential | Local device ground | | | | R | 1 | Digital output | Receiver data output | | | | RE | 2 | Digital input | Active-LOW receiver enable | | | | V <sub>CC</sub> | 8 | Supply | 4.75V to 5.25V supply | | | ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|--------------------|-----|------| | V <sub>CC</sub> | Supply voltage <sup>(2)</sup> | -0.5 | 7 | V | | | Continuous voltage range at any bus terminal | <b>–15</b> | 15 | V | | | Data input/output voltage | -0.3 | 7 | V | | Io | Receiver output current | -20 | 20 | mA | | | Continuous total power dissipation <sup>(3)</sup> | Internally Limited | | | | T <sub>stg</sub> | Storage temperature | | 160 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under セクション 5.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------------------------------|-------------------------------------------------|---------------------------------------------|-----------|--------|------| | V <sub>(ESD)</sub> Electrostatic discharge | | Human body model (HBM), per ANSI/ESDA/JEDEC | A, B, GND | ±15000 | | | | JS-001 <sup>(1)</sup> | All pins | ±3000 | | | | | Contact discharge (IEC61000-4-2) <sup>(2)</sup> | A, B, GND <sup>(3)</sup> | ±30000 | V | | | | Air discharge (IEC61000-4-2) | A, B, GND <sup>(3)</sup> | ±30000 | v | | | | | All pins (Class 3A) | | ±8000 | | | | All pins (Class 3B) | | ±200 | | | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. ### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN <sup>(1)</sup> | TYP | MAX | UNIT | |-----------------------------------|-------------------------------------|----------------------|--------------------|-----|------|------| | V <sub>CC</sub> | Supply voltage | | 4.75 | 5 | 5.25 | V | | V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separa | tely or common mode) | -7 | | 12 | V | | V <sub>IH</sub> | High-level input voltage | D, DE, and RE | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | D, DE, and RE | | | 0.8 | V | | V <sub>ID</sub> | Differential input voltage | | | | 12 | V | | | High-level output current | Driver | -60 | | | mA | | Іон | | Receiver | -8 | | | IIIA | | I | Low-level output current | Driver | | | 60 | mA | | I <sub>OL</sub> | | Receiver | | | 4 | mA | | т. | Operating free air temperature | SN75LBC184 | 0 | | 70 | °C | | T <sub>A</sub> | Operating free-air temperature | SN65LBC184 | -40 | | 85 | | <sup>(1)</sup> The algebraic convention, in which the less-positive (more-negative) limit is designated minimum, is used in this data sheet. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> All voltage values, except differential input/output bus voltage, are with respect to network ground terminal. <sup>(3)</sup> The driver shuts down at a junction temperature of approximately 160°C. To operate below this temperature, see the セクション 5.9. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> GND and bus pin ESD protection is beyond readily available test equipment capabilities for IEC 61000-4-2, EIA/JEDEC test method A114-A and MIL-STD-883C method 3015. Ratings listed are limits of test equipment; device performance exceeds these limits. ## **5.4 Thermal Information** | THERMAL METRIC(1) | | P (PDIP) | D (SOIC) | UNIT | |-----------------------|----------------------------------------------|----------|----------|------| | | I DERIVIAL METRIC | | 8 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 108.7 | 116.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 34.8 | 41.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 23.6 | 61.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 12 | 4.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 23.5 | 60.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. 5 Product Folder Links: SN65LBC184 SN75LBC184 #### 5.5 Electrical Characteristics: Driver over recommended operating conditions (unless otherwise noted) | | PARAMETER | ALTERNATE<br>SYMBOLS | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |----------------------|-------------------------------------------------------------------------------------|-----------------------------------|----------------------------------|------|--------------------|-----------------|------| | | | | DE = RE = 5V No Load | | 12 | 25 | mA | | I <sub>CC</sub> | Supply current | NA | DE = 0 V<br>RE = 5V No Load | | 175 | 300 | μΑ | | I <sub>IH</sub> | High-level input current (D, DE, RE) | NA | V <sub>I</sub> = 2.4V | | | 50 | μΑ | | I <sub>IL</sub> | Low-level input current<br>(D, DE, RE) | NA | V <sub>I</sub> = 0.4V | -50 | | | μΑ | | | 0, , , , , , | | V <sub>O</sub> = -7V | -250 | -120 | | | | I <sub>OS</sub> | Short-circuit output current OS <sup>(2)</sup> | NA | $V_O = V_{CC}$ | | | 250 | mA | | | | | V <sub>O</sub> = 12V | | | 250 | | | I <sub>OZ</sub> | High-impedance output current | NA | See Receiver I <sub>I</sub> | | | | mA | | Vo | Output voltage | V <sub>oa</sub> , V <sub>ob</sub> | I <sub>O</sub> = 0 | 0 | | V <sub>CC</sub> | V | | V <sub>OC(PP)</sub> | Peak-to-peak change in<br>common-mode output<br>voltage during state<br>transitions | NA | See ⊠ 6-4 and ⊠ 6-5 | | 0.8 | | V | | V <sub>OC</sub> | Common-mode output voltage | V <sub>os</sub> | See 図 6-3 | 1 | | 3 | V | | ΔV <sub>OC(SS)</sub> | Magnitude of change,<br>common-mode steady-<br>state output voltage | V <sub>os</sub> – V <sub>os</sub> | See ⊠ 6-5 | | | 0.1 | V | | IV. I | Magnitude of differential | V | I <sub>O</sub> = 0 | 1.5 | | 6 | V | | V <sub>OD</sub> | output voltage V <sub>A</sub> – V <sub>B</sub> | V <sub>o</sub> | $R_L$ = 54Ω, See $\boxtimes$ 6-3 | 1.5 | | | V | | $\Delta V_{OD} $ | Change in differential voltage magnitude between logic states | $ V_t - V_t $ | $R_L = 54\Omega$ | | | 0.1 | V | #### **5.6 Electrical Characteristics: Receiver** over recommended operation conditions (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|----------------------------------------|-----------------------------------|-------------------------------------------|------|--------------------|------|------| | | Supply current (total package) | DE = RE = 0 V, No | o Load | | | 3.9 | mA | | Icc | Supply current (total package) | RE = 5V, DE = 0 \ | /, No Load | | | 300 | μΑ | | | | | V <sub>I</sub> = 12V | | | 250 | | | 1. | Input current | Other input = 0 V | V <sub>I</sub> = 12V, V <sub>CC</sub> = 0 | | | 250 | | | l <sub>l</sub> | input current | Other Input – 0 V | V <sub>I</sub> = -7V | -200 | | | μΑ | | | | | $V_{I} = -7V, V_{CC} = 0$ | -200 | | | | | I <sub>OZ</sub> | High-impedance-state output current | $V_0 = 0.4V \text{ to } 2.4V$ | | | | ±100 | μΑ | | V <sub>hys</sub> | Input hysteresis voltage | | | | 70 | | mV | | V <sub>IT+</sub> | Positive-going input threshold voltage | | | | | 200 | mV | | V <sub>IT</sub> | Negative-going input threshold voltage | | | -200 | | | mV | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = −8mA, See 図 6-6 | | 2.8 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4mA, See ⊠ | 6-6 | | | 0.4 | V | <sup>(1)</sup> All typical values are at $V_{CC}$ = 5V, $T_A$ = 25°C. Copyright © 2024 Texas Instruments Incorporated All typical values are measured with $T_A$ = 25°C and $V_{CC}$ = 5V. This parameter is measured with only one output being driven at a time. ## **5.7 Driver Switching Characteristics** over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | | | |--------------------|----------------------------------------------------------|-----------------------------------------------|------------------------------------------|------------------------------------------|------------------|------|------|-----|----| | t <sub>d(DH)</sub> | Differential output delay time, low-to-high-level output | R <sub>L</sub> = 54Ω<br>C <sub>L</sub> = 50pF | | | | 1.3 | μs | | | | t <sub>d(DL)</sub> | Differential output delay time, high-to-low-level output | | | | | | 1.3 | μs | | | t <sub>PLH</sub> | Propagation delay time, low-to-high-level output | | | | 0.5 | 1.3 | μs | | | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | | $R_L = 54\Omega$<br>$C_L = 50 \text{pF}$ | $R_L = 54\Omega$<br>$C_L = 50 \text{pF}$ | See <b>図 6-4</b> | | 0.5 | 1.3 | μs | | t <sub>sk(p)</sub> | Pulse skew ( $ t_{d(DH)} - t_{d(DL)} $ ) | | | | 75 | 150 | ns | | | | t <sub>r</sub> | Rise time, single-ended | | 1 | | | 0.25 | | 1.2 | μs | | t <sub>f</sub> | Fall time, single-ended | | | 0.25 | | 1.2 | μs | | | | t <sub>PZH</sub> | Output enable time to high level | $R_L = 110\Omega$ | See <b>図 6-1</b> | | | 3.5 | μs | | | | t <sub>PZL</sub> | Output enable time to low level | $R_L = 110\Omega$ | See <b>図 6-2</b> | | | 3.5 | μs | | | | t <sub>PHZ</sub> | Output disable time from high level | $R_L = 110\Omega$ | See 図 6-1 | | | 2 | μs | | | | t <sub>PLZ</sub> | Output disable time from low level | $R_L = 110\Omega$ | See 図 6-2 | | | 2 | μs | | | ## 5.8 Receiver Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------------------|-------------------------------------|-----|-----|-----|------| | t <sub>PLH</sub> | Propagation delay time, low-to-high-level output | C = 50 pF Coo W 6 6 | | | 150 | ns | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | - C <sub>L</sub> = 50 pF, See ⊠ 6-6 | | | 150 | ns | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> t <sub>PLH</sub> ) | | | | 50 | ns | | t <sub>r</sub> | Rise time, single-ended | - See 図 6-6 | | 20 | | ns | | t <sub>f</sub> | Fall time, single-ended | - See ⊠ 0-0 | | 20 | | ns | | t <sub>PZH</sub> | Output enable time to high level | | | | 100 | ns | | t <sub>PZL</sub> | Output enable time to low level | Coo W 6 7 | | | 100 | ns | | t <sub>PHZ</sub> | Output disable time from high level | - See 図 6-7 | | | 100 | ns | | t <sub>PLZ</sub> | Output disable time from low level | | | | 100 | ns | ## 5.9 Dissipation Ratings | PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | D | 725 mW | 5.8 mW/°C | 464 mW | 377 mW | | Р | 1150 mW | 9.2 mW/°C | 736 mW | 598 mW | ## **5.10 Typical Characteristics** 図 5-1. Driver Differential Output Voltage vs Free-Air Temperature 図 5-2. Driver Propagation Delay Time vs Free-Air Temperature 🗵 5-3. Driver Transition Time vs Free-Air Temperature ☑ 5-4. Differential Output Voltage vs Output Current ☑ 5-5. Receiver Input Current vs Input Voltage ### **6 Parameter Measurement Information** - A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle, $t_r \le 10$ ns, $t_f \le 10$ ns, $Z_O = 50 \Omega$ . - B. C<sub>L</sub> includes probe and jig capacitance. ## ☑ 6-1. Driver t<sub>PZH</sub> and t<sub>PHZ</sub> Test Circuit and Voltage Waveforms - A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle, $t_r \le 10$ ns, $t_f \le 10$ ns, $Z_O = 50 \Omega$ . - B. C<sub>L</sub> includes probe and jig capacitance. ## 図 6-2. Driver t<sub>PZL</sub> and t<sub>PLZ</sub> Test Circuit and Voltage Waveforms - A. Resistance values are in ohms and are 1% tolerance. - B. C<sub>L</sub> includes probe and jig capacitance. 図 6-3. Driver Test Circuit, Voltage, and Current Definitions English Data Sheet: SLLS236 図 6-4. Driver Timing, Voltage, and Current Waveforms A. Resistance values are in ohms and are 1% tolerance. B. C<sub>L</sub> includes probe and jig capacitance (±10%). ## 図 6-5. Driver V<sub>OC(PP)</sub> Test Circuit and Waveforms A. This value includes probe and jig capacitance (±10%). ## 図 6-6. Receiver t<sub>PLH</sub> and t<sub>PHL</sub> Test Circuit and Voltage Waveforms A. This value includes probe and jig capacitance (±10%). 図 6-7. Receiver t<sub>PZL</sub>, t<sub>PLZ</sub>, t<sub>PZH</sub>, and t<sub>PHZ</sub> Test Circuit and Voltage Waveforms ## 7 Detailed Description #### 7.1 Overview The SNx5LBC184 device is a 5V, half-duplex, RS-485 transceiver with integrated transient voltage suppressors that prevent circuit damage in the presence of high-energy transients of up to 400W peak power. This transceiver has an active-HIGH driver enable and active-LOW receiver enable. The differential driver is suitable for data transmission up to 250kbps. ### 7.2 Functional Block Diagram 図 7-1. Functional Logic Diagram ### 7.3 Feature Description Integrated transient voltage suppressors protect the transceiver against Electrostatic Discharges (ESD) according to IEC 61000-4-2 of up to ±30kV and surge transients according to IEC 61000-4-5 of up to 400W peak. The differential driver incorporates slew-rate controlled outputs sufficient to transmit data up to 250kbps. Slew-rate control allows for longer unterminated cable runs and longer stub lengths from the main cable trunk than with faster voltage transitions. A unique receiver design provides a high level failsafe output when the inputs are left floating. The SN65LBC184 is characterized from -40°C to 85°C and the SN75LBC184 is characterized from 0°C to 70°C. #### 7.4 Device Functional Modes When the driver enable pin (DE) is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case, the differential output voltage defined as $V_{OD} = V_A - V_B$ is positive. When D is low, the output states reverse, B turns high, A becomes low, and $V_{OD}$ is negative. When DE is low, both outputs turn high-impedance. In this condition, the logic state at D is irrelevant. | | ₹ 1-1. Driver Functions | | | | | | | | | | | |----------------------|-------------------------|------|------|-------------------------|--|--|--|--|--|--|--| | INPUT <sup>(1)</sup> | ENABLE | OUTI | PUTS | FUNCTION | | | | | | | | | D | DE | Α | В | FUNCTION | | | | | | | | | Н | Н | Н | L | Actively drive bus High | | | | | | | | | L | Н | L | Н | Actively drive bus Low | | | | | | | | | X | L | Z | Z | Driver disabled | | | | | | | | 表 7-1. Driver Functions (1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off) When the receiver enable pin, $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as $V_{ID} = V_A - V_B$ is positive and higher than the positive input threshold, $V_{IT+}$ , the receiver output (R) turns high. When $V_{ID}$ is negative and lower than the negative input threshold, $V_{IT-}$ , the receiver output turns low. If $V_{ID}$ is between $V_{IT+}$ and $V_{IT-}$ , the output is indeterminate. When $\overline{RE}$ is logic high, the receiver output is high-impedance and the magnitude and polarity of $V_{ID}$ are irrelevant. When the transceiver is disconnected from the bus, the receiver provides a failsafe high output. | DIFFERENTIAL INPUT | ENABLE <sup>(1)</sup> | OUTPUT | FUNCTION | |-----------------------------------|-----------------------|--------|-------------------------| | $V_{ID} = V_A - V_B$ | RE | R | FUNCTION | | $V_{ID} > V_{IT+}$ | L | Н | Receive valid bus High | | $V_{IT-} < V_{ID} < V_{IT+}$ | L | ? | Indeterminate bus state | | V <sub>ID</sub> < V <sub>IT</sub> | L | L | Receive valid bus Low | | X | Н | Z | Receiver disabled | | OPEN | L | Н | Receiver failsafe High | 表 7-2. Receiver Functions (1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off) English Data Sheet: SLLS236 図 7-2. Schematic of Inputs and Outputs ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 8.1 Application Information The SN65LBC184 and SN75LBC184 devices are half-duplex, RS-485 transceivers commonly used for asynchronous data transmissions. The driver and receiver enable pins allow for the configuration of different operating modes. b) Combined enable signals for use as directional control pin c) Receiver always on Copyright © 2016, Texas Instruments Incorporated #### 図 8-1. Half-Duplex Transceiver Configurations - 1. Using independent enable lines provides the most flexible control by allowing the driver and the receiver to be turned on and off individually. This configuration requires two control lines, allowing the selective listening into the bus traffic, whether the driver is transmitting data or not. - 2. Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. In this configuration, the transceiver operates as a driver when the direction-control line is high, and as a receiver when the direction-control line is low. - Only one line is required when connecting the receiver-enable input to ground and controlling only the driverenable input. In this configuration, a node not only receives the data from the bus, but also sends and verifies the correct data has been transmitted. #### 8.2 Typical Application An RS-485 bus consists of multiple transceivers connected in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor, $R_T$ , whose value matches the characteristic impedance, $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over a longer cable length. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2016, Texas Instruments Incorporated 図 8-2. Typical RS-485 Network With Half-Duplex Transceivers ### 8.2.1 Design Requirements RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes. ### 8.2.1.1 Data Rate and Bus Length There is an inverse relationship between data rate and bus length, meaning the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable may be without introducing data errors. While most RS-485 systems use data rates between 10kbps and 100kbps, some applications require data rates up to 250kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5% or 10%. 図 8-3. Cable Length vs Data Rate Characteristic #### 8.2.1.2 Stub Length When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a nonterminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in $\pm 1$ . $$L_{(STUB)} \le 0.1 \times t_r \times v \times c \tag{1}$$ #### where - t<sub>r</sub> is the 10/90 rise time of the driver - v is the signal velocity of the cable or trace as a factor of c - c is the speed of light (3 × 10<sup>8</sup> m/s) Per 式 1, cable-stub lengths when using the SN65LBC184 driver must be not greater than 5.85 meters (19 feet) for a signal velocity of 78% and minimum driver output rise or fall time of 250ns. #### 8.2.1.3 Bus Loading The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately $12k\Omega$ . Because the SN65LBC184 is a 1/4 UL transceiver, it is possible to connect up to 128 receivers to the bus. #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 SN65LBC184 Test Description The SN65LBC184 is tested against the IEC 61000-4-5 recommended transient identified as the combination wave. The combination wave provides a 1.2-/50 $\mu$ s open-circuit voltage waveform and a 8-/20 $\mu$ s short-circuit current waveform shown in $\boxtimes$ 8-4. The testing is performed with a combination/hybrid pulse generator with an effective output impedance of 2 $\Omega$ . The setup for the overvoltage stress is shown in $\boxtimes$ 8-5 with all testing performed with power applied to the SN65LBC184 circuit. 図 8-4. Open-Circuit Voltage and Short-Circuit Current Waveforms The SN65LBC184 is tested and evaluated for both maximum (single pulse) as well as life test (multiple pulse) capabilities. The SN65LBC184 is evaluated against transients of both positive and negative polarity and all testing is performed with the worst-case transient polarity. Transient pulses are applied to the bus pins (A and B) across ground as shown in $\boxtimes$ 8-5. 図 8-5. Overvoltage Stress Test Circuit #### 8.2.3 Application Curve An example waveform as seen by the SN65LBC184 is shown in $\boxtimes$ 8-6. The bottom trace is current, the middle trace shows the clamping voltage of the device and the top trace is power as calculated from the voltage and current waveforms. This example shows a peak clamping voltage of 33.6V and peak current of 16A, thus yielding an absorbed peak power of 538W. 図 8-6. Typical Surge Waveform Measured at Pins 5 and 7 #### 8.3 Power Supply Recommendations For reliable operation at all data rates and supply voltages, each supply should be buffered with a 100nF ceramic capacitor located as close to the supply pins as possible. The TPS76350 is a linear voltage regulator suitable for the 5V supply. #### 8.4 Layout ### 8.4.1 Layout Guidelines Because ESD transients have a wide frequency bandwidth from approximately 3MHz to 3GHz, high-frequency layout techniques must be applied during PCB design. - Use V<sub>CC</sub> and ground planes to provide low inductance. High frequency currents follow the path of least inductance and not the path of least impedance. - Apply 100nF to 220nF bypass capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART, or controller ICs on the board. - Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors to minimize effective viainductance. - Use $1k\Omega$ to $10k\Omega$ pullup or pulldown resistors for enable lines to limit noise currents in these lines during transient events. #### 8.4.2 Layout Example 図 8-7. Layout Schematic 19 ## 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates — go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button to register and receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document. ### 9.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.3 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 9.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision I (June 2015) to Revision J (July 2024) | Page | |---------------------------------------------------------------------------------------------------------------------------|-----------------| | | <br>放電 <b>1</b> | | • Changed the value of "Air discharge" From: ±15000 To: ±30000 in the ESD Ratings table | 4 | | Changed the D (SOIC) Thermal Information values | 5 | | • Changed the V <sub>IT+</sub> unit value From: 200 V To: 200 mV in the <i>Electrical Characteristics: Receiver</i> table | 6 | | Changes from Revision H (February 2009) to Revision I (June 2015) | Page | | • 「ピン構成および機能」セクション、「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクション | 、「アプ | | リケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびト | | | ントのサポート」セクション、「メカニカル、パッケージ、および注文情報」セクションを追加 | 1 | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 30-Apr-2025 #### PACKAGING INFORMATION | Orderable | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |--------------|----------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|------------------| | part number | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | SN65LBC184D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 85 | 6LB184 | | SN65LBC184DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (6LB184, SLB18U) | | SN65LBC184P | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | 65LBC184 | | SN75LBC184D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | 0 to 70 | 7LB184 | | SN75LBC184P | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | 75LBC184 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Mar-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65LBC184DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Mar-2025 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | SN65LBC184DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Mar-2025 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN65LBC184P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | SN75LBC184P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # P (R-PDIP-T8) ## PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated