







TMP275-Q1

SBOS760B-NOVEMBER 2015-REVISED APRIL 2017

Support &

Community

# TMP275-Q1 Automotive Grade ±0.75°C Temperature Sensor with I<sup>2</sup>C and SMBus Interface in Industry-Standard LM75 Form Factor and Pinout

#### Features 1

- AEC-Q100 Qualified with:
  - Temperature Grade 1: -40°C to +125°C Ambient Operation Temperature Range
  - HBM ESD Classification Level 2
  - CDM ESD Classification Level C6
- High Accuracy:
  - ±0.75°C (Maximum) from −10°C to +85°C
  - ±1.5°C (Maximum) from -40°C to +125°C
- Low Quiescent Current:
  - 50 μA (Typical)
  - 0.1 μA (Standby)
- Resolution: 9 to 12 Bits, User-Selectable
- Digital Output: SMBus<sup>™</sup>, Two-Wire, and I<sup>2</sup>C Interface Compatibility
- 8 I<sup>2</sup>C, SMBus Addresses
- Wide Supply Range: 2.7 V to 5.5 V
- Small 8-Pin VSSOP and SOIC Packages
- No Specified Power-Up Sequence Required, Two-Wire Bus Pullups Can Be Enabled Before V+

#### Applications 2

- **Climate Controls**
- Infotainment Processor Management
- Airflow Sensors
- **Battery Control Units**
- **Engine Control Units**
- **UREA Sensors**
- Water Pumps
- **HID Lamps**
- Airbag Control Units

#### **Simplified Schematic**



### 3 Description

The TMP275-Q1 is a ±0.75°C, accurate integrated digital temperature sensor with a 12-bit, analog-todigital converter (ADC) that can operate on a supply voltage as low as 2.7 V and is pin- and registercompatible with the Texas Instruments' LM75, TMP75. TMP75B, and TMP175 devices. The TMP275-Q1 device is available in 8-pin SOIC and VSSOP packages and requires no external components to sense temperature. The device is capable of reading temperatures with a maximum resolution of 0.0625°C (12 bits) and as low as 0.5°C (9 bits), thus allowing the user to maximize efficiency by programming for higher resolution or faster conversion time. The device is specified over the temperature range of -40°C to +125°C.

The TMP275-Q1 device features SMBus and twowire interface compatibility and allows up to eight devices on the same bus with the SMBus overtemperature alert function. The factory-calibrated temperature accuracy and the noise-immune digital interface make the TMP275-Q1 the preferred solution for temperature compensation of other sensors and electronic components, without the need for additional system-level calibration or elaborate board layout for distributed temperature sensing.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
|             | SOIC (8)  | 4.90 mm × 3.91 mm |  |  |
| TMP275-Q1   | VSSOP (8) | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.

#### Internal Block Diagram





## Table of Contents

| 1 | Feat                            | tures 1                            |  |  |  |  |  |
|---|---------------------------------|------------------------------------|--|--|--|--|--|
| 2 | Арр                             | lications 1                        |  |  |  |  |  |
| 3 | Des                             | cription 1                         |  |  |  |  |  |
| 4 | Revision History 2              |                                    |  |  |  |  |  |
| 5 | Pin Configuration and Functions |                                    |  |  |  |  |  |
| 6 | Spe                             | cifications 4                      |  |  |  |  |  |
|   | 6.1                             | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2                             | ESD Ratings 4                      |  |  |  |  |  |
|   | 6.3                             | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4                             | Thermal Information 4              |  |  |  |  |  |
|   | 6.5                             | Electrical Characteristics 5       |  |  |  |  |  |
|   | 6.6                             | Timing Requirements 6              |  |  |  |  |  |
|   | 6.7                             | Typical Characteristics 7          |  |  |  |  |  |
| 7 | Deta                            | ailed Description 8                |  |  |  |  |  |
|   | 7.1                             | Overview                           |  |  |  |  |  |
|   | 7.2                             | Functional Block Diagram 8         |  |  |  |  |  |
|   | 7.3                             | Feature Description9               |  |  |  |  |  |
|   |                                 |                                    |  |  |  |  |  |

|    | 7.4  | Device Functional Modes 1                         | 4  |
|----|------|---------------------------------------------------|----|
|    | 7.5  | Programming 1                                     | 5  |
| 8  | Арр  | lication and Implementation1                      | 9  |
|    | 8.1  | Application Information 1                         | 9  |
|    | 8.2  | Typical Applications 1                            | 9  |
| 9  | Pow  | er Supply Recommendations 2                       | 23 |
| 10 | Lay  | out 2                                             | 3  |
|    | 10.1 | Layout Guidelines 2                               | 23 |
|    | 10.2 | Layout Example 2                                  | 23 |
| 11 | Dev  | ice and Documentation Support 2                   | 4  |
|    | 11.1 | Documentation Support 2                           | 24 |
|    | 11.2 | Receiving Notification of Documentation Updates 2 | 24 |
|    | 11.3 | Community Resources 2                             | 24 |
|    | 11.4 | Trademarks 2                                      | 24 |
|    | 11.5 | Electrostatic Discharge Caution 2                 | 24 |
|    | 11.6 | Glossary 2                                        | 24 |
| 12 |      | hanical, Packaging, and Orderable<br>rmation 2    | 24 |

## **4** Revision History

2

| CI | Changes from Revision A (January 2016) to Revision B Pa                                                                                                                                                            |        |  |  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|
| •  | Changed temperature (maximum) in title, <i>Features</i> and <i>Description</i> from "±0.5°C" to "±0.75°C"; change temperature range under "High Accuracy" row for ±0.75°C from "-20°C to 100°C" to "-10°C to 85°C" |        |  |  |
| •  | Changed first test condition temperature range in "Accuracy" row from "–20°C to 100°C" to "–10°C to 85°C"; change MAX value in same row from "±0.5°C" to "±0.75°C"                                                 | )<br>5 |  |  |
| CI | hanges from Original (November 2015) to Revision A                                                                                                                                                                 | Page   |  |  |

# www.ti.com



#### TMP275-Q1 SBOS760B – NOVEMBER 2015 – REVISED APRIL 2017

# 5 Pin Configuration and Functions



#### **Pin Functions**

|     | PIN I/O |     | DESCRIPTION                                                           |  |  |  |
|-----|---------|-----|-----------------------------------------------------------------------|--|--|--|
| NO. | NAME    | 1/0 | DESCRIPTION                                                           |  |  |  |
| 1   | SDA     | I/O | Serial data. Open-drain output; requires a pullup resistor.           |  |  |  |
| 2   | SCL     | I   | Serial clock. Open-drain output; requires a pullup resistor.          |  |  |  |
| 3   | ALERT   | 0   | Overtemperature alert. Open-drain output; requires a pullup resistor. |  |  |  |
| 4   | GND     | —   | Ground                                                                |  |  |  |
| 5   | A2      | I   |                                                                       |  |  |  |
| 6   | A1      | I   | Address select. Connect to GND or V+.                                 |  |  |  |
| 7   | A0      | I   |                                                                       |  |  |  |
| 8   | V+      | I   | Supply voltage, 2.7 V to 5.5 V                                        |  |  |  |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                          | MIN  | MAX | UNIT |
|------------------------------------------|------|-----|------|
| Power supply, V+                         |      | 7   | V    |
| Input voltage <sup>(2)</sup>             | -0.5 | 7   | V    |
| Input current                            |      | 10  | mA   |
| Operating temperature                    | -55  | 127 | °C   |
| Junction temperature, T <sub>J</sub> max |      | 150 | °C   |
| Storage temperature, T <sub>stg</sub>    | -60  | 130 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input voltage rating applies to all TMP275-Q1 input voltages.

#### 6.2 ESD Ratings

|                   |                            |                                                         | VALUE | UNIT |
|-------------------|----------------------------|---------------------------------------------------------|-------|------|
| V                 |                            | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2500 |      |
| V <sub>(ESI</sub> | D) Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Supply voltage                                 | 2.7 |     | 5.5 | V    |
| Operating free-air temperature, T <sub>A</sub> | -40 |     | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | ТМ       | TMP275-Q1            |      |  |  |
|-----------------------|----------------------------------------------|----------|----------------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | D (SOIC) DGK (VSSOP) |      |  |  |
|                       |                                              | 8 PINS   | 8 PINS               |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 121.6    | 185                  | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 70.5     | 76.1                 | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 62       | 106.4                | °C/W |  |  |
| ΨJT                   | Junction-to-top characterization parameter   | 23       | 14.1                 | °C/W |  |  |
| ΨJB                   | Junction-to-board characterization parameter | 61.5     | 104.8                | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.5 Electrical Characteristics

at  $T_A = -40^{\circ}$ C to +125°C and V+ = 2.7 V to 5.5 V (unless otherwise noted)

|                 | PARAMETER                    |       | TEST CONDITIONS                            | MIN      | TYP     | MAX      | UNIT |
|-----------------|------------------------------|-------|--------------------------------------------|----------|---------|----------|------|
| TEMPE           | RATURE INPUT                 |       |                                            |          |         |          |      |
|                 | Range                        |       |                                            | -40      |         | 125      | °C   |
|                 |                              |       | −10°C to 85°C, V+ = 3.3 V                  |          | ±0.125  | ±0.75    |      |
|                 |                              |       | 0°C to 100°C, V+ = 3 V to 3.6 V            |          | ±0.125  | ±1       |      |
|                 | Accuracy (temperature error) |       | -40°C to 125°C, V+ = 3 V to 3.6 V          |          | ±0.125  | ±1.5     | °C   |
|                 |                              |       | 25°C to 100°C, V+ = 3.3 V to 5.5 V         |          | ±0.2    | ±2       |      |
|                 | Resolution <sup>(1)</sup>    |       | Selectable                                 |          | 0.0625  |          | °C   |
| DIGITA          | L INPUT/OUTPUT               |       |                                            | 1        |         |          |      |
|                 | Input capacitance            |       |                                            |          | 3       |          | pF   |
| VIH             | High-level input logic       |       |                                            | 0.7 (V+) |         | 6        | V    |
| VIL             | Low-level input logic        |       |                                            | -0.5     |         | 0.3 (V+) | V    |
| IN              | Leakage input current        |       | $0 \vee \leq V_{IN} \leq 6 \vee$           |          |         | 1        | μA   |
|                 | Input voltage hysteresis     |       | SCL and SDA pins                           |          | 500     |          | mV   |
|                 |                              | SDA   | I <sub>OL</sub> = 3 mA                     | 0        | 0.15    | 0.4      | - V  |
| V <sub>OL</sub> | Low-level output logic       | ALERT | I <sub>OL</sub> = 4 mA                     | 0        | 0.15    | 0.4      |      |
|                 | Resolution                   | +     | Selectable                                 |          | 9 to 12 |          | Bits |
|                 |                              |       | 9 bits                                     |          | 27.5    | 37.5     |      |
|                 |                              |       | 10 bits                                    |          | 55      | 75       | ms   |
|                 | Conversion time              |       | 11 bits                                    |          | 110     | 150      |      |
|                 |                              |       | 12 bits                                    |          | 220     | 300      |      |
|                 | Time-out time                |       |                                            | 25       | 54      | 74       | ms   |
| POWER           | R SUPPLY                     |       |                                            |          |         |          |      |
|                 | Operating range              |       |                                            | 2.7      |         | 5.5      | V    |
|                 |                              |       | Serial bus inactive                        |          | 50      | 85       |      |
| lq              | Quiescent current            |       | Serial bus active, SCL frequency = 400 kHz |          | 100     |          | μA   |
|                 |                              |       | Serial bus active, SCL frequency = 3.4 MHz |          | 410     |          |      |
|                 |                              |       | Serial bus inactive                        |          | 0.1     | 3        |      |
| SD              | Shutdown current             |       | Serial bus active, SCL frequency = 400 kHz |          | 60      |          | μA   |
|                 |                              |       | Serial bus active, SCL frequency = 3.4 MHz |          | 380     |          |      |
| ГЕМРЕ           | RATURE RANGE                 |       |                                            |          |         |          |      |
|                 | Specified range              |       |                                            | -40      |         | 125      | °C   |
|                 | Operating range              |       |                                            | -55      |         | 127      | °C   |

(1) Specified for 12-bit resolution.

SBOS760B-NOVEMBER 2015-REVISED APRIL 2017



www.ti.com

### 6.6 Timing Requirements

see the *Timing Diagrams* section for timing diagrams<sup>(1)</sup>

|                      |                                                                                               |                                                        | FAST MODE |      | HIGH-SPEED<br>MODE |      | UNIT |  |
|----------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------|------|--------------------|------|------|--|
|                      |                                                                                               |                                                        | MIN       | MAX  | MIN                | MAX  |      |  |
| $f_{(\rm SCL)}$      | SCL operating frequency                                                                       | V+                                                     | 0.001     | 0.4  | 0.001              | 2.38 | MHz  |  |
| t <sub>(BUF)</sub>   | Bus-free time between STOP and START condition                                                |                                                        | 1300      |      | 160                |      | ns   |  |
| t <sub>(HDSTA)</sub> | Hold time after repeated START condition.<br>After this period, the first clock is generated. |                                                        | 600       |      | 160                |      | ns   |  |
| t <sub>(SUSTA)</sub> | repeated start condition setup time                                                           | See the Timing Diagrams section                        | 600       |      | 160                |      | ns   |  |
| t <sub>(SUSTO)</sub> | STOP condition setup time                                                                     |                                                        | 600       |      | 160                |      | ns   |  |
| t <sub>(HDDAT)</sub> | Data hold time                                                                                |                                                        | 4         | 900  | 4                  | 120  | ns   |  |
| t <sub>(SUDAT)</sub> | Data setup time                                                                               |                                                        | 100       |      | 10                 |      | ns   |  |
| t <sub>(LOW)</sub>   | SCL-clock low period                                                                          | V+ , see the <i>Timing Diagrams</i> section            | 1300      |      | 280                |      | ns   |  |
| t <sub>(HIGH)</sub>  | SCL-clock high period                                                                         | See the Timing Diagrams section                        | 600       |      | 60                 |      | ns   |  |
| t <sub>F</sub> D     | Data fall time                                                                                | See the Timing Diagrams section                        |           | 300  |                    | 150  | ns   |  |
|                      |                                                                                               | See the Two-Wire Timing Diagrams section               |           | 300  |                    | 40   | ns   |  |
| t <sub>R</sub> C     | Clock rise time                                                                               | SCLK ≤ 100 kHz, see the <i>Timing Diagrams</i> section |           | 1000 |                    |      | ns   |  |
| t <sub>F</sub> C     | Clock fall time                                                                               | See the Two-Wire Timing Diagrams section               |           | 300  |                    | 40   | ns   |  |

(1) Values are based on a statistical analysis of a one-time sample of devices. Minimum and maximum values are not specified and are not production tested.



## 6.7 Typical Characteristics

at  $T_A = 25^{\circ}C$  and V+ = 5 V (unless otherwise noted)





### 7 Detailed Description

### 7.1 Overview

The TMP275-Q1 is a digital temperature sensor that is optimal for thermal management and thermal protection applications. The TMP275-Q1 is two-wire, SMBus, and I<sup>2</sup>C interface compatible, and is specified over the temperature range of -40°C to +125°C. The temperature sensor in the TMP275-Q1 is the device itself. Thermal paths run through the package leads as well as the plastic package. The package leads provide the primary thermal path because of the lower thermal resistance of the metal; see the *Functional Block Diagram* section for the internal block diagram of the TMP275-Q1 device.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Digital Temperature Output

The temperature register of the TMP275-Q1 is a 12-bit, read-only register that stores the output of the most recent conversion. Two bytes must be read to obtain data, and are described in Table 5 and Table 6. Note that byte 1 is the most significant byte and is followed by byte 2, the least significant byte. The first 12 bits are used to indicate temperature, with all remaining bits equal to zero. The least significant byte does not have to be read if that information is not needed. The data format for temperature is summarized in Table 1. Following power-up or reset, the Temperature register reads 0°C until the first conversion is complete. The user can obtain 9, 10, 11, or 12 bits of resolution by addressing the Configuration register and setting the resolution bits accordingly. For 9-, 10-, or 11-bit resolution, the most significant bits (MSBs) in the Temperature register are used with the unused least significant bits (LSBs) set to zero.

| TEMPERATURE | DIGITAL O      | UTPUT |
|-------------|----------------|-------|
| (°C)        | BINARY         | HEX   |
| 128         | 0111 1111 1111 | 7FF   |
| 127.9375    | 0111 1111 1111 | 7FF   |
| 100         | 0110 0100 0000 | 640   |
| 80          | 0101 0000 0000 | 500   |
| 75          | 0100 1011 0000 | 4B0   |
| 50          | 0011 0010 0000 | 320   |
| 25          | 0001 1001 0000 | 190   |
| 0.25        | 0000 0000 0100 | 004   |
| 0           | 0000 0000 0000 | 000   |
| -0.25       | 1111 1111 1100 | FFC   |
| -25         | 1110 0111 0000 | E70   |
| -55         | 1100 1001 0000 | C90   |

#### Table 1. Temperature Data Format

#### 7.3.2 Serial Interface

The TMP275-Q1 operates only as a slave device on the SMBus, two-wire, and I<sup>2</sup>C interface-compatible bus. Connections to the bus are made through the open-drain I/O lines SDA and SCL. The SDA and SCL pins feature integrated spike-suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP275-Q1 supports the transmission protocol for fast (up to 400 kHz) and high-speed (up to 2.38 MHz) modes. All data bytes are transmitted most significant bit (MSB) first.

#### 7.3.3 Bus Overview

The device that initiates the transfer is called a *master*, and the devices controlled by the master are *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions.

To address a specific device a START condition is initiated, indicated by pulling the data line (SDA) from a high to a low logic level when SCL is high. All slaves on the bus shift in the slave address byte, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the slave being addressed responds to the master by generating an Acknowledge bit and pulling SDA low.

Data transfer is then initiated and sent over eight clock pulses followed by an Acknowledge bit. During data transfer, SDA must remain stable when SCL is high because any change in SDA when SCL is high is interpreted as a control signal.

When all data are transferred, the master generates a STOP condition indicated by pulling SDA from low to high when SCL is high.



#### 7.3.4 Serial Bus Address

To communicate with the TMP275-Q1, the master must first address slave devices through a slave address byte. The slave address byte consists of seven address bits and a direction bit indicating the intent of executing a read or write operation.

The TMP275-Q1 features three address pins, allowing up to eight devices to be connected per bus. Pin logic levels are described in Table 2. The address pins of the TMP275-Q1 are read after reset, at the start of communication, or in response to a two-wire address acquire request. Following reading the state of the pins, the address is latched to minimize power dissipation associated with detection.

| A2 | A1 | A0        | SLAVE ADDRESS |  |  |
|----|----|-----------|---------------|--|--|
| 0  | 0  | 0         | 1001000       |  |  |
| 0  | 0  | 1         | 1001001       |  |  |
| 0  | 1  | 0 1001010 |               |  |  |
| 0  | 1  | 1         | 1001011       |  |  |
| 1  | 0  | 0         | 1001100       |  |  |
| 1  | 0  | 1         | 1001101       |  |  |
| 1  | 1  | 0         | 1001110       |  |  |
| 1  | 1  | 1         | 1001111       |  |  |

#### Table 2. Address Pins and Slave Addresses for the TMP275-Q1

#### 7.3.4.1 Writing and Reading to the TMP275-Q1

Accessing a particular register on the TMP275-Q1 is accomplished by writing the appropriate value to the Pointer register. The value for the Pointer register is the first byte transferred after the slave address byte with the R/W bit low. Every write operation to the TMP275-Q1 requires a value for the Pointer register; see Figure 8.

When reading from the TMP275-Q1, the last value stored in the Pointer register by a write operation is used to determine which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the Pointer register. This action is accomplished by issuing a slave address byte with the R/W bit low, followed by the Pointer register byte. No additional data are required. The master can then generate a START condition and send the slave address byte with the R/W bit high to initiate the read command; see Figure 9 for details of this sequence. If repeated reads from the same register are desired, the Pointer register bytes do not have to be continually sent because the TMP275-Q1 remembers the Pointer register value until it is changed by the next write operation.

Note that register bytes are sent most-significant byte first, followed by the least significant byte.

#### 7.3.4.2 Slave Mode Operations

The TMP275-Q1 can operate as a slave receiver or slave transmitter.

#### 7.3.4.2.1 Slave Receiver Mode

The first byte transmitted by the master is the slave address, with the R/W bit low. The TMP275-Q1 then acknowledges reception of a valid address. The next byte transmitted by the master is the Pointer register. The TMP275-Q1 then acknowledges reception of the Pointer register byte. The next byte or bytes are written to the register addressed by the Pointer register. The TMP275-Q1 acknowledges reception of each data byte. The master can terminate data transfer by generating a START or STOP condition.

#### 7.3.4.2.2 Slave Transmitter Mode

The first byte is transmitted by the master and is the slave address, with the R/W bit high. The slave acknowledges reception of a valid slave address. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the Pointer register. The master acknowledges reception of the data byte. The next byte transmitted by the slave is the least significant byte. The master acknowledges reception of the data byte. The master can terminate data transfer by generating a Not-Acknowledge bit on reception of any data byte, or by generating a START or STOP condition.



#### 7.3.4.3 SMBus Alert Function

The TMP275-Q1 supports the SMBus alert function. When the TMP275-Q1 is operating in interrupt mode (TM = 1), the ALERT pin of the TMP275-Q1 can be connected as an SMBus alert signal. When a master senses that an Alert condition is present on the ALERT line, the master sends an SMBus Alert command (00011001) on the bus. If the ALERT pin of the TMP275-Q1 is active, the device acknowledges the SMBus Alert command and responds by returning its slave address on the SDA line. The eighth bit (LSB) of the slave address byte indicates if the temperature exceeding  $T_{HIGH}$  or falling below  $T_{LOW}$  caused the Alert condition. This bit is high if the temperature is greater than or equal to  $T_{HIGH}$ . This bit is low if the temperature is less than  $T_{LOW}$ ; see Figure 10 for details of this sequence.

If multiple devices on the bus respond to the SMBus Alert command, arbitration during the slave address portion of the SMBus Alert command determines which device clears its Alert status. If the TMP275-Q1 wins the arbitration, its ALERT pin becomes inactive at the completion of the SMBus Alert command. If the TMP275-Q1 loses the arbitration, its ALERT pin remains active.

#### 7.3.4.4 General Call

The TMP275-Q1 responds to a two-wire, general-call address (0000000) if the eighth bit is 0. The device acknowledges the general-call address and responds to commands in the second byte. If the second byte is 00000100, the TMP275-Q1 latches the status of its address pins but does not reset. If the second byte is 00000110, the TMP275-Q1 latches the status of its address pins and resets its internal registers to their power-up values.

#### 7.3.4.5 High-Speed Mode

For the two-wire bus to operate at frequencies above 400 kHz, the master device must issue an Hs-mode master code (00001XXX) as the first byte after a START condition to switch the bus to high-speed operation. The TMP1275 device does not acknowledge this byte, but does switch its input filters on SDA and SCL and its output filters on SDA to operate in Hs-mode, thus allowing transfers at up to 2.38 MHz. After the Hs-mode master code is issued, the master transmits a two-wire slave address to initiate a data transfer operation. The bus continues to operate in Hs-mode until a STOP condition occurs on the bus. Upon receiving the STOP condition, the TMP275-Q1 switches the input and output filter back to fast-mode operation.

#### 7.3.4.6 Time-Out Function

The TMP275-Q1 resets the serial interface if either SCL or SDA is held low for 54 ms (typical) between a START and STOP condition. The TMP275-Q1 releases the bus if it is pulled low and waits for a START condition. To avoid activating the time-out function, a communication speed of at least 1 kHz must be maintained for the SCL operating frequency.

#### 7.3.5 Timing Diagrams

The TMP275-Q1 is two-wire, SMBus, and I<sup>2</sup>C interface compatible. Figure 7 to Figure 10 describe the various operations on the TMP275-Q1. The following list provides bus definitions. Parameters for Figure 7 are defined in the *Timing Requirements* table.

Bus Idle: Both the SDA and SCL lines remain high.

**Start Data Transfer:** A change in the state of the SDA line, from high to low when the SCL line is high defines a START condition. Each data transfer is initiated with a START condition.

**Stop Data Transfer:** A change in the state of the SDA line from low to high when the SCL line is high defines a STOP condition. Each data transfer is terminated with a repeated START or STOP condition.

**Data Transfer:** The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. The receiver acknowledges the transfer of data.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an Acknowledge bit. A device that acknowledges must pull down the SDA line during the Acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the Acknowledge clock pulse. Setup and hold times must be taken into account. On a master receive, the termination of the data transfer can be signaled by the master generating a Not-Acknowledge bit on the last byte that is transmitted by the slave.

Copyright © 2015–2017, Texas Instruments Incorporated



#### TMP275-Q1

SBOS760B-NOVEMBER 2015-REVISED APRIL 2017

www.ti.com

#### 7.3.5.1 Two-Wire Timing Diagrams



Figure 8. Two-Wire Timing Diagram for TMP275-Q1 Write Word Format





XAS

STRUMENTS









TMP275-Q1



#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode (SD)

The shutdown mode of the TMP275-Q1 allows the user to save maximum power by shutting down all device circuitry other than the serial interface, thus reducing current consumption to typically less than 0.1  $\mu$ A. Shutdown mode is enabled when the SD bit is 1; the device shuts down when the current conversion is completed. When SD is equal to 0, the device maintains a continuous conversion state.

#### 7.4.2 Thermostat Mode (TM)

The thermostat mode bit of the TMP275-Q1 indicates to the device whether to operate in comparator mode (TM = 0) or interrupt mode (TM = 1). For more information on comparator and interrupt modes, see the *High- and Low-Limit Registers* section.

#### 7.4.2.1 Comparator Mode (TM = 0)

In comparator mode (TM = 0), the ALERT pin is activated when the temperature equals or exceeds the value in the  $T_{HIGH}$  register and remains active until the temperature falls below the value in the  $T_{LOW}$  register. For more information on the comparator mode, see the *High- and Low-Limit Registers* section.

#### 7.4.2.2 Interrupt Mode (TM = 1)

In interrupt mode (TM = 1), the ALERT pin is activated when the temperature exceeds  $T_{HIGH}$  or goes below the  $T_{LOW}$  register. The ALERT pin is cleared when the host controller reads the temperature register. For more information on the interrupt mode, see the *High- and Low-Limit Registers* section.

#### 7.4.3 One-Shot (OS)

The TMP275-Q1 features a one-shot temperature measurement mode. When the device is in shutdown mode, writing a 1 to the OS bit starts a single temperature conversion. The device returns to the shutdown state at the completion of the single conversion. This feature is useful for reducing power consumption in the TMP275-Q1 when continuous temperature monitoring is not required. When the configuration register is read, OS always reads zero.



### 7.5 Programming

#### 7.5.1 Pointer Register

Figure 11 shows the internal register structure of the TMP275-Q1. The 8-bit Pointer register of the device is used to address a given data register. The Pointer register uses the two LSBs to identify which of the data registers must respond to a read or write command. Table 3 identifies the bits of the Pointer register byte. Table 4 describes the pointer address of the registers available in the TMP275-Q1. The power-up reset value of P1/P0 is 00.





| Table 3. Pointer Register Byte (pointer = N/A) [reset = 00h |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

| P7 | P6 | P5 | P4 | P3 | P2 | P1            | P0 |
|----|----|----|----|----|----|---------------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | Register Bits |    |

#### Table 4. Pointer Addresses of the TMP275-Q1

| P1 | P0 | TYPE            | REGISTER                   |
|----|----|-----------------|----------------------------|
| 0  | 0  | R only, default | Temperature register       |
| 0  | 1  | R/W             | Configuration register     |
| 1  | 0  | R/W             | T <sub>LOW</sub> register  |
| 1  | 1  | R/W             | T <sub>HIGH</sub> register |

TMP275-Q1

SBOS760B-NOVEMBER 2015-REVISED APRIL 2017

SBOS760B-NOVEMBER 2015-REVISED APRIL 2017

www.ti.com

#### 7.5.2 Temperature Register

The Temperature register of the TMP275-Q1 is a 12-bit, read-only register that stores the output of the most recent conversion. Two bytes must be read to obtain data and are described in Table 5 and Table 6. Note that byte 1 is the most significant byte and is followed by byte 2, the least significant byte. The first 12 bits are used to indicate temperature, with all remaining bits equal to zero. The least significant byte does not have to be read if that information is not needed. The data format for temperature is summarized in Table 1. Following power-up or reset, the Temperature register reads 0°C until the first conversion is complete.

#### Table 5. Byte 1 of the Temperature Register

| D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|----|----|----|----|----|----|
| T11 | T10 | Т9 | Т8 | Τ7 | Т6 | T5 | T4 |

#### Table 6. Byte 2 of the Temperature Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| Т3 | T2 | T1 | то | 0  | 0  | 0  | 0  |

#### 7.5.3 Configuration Register

The Configuration register is an 8-bit read/write register used to store bits that control the operational modes of the temperature sensor. Read and write operations are performed MSB first. The format of the Configuration register for the TMP275-Q1 is shown in Table 7, followed by a breakdown of the register bits. The power-up or reset value of the Configuration register is all bits equal to 0.

#### Table 7. Configuration Register Format

| BYTE | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0 |
|------|----|----|----|----|----|-----|----|----|
| 1    | OS | R1 | R0 | F1 | F0 | POL | ТМ | SD |



#### 7.5.4 Polarity (POL)

The Polarity bit of the TMP275-Q1 allows the user to adjust the polarity of the ALERT pin output. If POL = 0, the ALERT pin is active low, as shown in Figure 12. For POL = 1, the ALERT pin is active high and the state of the ALERT pin is inverted.



Figure 12. Output Transfer Function Diagrams

#### 7.5.5 Fault Queue (F1/F0)

A fault condition is defined as when the measured temperature exceeds the user-defined limits set in the  $T_{HIGH}$  and  $T_{LOW}$  registers. Additionally, the number of fault conditions required to generate an alert can be programmed using the fault queue. The fault queue is provided to prevent a false alert resulting from environmental noise. The fault queue requires consecutive fault measurements to trigger the Alert function. Table 8 defines the number of measured faults that can be programmed to trigger an Alert condition in the device. For the  $T_{HIGH}$  and  $T_{LOW}$  register format and byte order, see the *High- and Low-Limit Registers* section.

| F1 | F0 | CONSECUTIVE FAULTS |
|----|----|--------------------|
| 0  | 0  | 1                  |
| 0  | 1  | 2                  |
| 1  | 0  | 4                  |
| 1  | 1  | 6                  |

#### 7.5.6 Converter Resolution (R1/R0)

The converter resolution bits control the resolution of the internal analog-to-digital converter (ADC). This control allows the user to maximize efficiency by programming for higher resolution or faster conversion time. Table 9 identifies the resolution bits and the relationship between resolution and conversion time.

| R1 | R0 | RESOLUTION         | CONVERSION TIME<br>(Typical) |  |  |
|----|----|--------------------|------------------------------|--|--|
| 0  | 0  | 9 bits (0.5°C)     | 27.5 ms                      |  |  |
| 0  | 1  | 10 bits (0.25°C)   | 55 ms                        |  |  |
| 1  | 0  | 11 bits (0.125°C)  | 110 ms                       |  |  |
| 1  | 1  | 12 bits (0.0625°C) | 220 ms                       |  |  |

#### Table 9. Resolution of the TMP275-Q1



#### 7.5.7 High- and Low-Limit Registers

In comparator mode (TM = 0), the ALERT pin of the TMP275-Q1 becomes active when the temperature equals or exceeds the value in  $T_{HIGH}$  and generates a consecutive number of faults according to fault bits F1 and F0. The ALERT pin remains active until the temperature falls below the indicated  $T_{LOW}$  value for the same number of faults.

In interrupt mode (TM = 1), the ALERT pin becomes active when the temperature equals or exceeds  $T_{HIGH}$  for a consecutive number of fault conditions. The ALERT pin remains active until a read operation of any register occurs, or the device successfully responds to the SMBus alert response address. The ALERT pin is also cleared if the device is placed in shutdown mode. When cleared, the ALERT pin only becomes active again by the temperature falling below  $T_{LOW}$ . When the temperature falls below  $T_{LOW}$ , the ALERT pin becomes active and remains active until cleared by a read operation of any register or a successful response to the SMBus alert response address. When the ALERT pin is cleared, the above cycle repeats, with the ALERT pin becoming active when the temperature equals or exceeds  $T_{HIGH}$ . The ALERT pin can also be cleared by resetting the device with the General-Call Reset command. This action also clears the state of the internal registers in the device, returning the device to comparator mode (TM = 0).

Both operational modes are represented in Figure 12. Table 10, Table 11, Table 12, and Table 13 describe the format for the  $T_{HIGH}$  and  $T_{LOW}$  registers. Note that the most significant byte is sent first, followed by the least significant byte. Power-up reset values for  $T_{HIGH}$  and  $T_{LOW}$  are:

 $T_{HIGH} = 80^{\circ}C$  and  $T_{LOW} = 75^{\circ}C$ 

The format of the data for  $T_{\text{HIGH}}$  and  $T_{\text{LOW}}$  is the same as for the Temperature register.

#### Table 10. Byte 1 the T<sub>HIGH</sub> Register

| BYTE | D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----|-----|----|----|----|----|----|----|
| 1    | H11 | H10 | H9 | H8 | H7 | H6 | H5 | H4 |

#### Table 11. Byte 2 of the T<sub>HIGH</sub> Register

|      |    |    | -  | •  |    |    |    |    |
|------|----|----|----|----|----|----|----|----|
| BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 2    | H3 | H2 | H1 | H0 | 0  | 0  | 0  | 0  |

#### Table 12. Byte 1 the T<sub>LOW</sub> Register

| BYTE | D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0 |
|------|-----|-----|----|----|----|----|----|----|
| 1    | L11 | L10 | L9 | L8 | L7 | L6 | L5 | L4 |

#### Table 13. Byte 2 of the T<sub>LOW</sub> Register

| BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------|----|----|----|----|----|----|----|----|
| 2    | L3 | L2 | L1 | LO | 0  | 0  | 0  | 0  |

All 12 bits for the Temperature,  $T_{HIGH}$ , and,  $T_{LOW}$  registers are used in the comparisons for the Alert function for all converter resolutions. The three LSBs in  $T_{HIGH}$  and  $T_{LOW}$  can affect the Alert output even if the converter is configured for 9-bit resolution.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TMP275-Q1 is a digital output temperature sensor with SMBus, two-wire, and I<sup>2</sup>C compatible interfaces. The device features three address pins (A0, A1, A2), allowing up to eight devices to be connected per bus. The TMP275-Q1 requires no external components for operation except for pullup resistors on SCL, SDA, and ALERT, although a 0.1- $\mu$ F bypass capacitor is recommended. The TMP275-Q1 measures the printed circuit board (PCB) temperature of where the device is mounted. The sensing device of the TMP275-Q1 is the device itself. Thermal paths run through the package leads as well as the plastic package. The lower thermal resistance of metal causes the leads to provide the primary thermal path.

### 8.2 Typical Applications

#### 8.2.1 Typical Connections of the TMP275-Q1



Figure 13. Typical Connections of the TMP275-Q1 Schematic

#### 8.2.1.1 Design Requirements

Figure 13 shows the TMP275-Q1 typical connections. The TMP275-Q1 device requires pullup resistors on the SCL, SDA, and ALERT pins. The recommended value for the pullup resistor is 5 k $\Omega$ . In some applications the pullup resistor can be lower or higher than 5 k $\Omega$ , but must not exceed 3 mA of current on the SCL and SDA pins and must not exceed 4 mA on the ALERT pin. If the resistors are missing, the SCL and SDA lines are always low (nearly 0 V) and the I<sup>2</sup>C bus does not work. A 0.1- $\mu$ F bypass capacitor is recommended, as shown in Figure 13. The SCL, SDA, and ALERT lines can be pulled up to a supply that is equal to or higher than V+ through the pullup resistors.

Copyright © 2015–2017, Texas Instruments Incorporated

#### TMP275-Q1 SBOS760B – NOVEMBER 2015 – REVISED APRIL 2017



### **Typical Applications (continued)**

The ALERT pin can be configured to respond to one of the two Alert functions available: *comparator mode* and *interrupt mode*. To configure one of eight different addresses on the bus, connect A0, A1, and A2 to either the GND or V+ pin. In the circuit shown in Figure 13, the comparator mode is selected and the address pins (A0, A1, A2) are connected to ground.

#### 8.2.1.2 Detailed Design Procedure

Place the TMP275-Q1 device in close proximity to the heat source that must be monitored with a proper layout for good thermal coupling. This placement ensures that temperature changes are captured within the shortest possible time interval. To maintain accuracy in applications that require air or surface temperature measurement, take care to isolate the package and leads from ambient air temperature. A thermally-conductive adhesive is helpful in achieving accurate surface temperature measurement.

#### 8.2.1.3 Application Curve

Figure 14 shows the step response of the TMP275-Q1 device to a submersion in an oil bath of 100°C from room temperature (27°C). The time-constant, or the time for the output to reach 63% of the input step, is 1.5 s. The time-constant result depends on the PCB where the TMP275-Q1 devices are mounted. For this test, the TMP275-Q1 device was soldered to a two-layer PCB that measured 0.375 inches × 0.437 inches.



Figure 14. Temperature Step Response



#### **Typical Applications (continued)**

#### 8.2.2 Connecting Multiple Devices on a Single Bus

The TMP275-Q1 features three address pins, allowing up to eight devices to be connected per bus. When the TMP275-Q1 is operating in interrupt mode (TM = 1), the ALERT pin of the TMP275-Q1 can be connected as an SMBus Alert signal. Figure 15 shows eight TMP275-Q1 devices connected to an MCU (master) using one single bus. Each device that exists as a slave on the SMBus has one unique 7-bit address; see Table 2 for the TMP275-Q1 address options. When a master senses that an Alert condition is present on the ALERT line, the master sends an SMBus Alert command (00011001) on the bus. If the ALERT pin of the TMP275-Q1 is active, the device acknowledges the SMBus Alert command and responds by returning its slave address on the SDA line. The eighth bit (LSB) of the slave address byte indicates if the temperature exceeding T<sub>HIGH</sub> or falling below TLOW caused the ALERT condition. This bit is high if the temperature is greater than or equal to T<sub>HIGH</sub>. This bit is low if the temperature is less than T<sub>LOW</sub>.

This application has eight devices connected to the bus. If multiple devices on the bus respond to the SMBus Alert command, arbitration during the slave address portion of the SMBus Alert command determines which device clears its ALERT status. If the TMP275-Q1 wins the arbitration, its ALERT pin becomes inactive at the completion of the SMBus Alert command. If the TMP275-Q1 loses the arbitration, its ALERT pin remains active.

#### NOTE

Make sure you device is configured to operate in interrupt mode to enable the SMBus feature.





TMP275-Q1

SBOS760B-NOVEMBER 2015-REVISED APRIL 2017

TEXAS INSTRUMENTS

www.ti.com

#### **Typical Applications (continued)**

#### 8.2.3 Temperature Data Logger for Cold Chain Management Applications

Cold chain management includes all of the means used to ensure a constant temperature for a product that is not heat stable from the time it is manufactured or farmed until the time it is used. This cold chain management includes industries such as food, retail, medical, and pharmaceutical. Figure 16 implements a cold chain monitoring system that measures temperature, then logs the sensor data to nonvolatile (FRAM) memory in the MCU. Figure 16 uses a near field communication (NFC) interface for wireless communication and is powered from a CR2032 coin cell battery with a focus on low power to maximize the battery lifetime.

The microcontroller communicates with all of the sensor devices through an I<sup>2</sup>C compatible interface. The MCU also communicates with the NFC transponder through this interface. An NFC-enabled smartphone can be used to send configurations to the application board. For a detailed design procedure and requirements of this application, see *Ultralow Power Multi-sensor Data Logger with NFC Interface Reference Design*.



Figure 16. Temperature Data Logger



### 9 Power Supply Recommendations

The TMP275-Q1 device operates with power supplies in the range of 2.7 V to 5.5 V. A power-supply bypass capacitor is required for stability; place this capacitor as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.01  $\mu$ F. Applications with noisy or high-impedance power supplies can require additional decoupling capacitors to reject power-supply noise.

### 10 Layout

#### **10.1 Layout Guidelines**

Mount the TMP275-Q1 to a PCB as shown in Figure 17. For this example the A0, A1, and A2 address pins are connected directly to ground. Connecting these pins to ground configures the device for slave address 1001000b.

- Bypass the V+ pin to ground with a low-ESR ceramic bypass capacitor. The typical recommended bypass capacitance is a 0.1-μF ceramic capacitor with a X5R or X7R dielectric. The optimum placement is closest to the V+ and GND pins of the device. Take care in minimizing the loop area formed by the bypass-capacitor connection, the V+ pin, and the GND pin of the device. Additional bypass capacitance can be added to compensate for noisy or high-impedance power supplies.
- Pull up the open-drain output pins SDA, SCL, and ALERT through  $5 \cdot k\Omega$  pullup resistors.

#### 10.2 Layout Example





TEXAS INSTRUMENTS

www.ti.com

### **11** Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

- LM75 Data Sheet
- TMP75, TMP175 Data Sheet
- TMP75B Data Sheet
- Ultralow Power Multi-sensor Data Logger with NFC Interface Reference Design

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. SMBus is a trademark of Intel Corporation. All other trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### www.u.com

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TMP275AQDGKRQ1   | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 125   | 275Q                    | Samples |
| TMP275AQDRQ1     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | T275Q1                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TMP275-Q1 :

Catalog: TMP275

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TMP275AQDGKRQ1              | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TMP275AQDRQ1                | SOIC  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TMP275AQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |  |
| TMP275AQDRQ1   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |  |

# **DGK0008A**



# **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# DGK0008A

# **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



# DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated