









**TMUX7219** 

JAJSKJ5E - NOVEMBER 2020 - REVISED AUGUST 2022

TMUX7219 1.8V ロジック対応、44V、ラッチアップ・フリー、2:1 (SPDT) 高精 度スイッチ

## 1 特長

ラッチアップ・フリー •

Texas

INSTRUMENTS

- デュアル電源電圧範囲:±4.5V~±22V
- シングル電源電圧範囲:4.5V~44V
- 低オン抵抗:2.1Ω
- 少ない電荷注入:-10pC
- 大電流対応:330mA (最大値) (VSSOP)
- 大電流対応:440mA (最大値) (WSON)
- -40°C~+125℃の動作温度範囲
- 1.8V ロジック互換 •
- フェイルセーフ・ロジック ٠
- レール・ツー・レール動作
- 双方向の信号パス
- ブレイク・ビフォー・メイクのスイッチング動作

## 2 アプリケーション

- ファクトリ・オートメーションと産業用制御
- プログラマブル・ロジック・コントローラ (PLC)
- アナログ入力モジュール
- 半導体試験装置 •
- AC 充電 (バッテリ) ステーション
- 超音波スキャナ
- メディカル・モニタと診断 ٠
- 光学ネットワーク機器 ٠
- 光学テスト機器 •
- リモート無線ユニット
- 有線ネットワーク
- データ・アクイジション・システム
- ガス・メータ
- 流量トランスミッタ

## 3 概要

TMUX7219 は、シングル・チャネル、2:1 (SPDT) 構成、 ラッチアップ・フリーの相補型金属酸化膜半導体 (CMOS) スイッチです。このデバイスは単一電源 (4.5V~44V)、デ ュアル電源 (±4.5V~±22V)、または非対称電源 (V<sub>DD</sub> = 12V、V<sub>SS</sub> = -5V など) で適切に動作します。 TMUX7219 は、ソース (Sx) およびドレイン (Dx) ピンで、 $V_{SS}$  から  $V_{DD}$ までの範囲の双方向アナログおよびデジタル信号をサポ ートします。

TMUX7219 は、EN ピンの制御によりイネーブルまたはデ ィセーブルにできます。ディセーブルのときは、両方の信 号経路のスイッチがオフになります。イネーブルのとき、 SEL ピンを使用して信号経路 1 (S1 から D へ) または信 号経路 2 (S2 から D へ) をオンにできます。 すべてのロジ ック制御入力は、1.8V~VDD のロジック・レベルをサポート しており、有効な電源電圧範囲で動作している場合、TTL ロジックと CMOS ロジックの両方の互換性を確保できま す。フェイルセーフ・ロジック回路により、電源ピンよりも先 に制御ピンに電圧が印加されるため、デバイスへの損傷 の可能性が避けられます。

TMUX72xx ファミリはラッチアップ・フリーであるため、一 般的に過電圧イベントによって発生するデバイス内の寄生 構造間の好ましくない大電流イベントを防止できます。ラッ チアップ状態は通常、電源レールがオフにされるまで継続 するため、デバイスの故障の原因となる場合があります。こ のラッチアップ・フリーという特長により、TMUX72xx スイッ チおよびマルチプレクサ・ファミリは過酷な環境でも使用で きます。

| 製品情報 (1) |               |                 |  |  |  |
|----------|---------------|-----------------|--|--|--|
| 部品番号     | パッケージ         | 本体サイズ (公称)      |  |  |  |
| TMUX7219 | VSSOP (8) DGK | 3.00mm × 3.00mm |  |  |  |
|          | WSON (8) RQX  | 3.00mm × 2.00mm |  |  |  |

(1) 利用可能なパッケージについては、データシートの末尾にあるパ ッケージ・オプションについての付録を参照してください。



英語版のTI製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



## **Table of Contents**

| 1 | 特長1                                                    |
|---|--------------------------------------------------------|
| 2 | アプリケーション1                                              |
| 3 | 概要1                                                    |
| 4 | Revision History2                                      |
| 5 | Pin Configuration and Functions                        |
| 6 | Specifications4                                        |
|   | 6.1 Absolute Maximum Ratings4                          |
|   | 6.2 ESD Ratings4                                       |
|   | 6.3 Thermal Information4                               |
|   | 6.4 Recommended Operating Conditions5                  |
|   | 6.5 Source or Drain Continuous Current                 |
|   | 6.6 ±15 V Dual Supply: Electrical Characteristics6     |
|   | 6.7 ±15 V Dual Supply: Switching Characteristics7      |
|   | 6.8 ±20 V Dual Supply: Electrical Characteristics      |
|   | 6.9 ±20 V Dual Supply: Switching Characteristics9      |
|   | 6.10 44 V Single Supply: Electrical Characteristics 10 |
|   | 6.11 44 V Single Supply: Switching Characteristics 11  |
|   | 6.12 12 V Single Supply: Electrical Characteristics 12 |
|   | 6.13 12 V Single Supply: Switching Characteristics 13  |
| _ | 6.14 Typical Characteristics                           |
| 1 | Parameter Measurement Information                      |
|   | 7.1 On-Resistance                                      |
|   | 7.2 Off-Leakage Current                                |
|   | 7.3 On-Leakage Current                                 |
|   | 7.4 Transition Time                                    |
|   | 7.5 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub>       |
|   |                                                        |
|   | 7.7 t <sub>ON (VDD)</sub> Time                         |
|   | 1.01 Topayalloll Delay                                 |

| 7.9 Charge Injection                                  | .24  |
|-------------------------------------------------------|------|
| 7.10 Off Isolation                                    |      |
| 7.11 Crosstalk                                        | . 25 |
| 7.12 Bandwidth                                        | . 25 |
| 7.13 THD + Noise                                      | . 26 |
| 7.14 Power Supply Rejection Ratio (PSRR)              | .26  |
| 8 Detailed Description                                | .27  |
| 8.1 Overview                                          |      |
| 8.2 Functional Block Diagram                          |      |
| 8.3 Feature Description.                              |      |
| 8.4 Device Functional Modes                           | .30  |
| 8.5 Truth Tables                                      | . 30 |
| 9 Application and Implementation                      | . 31 |
| 9.1 Application Information                           | . 31 |
| 9.2 Typical Applications                              |      |
| 10 Power Supply Recommendations                       |      |
| 11 Layout                                             | . 35 |
| 11.1 Layout Guidelines                                | . 35 |
| 11.2 Layout Example                                   | 36   |
| 12 Device and Documentation Support                   | .37  |
| 12.1 Documentation Support                            |      |
| 12.2 Receiving Notification of Documentation Updates. | .37  |
| 12.3 サポート・リソース                                        | . 37 |
| 12.4 Trademarks                                       | .37  |
| 12.5 Electrostatic Discharge Caution                  |      |
| 12.6 Glossary                                         |      |
| 13 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 37 |
|                                                       |      |

## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Cł | nanges from Revision D (March 2022) to Revision E (August 2022) | Page |
|----|-----------------------------------------------------------------|------|
| •  | QFN パッケージのステータスをプレビューからアクティブに変更                                 | 1    |

| CI | hanges from Revision C (December 2020) to Revision D (March 2022)                     | Page |
|----|---------------------------------------------------------------------------------------|------|
| •  | Added WSON package details to the Pin Configuration and Functions section             | 3    |
| •  | Changed the Absolute Maximum Ratings table note 1                                     | 4    |
| •  | Changed the CDM reference from JESD22-C101 to JEDEC JS-002 in the ESD Ratings section | 4    |

| С | hanges from Revision B (December 2020) to Revision C (December 2020) | Page |
|---|----------------------------------------------------------------------|------|
| • | データシートのステータスを「事前情報」から <i>「量産データ」に変更</i>                              | 1    |
| • | Added the Integrated Pull-Down Resistor on Logic Pins section        | 28   |



## **5** Pin Configuration and Functions





#### 表 5-1. Pin Functions

| PIN             |     |     |                                                                                                                                                                                      | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                      |  |
|-----------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME            | RQX | DGK |                                                                                                                                                                                      | DESCRIPTION                                                                                                                                                                                                                                                                     |  |
| D               | 1   | 1   | I/O                                                                                                                                                                                  | Drain pin. Can be an input or output.                                                                                                                                                                                                                                           |  |
| S1              | 2   | 2   | I/O                                                                                                                                                                                  | ource pin 1. Can be an input or output.                                                                                                                                                                                                                                         |  |
| GND             | 3   | 3   | Р                                                                                                                                                                                    | Ground (0 V) reference                                                                                                                                                                                                                                                          |  |
| V <sub>DD</sub> | 4   | 4   | Р                                                                                                                                                                                    | positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND.                                                                       |  |
| EN              | 5   | 5   | I                                                                                                                                                                                    | ctive high logic enable, has internal pull-up resistor. When this pin is low, all switches are turned off.<br>/hen this pin is high, the SEL logic input determine which switch is turned on.                                                                                   |  |
| SEL             | 6   | 6   | I                                                                                                                                                                                    | Logic control input, has internal pull-down resistor. Controls the switch connection as shown in セクション<br>8.5.                                                                                                                                                                  |  |
| V <sub>SS</sub> | 7   | 7   | Р                                                                                                                                                                                    | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>SS</sub> and GND. |  |
| S2              | 8   | 8   | I/O                                                                                                                                                                                  | Source pin 2. Can be an input or output.                                                                                                                                                                                                                                        |  |
| Thermal Pad —   |     | _   | The thermal pad is not connected internally. There is no requirement to electrically connect this pad. If connected, it is recommended that the pad be left floating or tied to GND. |                                                                                                                                                                                                                                                                                 |  |

(1) I = input, O = output, I/O = input and output, P = power.

(2) Refer to  $\forall 2 2 \forall 3 2$  8.4 for what to do with unused pins.



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1) (2)</sup>

|                                         |                                                          | MIN                  | MAX                                   | UNIT |
|-----------------------------------------|----------------------------------------------------------|----------------------|---------------------------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>        |                                                          |                      | 48                                    | V    |
| V <sub>DD</sub>                         | Supply voltage                                           | -0.5                 | 48                                    | V    |
| V <sub>SS</sub>                         | _                                                        | -48                  | 0.5                                   | V    |
| $V_{\text{SEL}}$ or $V_{\text{EN}}$     | Logic control input pin voltage (SEL, EN) <sup>(3)</sup> | -0.5                 | 48                                    | V    |
| $I_{SEL}$ or $I_{EN}$                   | Logic control input pin current (SEL, EN) <sup>(3)</sup> | -30                  | 30                                    | mA   |
| $V_S$ or $V_D$                          | Source or drain voltage (Sx, D) <sup>(3)</sup>           | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5                  | V    |
| I <sub>IK</sub>                         | Diode clamp current <sup>(3)</sup>                       | -30                  | 30                                    | mA   |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)               |                      | I <sub>DC</sub> + 10 % <sup>(4)</sup> | mA   |
| T <sub>A</sub>                          | Ambient temperature                                      | -55                  | 150                                   | °C   |
| T <sub>stg</sub>                        | Storage temperature                                      | -65                  | 150                                   | °C   |
| TJ                                      | Junction temperature                                     |                      | 150                                   | °C   |
| P <sub>tot</sub>                        | Total power dissipation <sup>(5)</sup>                   |                      | 460                                   | mW   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltages are with respect to ground, unless otherwise specified.

(3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.

(4) Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications.

(5) For DGK package:  $P_{tot}$  derates linearily above  $T_A = 70^{\circ}C$  by 6.7mW/°C.

### 6.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |  |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|--|
|                    | Electrostatic discharge |                                                                                 | ±2000 | V    |  |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | V    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Thermal Information

|                       |                                              | TMUX7219    | TMUX7219   |      |
|-----------------------|----------------------------------------------|-------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | RQX (WSON) | UNIT |
|                       |                                              | 8 PINS      | 8 PINS     |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 152.1       | 62.9       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 48.4        | 54.0       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 73.2        | 31.0       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 4.1         | 0.8        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 71.8        | 30.9       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | 23.4       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                         |                                                                | MIN             | NOM MAX                        | UNIT |
|-----------------------------------------|----------------------------------------------------------------|-----------------|--------------------------------|------|
| $V_{DD} - V_{SS}^{(1)}$                 | Power supply voltage differential                              | 4.5             | 44                             | V    |
| V <sub>DD</sub>                         | Positive power supply voltage                                  | 4.5             | 44                             | V    |
| $V_{S}$ or $V_{D}$                      | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | V <sub>DD</sub>                | V    |
| $V_{SEL}$ or $V_{EN}$                   | Address or enable pin voltage                                  | 0               | 44                             | V    |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)                     |                 | I <sub>DC</sub> <sup>(2)</sup> | mA   |
| T <sub>A</sub>                          | Ambient temperature                                            | -40             | 125                            | °C   |

 $V_{DD}$  and  $V_{SS}$  can be any value as long as 4.5 V  $\leq$  ( $V_{DD} - V_{SS}$ )  $\leq$  44 V, and the minimum  $V_{DD}$  is met. Refer to *Source or Drain Continuous Current* table for  $I_{DC}$  specifications. (1)

(2)

### 6.5 Source or Drain Continuous Current

at supply voltage of V<sub>DD</sub>  $\pm$  10%, V<sub>SS</sub>  $\pm$  10 % (unless otherwise noted)

| CONTINUOUS CURRENT PER CHANNEL (I <sub>DC</sub> ) |                                    |                       | T₄ = 85°C             | T₄ = 125°C             | UNIT |
|---------------------------------------------------|------------------------------------|-----------------------|-----------------------|------------------------|------|
| PACKAGE                                           | TEST CONDITIONS                    | T <sub>A</sub> = 25 C | 1 <sub>A</sub> = 05 C | 1 <sub>A</sub> = 123 C | UNIT |
|                                                   | +44 V Single Supply <sup>(1)</sup> | 440                   | 270                   | 130                    | mA   |
|                                                   | ±15 V Dual Supply                  | 440                   | 270                   | 130                    | mA   |
| RQX (WSON)                                        | +12 V Single Supply                | 330                   | 200                   | 105                    | mA   |
|                                                   | ±5 V Dual Supply                   | 330                   | 200                   | 105                    | mA   |
|                                                   | +5 V Single Supply                 | 230                   | 140                   | 90                     | mA   |
|                                                   | +44 V Single Supply <sup>(1)</sup> | 330                   | 210                   | 120                    | mA   |
|                                                   | ±15 V Dual Supply                  | 330                   | 210                   | 120                    | mA   |
| DGK (VSSOP)                                       | +12 V Single Supply                | 240                   | 160                   | 100                    | mA   |
|                                                   | ±5 V Dual Supply                   | 240                   | 160                   | 100                    | mA   |
|                                                   | +5 V Single Supply                 | 180                   | 120                   | 80                     | mA   |

(1) Specified for nominal supply voltage only.



## 6.6 ±15 V Dual Supply: Electrical Characteristics

 $\label{eq:VDD} \begin{array}{l} V_{DD} = +15 \ V \pm 10\%, \ V_{SS} = -15 \ V \pm 10\%, \ GND = 0 \ V \ (unless \ otherwise \ noted) \\ \hline Typical \ at \ V_{DD} = +15 \ V, \ V_{SS} = -15 \ V, \ T_A = 25^{\circ}C \ \ (unless \ otherwise \ noted) \end{array}$ 

|                                          | PARAMETER                                  | TEST CONDITIONS                                                               | T <sub>A</sub>  | MIN   | TYP    | MAX  | UNIT |
|------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------|-----------------|-------|--------|------|------|
| ANALOG                                   | SWITCH                                     |                                                                               |                 |       |        |      |      |
|                                          |                                            | $V_{\rm S} = -10 \text{ V to } +10 \text{ V}$                                 | 25°C            |       | 2.1    | 2.9  | Ω    |
| R <sub>ON</sub>                          | On-resistance                              | $I_D = -10 \text{ mA}$                                                        | -40°C to +85°C  |       |        | 3.8  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                        | -40°C to +125°C |       |        | 4.5  | Ω    |
|                                          |                                            | $V_{\rm S} = -10 \text{ V to } +10 \text{ V}$                                 | 25°C            |       | 0.05   | 0.25 | Ω    |
| ΔR <sub>ON</sub>                         | On-resistance mismatch between<br>channels | $I_{\rm D} = -10  {\rm mA}$                                                   | -40°C to +85°C  |       |        | 0.3  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                        | -40°C to +125°C |       |        | 0.35 | Ω    |
|                                          |                                            | $V_{\rm S} = -10 \text{ V to } +10 \text{ V}$                                 | 25°C            |       | 0.5    | 0.6  | Ω    |
| R <sub>ON FLAT</sub>                     | On-resistance flatness                     | $I_{\rm S} = -10  {\rm mA}$                                                   | -40°C to +85°C  |       |        | 0.7  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                        | -40°C to +125°C |       |        | 0.85 | Ω    |
| R <sub>ON DRIFT</sub>                    | On-resistance drift                        | V <sub>S</sub> = 0 V, I <sub>S</sub> = –10 mA<br>Refer to On-Resistance       | -40°C to +125°C |       | 0.01   |      | Ω/°C |
|                                          |                                            | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V                           | 25°C            | -0.15 | 0.05   | 0.15 | nA   |
| I <sub>S(OFF)</sub>                      | Source off leakage current <sup>(1)</sup>  | Switch state is off<br>V <sub>S</sub> = +10 V / –10 V                         | -40°C to +85°C  | -1.6  |        | 1.6  | nA   |
| 13(OFF)                                  |                                            | V <sub>D</sub> = -10 V / + 10 V<br>Refer to Off-Leakage Current               | -40°C to +125°C | -15   |        | 15   | nA   |
|                                          |                                            | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V                           | 25°C            | -1    | 0.05   | 1    | nA   |
| I <sub>D(OFF)</sub>                      | Drain off leakage current <sup>(1)</sup>   | Switch state is off<br>$V_S = +10 V / -10 V$                                  | -40°C to +85°C  | -3    |        | 3    | nA   |
|                                          |                                            | $V_D = -10 V / + 10 V$<br>Refer to Off-Leakage Current                        | -40°C to +125°C | -26   |        | 26   | nA   |
|                                          |                                            | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V                           | 25°C            | -1    | 0.04   | 1    | nA   |
| I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup>  | Switch state is on<br>$V_S = V_D = \pm 10 V$                                  | -40°C to +85°C  | -1.8  |        | 1.8  | nA   |
| -D(ON)                                   |                                            | Refer to On-Leakage Current                                                   | -40°C to +125°C | -18   |        | 18   | nA   |
| LOGIC INF                                | PUTS (SEL / EN pins)                       |                                                                               |                 |       |        | ·    |      |
| V <sub>IH</sub>                          | Logic voltage high                         |                                                                               | -40°C to +125°C | 1.3   |        | 44   | V    |
| V <sub>IL</sub>                          | Logic voltage low                          |                                                                               | -40°C to +125°C | 0     |        | 0.8  | V    |
| I <sub>IH</sub>                          | Input leakage current                      |                                                                               | -40°C to +125°C |       | 0.005  | 1    | μA   |
| IIL                                      | Input leakage current                      |                                                                               | -40°C to +125°C | -1    | -0.005 |      | μA   |
| C <sub>IN</sub>                          | Logic input capacitance                    |                                                                               | -40°C to +125°C |       | 3      |      | pF   |
| POWER S                                  | UPPLY                                      |                                                                               |                 |       |        |      |      |
|                                          |                                            |                                                                               | 25°C            |       | 30     | 40   | μA   |
| I <sub>DD</sub>                          | V <sub>DD</sub> supply current             | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C  |       |        | 48   | μA   |
|                                          |                                            |                                                                               | -40°C to +125°C |       |        | 62   | μA   |
|                                          |                                            |                                                                               | 25°C            |       | 3      | 10   | μA   |
| I <sub>SS</sub>                          | V <sub>SS</sub> supply current             | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C  |       |        | 15   | μA   |
|                                          |                                            |                                                                               | -40°C to +125°C |       |        | 25   | μA   |

(1) When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.

When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating. (2)



## 6.7 ±15 V Dual Supply: Switching Characteristics

 $V_{DD}$  = +15 V ± 10%,  $V_{SS}$  = -15 V ±10%, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +15 V  $V_{DD}$  = -15 V T<sub>4</sub> = 25°C (unless otherwise noted)

|                                            | PARAMETER                                          | A = 25°C (unless otherwise note       TEST CONDITIONS                                                                                                                                                              | TA              | MIN | TYP    | MAX | UNIT |
|--------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------|
|                                            |                                                    | V <sub>S</sub> = 10 V                                                                                                                                                                                              | 25°C            |     | 120    | 175 | ns   |
| t <sub>TRAN</sub>                          | Transition time from control input                 | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                                                                                                                                | -40°C to +85°C  |     |        | 190 | ns   |
|                                            |                                                    | Refer to Transition Time                                                                                                                                                                                           | -40°C to +125°C |     |        | 210 | ns   |
|                                            |                                                    | V <sub>S</sub> = 10 V                                                                                                                                                                                              | 25°C            |     | 100    | 170 | ns   |
| t <sub>ON (EN)</sub>                       | Turn-on time from enable                           | $R_{\rm L} = 300 \ \Omega, C_{\rm L} = 35 \ \rm pF$                                                                                                                                                                | -40°C to +85°C  |     |        | 185 | ns   |
|                                            |                                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                                 | -40°C to +125°C |     |        | 200 | ns   |
|                                            |                                                    | V <sub>S</sub> = 10 V                                                                                                                                                                                              | 25°C            |     | 100    | 180 | ns   |
| t <sub>OFF (EN)</sub>                      | Turn-off time from enable                          | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                                                                                                                                | -40°C to +85°C  |     |        | 195 | ns   |
|                                            |                                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                                 | -40°C to +125°C |     |        | 210 | ns   |
|                                            |                                                    | V <sub>S</sub> = 10 V,                                                                                                                                                                                             | 25°C            |     | 50     |     | ns   |
| ввм                                        | Break-before-make time delay                       | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                                                                                                                                | -40°C to +85°C  | 1   |        |     | ns   |
|                                            |                                                    | Refer to Break-Before-Make                                                                                                                                                                                         | -40°C to +125°C | 1   |        |     | ns   |
|                                            |                                                    | V <sub>DD</sub> rise time = 100 ns                                                                                                                                                                                 | 25°C            |     | 0.19   |     | ms   |
| T <sub>ON (VDD)</sub>                      | Device turn on time<br>(V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                                                                                                                                 | -40°C to +85°C  |     | 0.2    |     | ms   |
|                                            |                                                    | Refer to Turn-on (VDD) Time                                                                                                                                                                                        | -40°C to +125°C |     | 0.2    |     | ms   |
| t <sub>PD</sub>                            | Propagation delay                                  | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay                                                                                                                                                     | 25°C            |     | 700    |     | ps   |
| Q <sub>INJ</sub>                           | Charge injection                                   | $V_D = 0 V, C_L = 1 nF$<br>Refer to Charge Injection                                                                                                                                                               | 25°C            |     | -10    |     | рС   |
| O <sub>ISO</sub>                           | Off-isolation                                      | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 0 \ V, \ f = 100 \ kHz \\ Refer to \ Off \ Isolation \end{array} $                                                                          | 25°C            |     | -75    |     | dB   |
| O <sub>ISO</sub>                           | Off-isolation                                      | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 0 \ V, \ f = 1 \ MHz \\ Refer to \ Off \ Isolation \end{array} $                                                                            | 25°C            |     | -55    |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                          | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 0 \ V, \ f = 100 \ kHz \\ Refer to Crosstalk \end{array} $                                                                                  | 25°C            |     | -117   |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                          | $ \begin{array}{l} R_{L} = 50 \; \Omega \;, \; C_{L} = 5 \; pF \\ V_{S} = 0 \; V, \; f = 1 \; MHz \\ Refer to Crosstalk \\ \end{array} $                                                                           | 25°C            |     | -106   |     | dB   |
| BW                                         | -3dB Bandwidth                                     | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 0 \ V \\ Refer to Bandwidth \end{array} $                                                                                                   | 25°C            |     | 40     |     | MHz  |
| IL                                         | Insertion loss                                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$                                                                                                                                                      | 25°C            |     | -0.18  |     | dB   |
| ACPSRR                                     | AC Power Supply Rejection Ratio                    | $\label{eq:Vp} \begin{array}{l} V_{PP} = 0.62 \ V \ \text{on} \ V_{DD} \ \text{and} \ V_{SS} \\ R_L = 50 \ \Omega \ , \ C_L = 5 \ \text{pF}, \\ f = 1 \ \text{MHz} \\ \text{Refer to} \ \text{ACPSRR} \end{array}$ | 25°C            |     | -64    |     | dB   |
| THD+N                                      | Total Harmonic Distortion + Noise                  |                                                                                                                                                                                                                    | 25°C            |     | 0.0005 |     | %    |
| C <sub>S(OFF)</sub>                        | Source off capacitance                             | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                                                                    | 25°C            |     | 33     |     | pF   |
| C <sub>D(OFF)</sub>                        | Drain off capacitance                              | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                                                                    | 25°C            |     | 48     |     | pF   |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance                                     | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                                                                    | 25°C            |     | 148    |     | pF   |



## 6.8 ±20 V Dual Supply: Electrical Characteristics

 $V_{DD}$  = +20 V ± 10%,  $V_{SS}$  = –20 V ±10%, GND = 0 V (unless otherwise noted)

Typical at  $V_{DD}$  = +20 V,  $V_{SS}$  = -20 V,  $T_A$  = 25°C (unless otherwise noted)

|                                          | PARAMETER                                  | TEST CONDITIONS                                                                                            | T <sub>A</sub>  | MIN  | TYP    | MAX  | UNIT |
|------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------|------|--------|------|------|
| ANALOG                                   | SWITCH                                     |                                                                                                            | I               |      |        |      |      |
|                                          |                                            | V <sub>S</sub> = -15 V to +15 V                                                                            | 25°C            |      | 1.9    | 2.7  | Ω    |
| R <sub>ON</sub>                          | On-resistance                              | $I_{\rm D} = -10  \text{mA}$                                                                               | -40°C to +85°C  |      |        | 3.5  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                                                     | -40°C to +125°C |      |        | 4.2  | Ω    |
|                                          |                                            | $V_{\rm S} = -15$ V to +15 V                                                                               | 25°C            |      | 0.04   | 0.22 | Ω    |
| ΔR <sub>ON</sub>                         | On-resistance mismatch between<br>channels | $V_{\rm S} = -10$ mA                                                                                       | -40°C to +85°C  |      |        | 0.28 | Ω    |
|                                          | Channels                                   | Refer to On-Resistance                                                                                     | -40°C to +125°C |      |        | 0.3  | Ω    |
|                                          |                                            | $V_{\rm S} = -15$ V to +15 V                                                                               | 25°C            |      | 0.3    | 0.75 | Ω    |
| R <sub>ON FLAT</sub>                     | On-resistance flatness                     | $V_{\rm S} = -10$ mA                                                                                       | -40°C to +85°C  |      |        | 0.9  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                                                     | -40°C to +125°C |      |        | 1.2  | Ω    |
| RON DRIFT                                | On-resistance drift                        | V <sub>S</sub> = 0 V, I <sub>S</sub> = –10 mA<br>Refer to On-Resistance                                    | –40°C to +125°C |      | 0.009  |      | Ω/°C |
|                                          |                                            | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V                                                            | 25°C            | -1.5 | 0.05   | 1.5  | nA   |
| I <sub>S(OFF)</sub>                      | Source off leakage current <sup>(1)</sup>  | Switch state is off<br>$V_S = +15 V / -15 V$                                                               | –40°C to +85°C  | -4   |        | 4    | nA   |
| ·S(UFF)                                  |                                            | $V_D = -15 V / + 15 V$<br>Refer to Off-Leakage Current                                                     | –40°C to +125°C | -24  |        | 24   | nA   |
|                                          |                                            | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V                                                            | 25°C            | -2   | 0.1    | 2    | nA   |
| I <sub>D(OFF)</sub>                      | Drain off leakage current <sup>(1)</sup>   | Switch state is off<br>$V_S = +15 V / -15 V$                                                               | -40°C to +85°C  | -8   |        | 8    | nA   |
|                                          |                                            | $V_D = -15 V / + 15 V$<br>Refer to Off-Leakage Current                                                     | –40°C to +125°C | -44  |        | 44   | nA   |
|                                          |                                            | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V                                                            | 25°C            | -2   | 0.1    | 2    | nA   |
| I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup>  | Switch state is on<br>$V_S = V_D = \pm 15 V$                                                               | -40°C to +85°C  | -5   |        | 5    | nA   |
| ·D(ON)                                   |                                            | Refer to On-Leakage Current                                                                                | -40°C to +125°C | -29  |        | 29   | nA   |
| LOGIC INF                                | PUTS (SEL / EN pins)                       |                                                                                                            |                 |      |        |      |      |
| V <sub>IH</sub>                          | Logic voltage high                         |                                                                                                            | -40°C to +125°C | 1.3  |        | 44   | V    |
| V <sub>IL</sub>                          | Logic voltage low                          |                                                                                                            | -40°C to +125°C | 0    |        | 0.8  | V    |
| I <sub>IH</sub>                          | Input leakage current                      |                                                                                                            | -40°C to +125°C |      | 0.005  | 1    | μA   |
| IIL                                      | Input leakage current                      |                                                                                                            | -40°C to +125°C | -1   | -0.005 |      | μA   |
| C <sub>IN</sub>                          | Logic input capacitance                    |                                                                                                            | -40°C to +125°C |      | 3      |      | pF   |
| POWER S                                  | UPPLY                                      |                                                                                                            |                 |      |        |      |      |
|                                          |                                            |                                                                                                            | 25°C            |      | 34     | 44   | μA   |
| I <sub>DD</sub>                          | V <sub>DD</sub> supply current             | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$                                  | -40°C to +85°C  |      |        | 50   | μA   |
|                                          |                                            |                                                                                                            | -40°C to +125°C |      |        | 65   | μA   |
|                                          |                                            |                                                                                                            | 25°C            |      | 4      | 9    | μA   |
| I <sub>SS</sub>                          | V <sub>SS</sub> supply current             | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$                                  | -40°C to +85°C  |      |        | 12   | μA   |
|                                          |                                            | $\begin{bmatrix} \text{Logic inputs} - 0 & \text{v}, 5 & \text{v}, 0 & \text{v}_{\text{DD}} \end{bmatrix}$ | -40°C to +125°C |      |        | 25   | μA   |

(1) When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.

(2) When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



## 6.9 ±20 V Dual Supply: Switching Characteristics

 $V_{DD}$  = +20 V ± 10%,  $V_{SS}$  = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +20 V  $V_{DD}$  = -20 V T<sub>4</sub> = 25°C (unless otherwise noted)

| PARAMETER                                 |                                    | TEST CONDITIONS                                                                                                                                                                                                    | TA                                                              | MIN | ТҮР    | MAX | UNIT |
|-------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|--------|-----|------|
|                                           |                                    | V <sub>S</sub> = 10 V                                                                                                                                                                                              | 25°C                                                            |     | 110    | 175 | ns   |
| TRAN                                      | Transition time from control input | $R_{\rm L} = 300 \ \Omega, C_{\rm L} = 35 \ \rm pF$                                                                                                                                                                | –40°C to +85°C                                                  |     |        | 190 | ns   |
|                                           |                                    | Refer to Transition Time                                                                                                                                                                                           | -40°C to +125°C                                                 |     |        | 205 | ns   |
|                                           |                                    | V = 10 V                                                                                                                                                                                                           | 25°C                                                            |     | 110    | 170 | ns   |
| ON (EN)                                   | Turn-on time from enable           | V <sub>S</sub> = 10 V<br>R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                            | -40°C to +85°C                                                  |     |        | 185 | ns   |
|                                           |                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                                 | -40°C to +125°C                                                 |     |        | 200 | ns   |
|                                           |                                    | <u> </u>                                                                                                                                                                                                           | 25°C                                                            |     | 90     | 180 | ns   |
| OFF (EN)                                  | Turn-off time from enable          | V <sub>S</sub> = 10 V<br>R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                            | -40°C to +85°C                                                  |     |        | 190 | ns   |
|                                           |                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                                 | -40°C to +125°C                                                 |     |        | 200 | ns   |
|                                           |                                    | <u> </u>                                                                                                                                                                                                           | 25°C                                                            |     | 55     |     | ns   |
| BBM                                       | Break-before-make time delay       | V <sub>S</sub> = 10 V,<br>R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                           | -40°C to +85°C                                                  | 1   |        |     | ns   |
|                                           | -                                  | Refer to Break-Before-Make                                                                                                                                                                                         | -40°C to +125°C                                                 | 1   |        |     | ns   |
|                                           |                                    |                                                                                                                                                                                                                    | 25°C                                                            |     | 0.18   |     | ms   |
| r <sub>on (vdd)</sub>                     | Device turn on time                | $V_{DD}$ rise time = 100 ns<br>R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                      | -40°C to +85°C                                                  |     | 0.2    |     | ms   |
| ()                                        | (V <sub>DD</sub> to output)        | Refer to Turn-on (VDD) Time                                                                                                                                                                                        | -40°C to +125°C                                                 |     | 0.2    |     | ms   |
| PD                                        | Propagation delay                  | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay                                                                                                                                                     | 25°C                                                            |     | 715    |     | ps   |
| Q <sub>INJ</sub>                          | Charge injection                   | $V_D = 0 V, C_L = 1 nF$<br>Refer to Charge Injection                                                                                                                                                               | 25°C                                                            |     | -15    |     | рС   |
| O <sub>ISO</sub>                          | Off-isolation                      | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>V <sub>S</sub> = 0 V, f = 100 kHz<br>Refer to Off Isolation                                                                                                                    | 25°C                                                            |     | -75    |     | dB   |
| O <sub>ISO</sub>                          | Off-isolation                      | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>V <sub>S</sub> = 0 V, f = 1 MHz<br>Refer to Off Isolation                                                                                                                      | 25°C                                                            |     | -55    |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                          | $ \begin{array}{l} R_{L} = 50 \; \Omega \;, \; C_{L} = 5 \; pF \\ V_{S} = 0 \; V, \; f = 100 \; kHz \\ Refer \; to \; Crosstalk \end{array} $                                                                      | 25°C                                                            |     | -117   |     | dB   |
| X <sub>TALK</sub>                         | Crosstalk                          | $ \begin{array}{l} R_{L} = 50 \; \Omega \;, \; C_{L} = 5 \; pF \\ V_{S} = 0 \; V, \; f = 1 \; MHz \\ Refer to Crosstalk \\ \end{array} $                                                                           | 25°C                                                            |     | -106   |     | dB   |
| ЗW                                        | –3 dB Bandwidth                    | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>V <sub>S</sub> = 0 V,<br>Refer to Bandwidth                                                                                                                                    | 25°C                                                            |     | 38     |     | MHz  |
| L                                         | Insertion loss                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$                                                                                                                                                      | 25°C                                                            |     | -0.16  |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio    | $\label{eq:VP} \begin{array}{l} V_{PP} = 0.62 \ V \ \text{on} \ V_{DD} \ \text{and} \ V_{SS} \\ R_L = 50 \ \Omega \ , \ C_L = 5 \ \text{pF}, \\ f = 1 \ \text{MHz} \\ \text{Refer to} \ \text{ACPSRR} \end{array}$ | 25°C                                                            |     | -63    |     | dB   |
| ΓHD+N                                     | Total Harmonic Distortion + Noise  | $ \begin{array}{l} V_{PP} = 20 \ V, \ V_{BIAS} = 0 \ V \\ R_L = 10 \ k\Omega \ , \ C_L = 5 \ pF, \\ f = 20 \ Hz \ to \ 20 \ kHz \\ Refer \ to \ THD \ + \ Noise \\ \end{array} $                                   | $R_L = 10 k\Omega$ , $C_L = 5 pF$ ,<br>f = 20 Hz to 20 kHz 25°C |     | 0.0005 |     | %    |
| S(OFF)                                    | Source off capacitance             | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                                                                    | 25°C                                                            |     | 32     |     | pF   |
| CD(OFF)                                   | Drain off capacitance              | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                                                                    | 25°C                                                            |     | 45     |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance                     | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                                                                                                    | 25°C                                                            |     | 146    |     | pF   |



## 6.10 44 V Single Supply: Electrical Characteristics

 $\label{eq:VDD} \begin{array}{l} V_{DD} = +44 \ \text{V}, \ \text{V}_{SS} = 0 \ \text{V}, \ \text{GND} = 0 \ \text{V} \ (\text{unless otherwise noted}) \\ \hline \text{Typical at } V_{DD} = +44 \ \text{V}, \ \text{V}_{SS} = 0 \ \text{V}, \ \text{T}_{A} = 25^{\circ} \text{C} \ \ (\text{unless otherwise noted}) \end{array}$ 

| PARAMETER                                |                                            | TEST CONDITIONS T <sub>A</sub>                                          |                 | MIN | TYP    | MAX  | UNIT |
|------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------|-----------------|-----|--------|------|------|
| ANALOG                                   | SWITCH                                     | - I                                                                     | 1               |     |        |      |      |
|                                          |                                            | $V_{\rm S} = 0 V$ to 40 V                                               | 25°C            |     | 2.2    | 2.8  | Ω    |
| R <sub>ON</sub>                          | On-resistance                              | $I_D = -10 \text{ mA}$                                                  | -40°C to +85°C  |     |        | 3.6  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                  | -40°C to +125°C |     |        | 4.2  | Ω    |
|                                          |                                            | $V_{\rm S} = 0 V$ to 40 V                                               | 25°C            |     | 0.1    | 0.2  | Ω    |
| ΔR <sub>ON</sub>                         | On-resistance mismatch between<br>channels | $I_D = -10 \text{ mA}$                                                  | -40°C to +85°C  |     |        | 0.3  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                  | –40°C to +125°C |     |        | 0.35 | Ω    |
|                                          |                                            | $V_{\rm S} = 0 V$ to 40 V                                               | 25°C            |     | 0.2    | 1    | Ω    |
| R <sub>ON FLAT</sub>                     | On-resistance flatness                     | $I_D = -10 \text{ mA}$                                                  | –40°C to +85°C  |     |        | 1.3  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                  | –40°C to +125°C |     |        | 1.5  | Ω    |
| R <sub>ON DRIFT</sub>                    | On-resistance drift                        | $V_S = 22 V$ , $I_S = -10 mA$<br>Refer to On-Resistance                 | –40°C to +125°C |     | 0.008  |      | Ω/°C |
|                                          |                                            | $V_{DD} = 44 \text{ V}, V_{SS} = 0 \text{ V}$                           | 25°C            | -5  | 0.05   | 5    | nA   |
| I <sub>S(OFF)</sub>                      | Source off leakage current <sup>(1)</sup>  | Switch state is off $V_S = 40 V / 1 V$                                  | –40°C to +85°C  | -10 |        | 10   | nA   |
|                                          |                                            | $V_D = 1 V / 40 V$<br>Refer to Off-Leakage Current                      | –40°C to +125°C | -35 |        | 35   | nA   |
|                                          |                                            | $V_{DD} = 44 V, V_{SS} = 0 V$                                           | 25°C            | -8  | 0.05   | 8    | nA   |
| I <sub>D(OFF)</sub>                      | Drain off leakage current <sup>(1)</sup>   | Switch state is off $V_S = 40 V / 1 V$                                  | –40°C to +85°C  | -12 |        | 12   | nA   |
| 5(011)                                   |                                            | $V_{D} = 1 V / 40 V$<br>Refer to Off-Leakage Current                    | –40°C to +125°C | -70 |        | 70   | nA   |
|                                          |                                            | $V_{DD} = 44 \text{ V}, \text{ V}_{SS} = 0 \text{ V}$                   | 25°C            | -8  | 0.05   | 8    | nA   |
| I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup>  | Switch state is on<br>$V_S = V_D = 40 \text{ V or } 1 \text{ V}$        | -40°C to +85°C  | -10 |        | 10   | nA   |
| D(ON)                                    |                                            | Refer to On-Leakage Current                                             | –40°C to +125°C | -45 |        | 45   | nA   |
| LOGIC INF                                | PUTS (SEL / EN pins)                       |                                                                         |                 |     |        |      |      |
| V <sub>IH</sub>                          | Logic voltage high                         |                                                                         | –40°C to +125°C | 1.3 |        | 44   | V    |
| V <sub>IL</sub>                          | Logic voltage low                          |                                                                         | –40°C to +125°C | 0   |        | 0.8  | V    |
| I <sub>IH</sub>                          | Input leakage current                      |                                                                         | –40°C to +125°C |     | 0.005  | 1    | μA   |
| IIL                                      | Input leakage current                      |                                                                         | –40°C to +125°C | -1  | -0.005 |      | μA   |
| C <sub>IN</sub>                          | Logic input capacitance                    |                                                                         | –40°C to +125°C |     | 3      |      | pF   |
| POWER S                                  | UPPLY                                      |                                                                         |                 |     |        |      |      |
|                                          |                                            |                                                                         | 25°C            |     | 17     | 50   | μA   |
| I <sub>DD</sub>                          | V <sub>DD</sub> supply current             | $V_{DD}$ = 44 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | –40°C to +85°C  |     |        | 60   | μA   |
|                                          |                                            |                                                                         | –40°C to +125°C |     |        | 75   | μA   |

(1)

When V<sub>S</sub> is 40 V, V<sub>D</sub> is 1 V, or when V<sub>S</sub> is 1 V, V<sub>D</sub> is 40 V. When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating, or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating. (2)



## 6.11 44 V Single Supply: Switching Characteristics

 $\label{eq:VDD} \begin{array}{l} V_{DD} = +44 \ \text{V}, \ \text{V}_{SS} = 0 \ \text{V}, \ \text{GND} = 0 \ \text{V} \ (\text{unless otherwise noted}) \\ \hline \text{Typical at } V_{DD} = +44 \ \text{V}, \ \text{V}_{SS} = 0 \ \text{V}, \ \text{T}_{A} = 25^{\circ} \text{C} \ \ (\text{unless otherwise noted}) \end{array}$ 

|                                            | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                             | T <sub>A</sub>  | MIN | ТҮР    | MAX | UNIT |
|--------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------|
|                                            |                                                    | V <sub>S</sub> = 18 V                                                                                                                                                                                       | 25°C            |     | 120    | 175 | ns   |
| t <sub>TRAN</sub>                          | Transition time from control input                 | R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                                              | -40°C to +85°C  |     |        | 190 | ns   |
|                                            |                                                    | Refer to Transition Time                                                                                                                                                                                    | -40°C to +125°C |     |        | 205 | ns   |
|                                            |                                                    | V <sub>S</sub> = 18 V                                                                                                                                                                                       | 25°C            |     | 120    | 168 | ns   |
| t <sub>ON (EN)</sub>                       | Turn-on time from enable                           | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                                                                                                                         | -40°C to +85°C  |     |        | 185 | ns   |
|                                            |                                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                          | -40°C to +125°C |     |        | 195 | ns   |
|                                            |                                                    | V <sub>S</sub> = 18 V                                                                                                                                                                                       | 25°C            |     | 120    | 180 | ns   |
| t <sub>OFF (EN)</sub>                      | Turn-off time from enable                          | R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                                              | -40°C to +85°C  |     |        | 200 | ns   |
|                                            |                                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                          | -40°C to +125°C |     |        | 205 | ns   |
|                                            |                                                    | V <sub>S</sub> = 18 V,                                                                                                                                                                                      | 25°C            |     | 45     |     | ns   |
| BBM                                        | Break-before-make time delay                       | $R_{\rm L} = 300 \Omega, C_{\rm L} = 35 \rm pF$                                                                                                                                                             | -40°C to +85°C  | 1   |        |     | ns   |
|                                            |                                                    | Refer to Break-Before-Make                                                                                                                                                                                  | -40°C to +125°C | 1   |        |     | ns   |
|                                            |                                                    | V <sub>DD</sub> rise time = 1 µs                                                                                                                                                                            | 25°C            |     | 0.15   |     | ms   |
| T <sub>ON (VDD)</sub>                      | Device turn on time<br>(V <sub>DD</sub> to output) | R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                                              | -40°C to +85°C  |     | 0.17   |     | ms   |
|                                            |                                                    | Refer to Turn-on (VDD) Time                                                                                                                                                                                 | –40°C to +125°C |     | 0.17   |     | ms   |
| t <sub>PD</sub>                            | Propagation delay                                  | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay                                                                                                                                              | 25°C            |     | 930    |     | ps   |
| Q <sub>INJ</sub>                           | Charge injection                                   | $V_D = 22 V, C_L = 1 nF$<br>Refer to Charge Injection                                                                                                                                                       | 25°C            |     | -16    |     | рС   |
| O <sub>ISO</sub>                           | Off-isolation                                      | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 6 \ V, \ f = 100 \ kHz \\ Refer to \ Off \ Isolation \end{array} $                                                                   | 25°C            |     | -75    |     | dB   |
| O <sub>ISO</sub>                           | Off-isolation                                      | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 6 \ V, \ f = 1 \ MHz \\ Refer to \ Off \ Isolation \end{array} $                                                                     | 25°C            |     | -55    |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                          | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>V <sub>S</sub> = 6 V, f = 100 kHz<br>Refer to Crosstalk                                                                                                                 | 25°C            |     | -117   |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                          | $ \begin{array}{l} R_{L} = 50 \; \Omega \;, \; C_{L} = 5 \; pF \\ V_{S} = 6 \; V, \; f = 1 \; MHz \\ Refer to Crosstalk \\ \end{array} $                                                                    | 25°C            |     | -106   |     | dB   |
| BW                                         | -3dB Bandwidth                                     | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 6 \ V \\ Refer to Bandwidth \end{array} $                                                                                            | 25°C            |     | 37     |     | MHz  |
| IL                                         | Insertion loss                                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$                                                                                                                                               | 25°C            |     | -0.18  |     | dB   |
| ACPSRR                                     | AC Power Supply Rejection Ratio                    | $\label{eq:VP} \begin{array}{l} V_{PP} = 0.62 \ V \ \text{on} \ V_{DD} \ \text{and} \ V_{SS} \\ R_L = 50 \ \Omega \ , \ C_L = 5 \ pF, \\ f = 1 \ \text{MHz} \\ \text{Refer to} \ \text{ACPSRR} \end{array}$ | 25°C            |     | -60    |     | dB   |
| THD+N                                      | Total Harmonic Distortion + Noise                  | $V_{PP} = 22 V, V_{BIAS} = 22 V  R_L = 10 k\Omega, C_L = 5 pF,  f = 20 Hz to 20 kHz  Refer to THD + Noise  25°C$                                                                                            |                 |     | 0.0004 |     | %    |
| C <sub>S(OFF)</sub>                        | Source off capacitance                             | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                                                                             | 25°C            |     | 34     |     | pF   |
| C <sub>D(OFF)</sub>                        | Drain off capacitance                              | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                                                                             | 25°C            |     | 48     |     | pF   |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance                                     | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                                                                             | 25°C            |     | 146    |     | pF   |



## 6.12 12 V Single Supply: Electrical Characteristics

 $\label{eq:VDD} \begin{array}{l} V_{DD} = +12 \ V \pm 10\%, \ V_{SS} = 0 \ V, \ GND = 0 \ V \ (unless \ otherwise \ noted) \\ Typical \ at \ V_{DD} = +12 \ V, \ V_{SS} = 0 \ V, \ T_A = 25^{\circ} C \ \ (unless \ otherwise \ noted) \end{array}$ 

|                                          | PARAMETER                                  | TEST CONDITIONS                                                           | T <sub>A</sub>                         | MIN  | TYP    | MAX  | UNIT |
|------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|------|--------|------|------|
| ANALOG                                   | SWITCH                                     |                                                                           |                                        |      |        |      |      |
|                                          |                                            | $V_{\rm S} = 0$ V to 10 V                                                 | 25°C                                   |      | 4.6    | 6    | Ω    |
| R <sub>ON</sub>                          | On-resistance                              | $I_{\rm D} = -10  {\rm mA}$                                               | –40°C to +85°C                         |      |        | 7.5  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                    | -40°C to +125°C                        |      |        | 8.4  | Ω    |
|                                          |                                            | $V_{S} = 0 V \text{ to } 10 V$                                            | 25°C                                   |      | 0.08   | 0.2  | Ω    |
| ΔR <sub>ON</sub>                         | On-resistance mismatch between<br>channels | $I_D = -10 \text{ mA}$                                                    | -40°C to +85°C                         |      |        | 0.32 | Ω    |
|                                          |                                            | Refer to On-Resistance                                                    | -40°C to +125°C                        |      |        | 0.35 | Ω    |
|                                          |                                            | $V_{S} = 0 V \text{ to } 10 V$                                            | 25°C                                   |      | 1.2    | 2    | Ω    |
| R <sub>ON FLAT</sub>                     | On-resistance flatness                     | $I_{\rm S} = -10  {\rm mA}$                                               | –40°C to +85°C                         |      |        | 2.2  | Ω    |
|                                          |                                            | Refer to On-Resistance                                                    | -40°C to +125°C                        |      |        | 2.4  | Ω    |
| R <sub>ON DRIFT</sub>                    | On-resistance drift                        | V <sub>S</sub> = 6 V, I <sub>S</sub> = –10 mA<br>Refer to On-Resistance   | Refer to On-Resistance -40°C to +125°C |      | 0.017  |      | Ω/°C |
|                                          |                                            | $V_{DD} = 13.2 \text{ V}, V_{SS} = 0 \text{ V}$                           | 25°C                                   | -0.5 | 0.05   | 0.5  | nA   |
| I <sub>S(OFF)</sub>                      | Source off leakage current <sup>(1)</sup>  | Switch state is off $V_S = 10 V / 1 V$                                    | –40°C to +85°C                         | -2   |        | 2    | nA   |
| -()                                      | 5                                          | $V_D = 1 V / 10 V$<br>Refer to Off-Leakage Current                        | –40°C to +125°C                        | -12  |        | 12   | nA   |
|                                          |                                            | $V_{DD} = 13.2 \text{ V}, V_{SS} = 0 \text{ V}$                           | 25°C                                   | -0.5 | 0.05   | 0.5  | nA   |
| I <sub>D(OFF)</sub>                      | Drain off leakage current <sup>(1)</sup>   | Switch state is off $V_S = 10 V / 1 V$                                    | –40°C to +85°C                         | -3   |        | 3    | nA   |
| 5(011)                                   |                                            | $V_D = 1 V / 10 V$<br>Refer to Off-Leakage Current                        | –40°C to +125°C                        | -23  |        | 23   | nA   |
|                                          |                                            | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V                           | 25°C                                   | -1.5 | 0.05   | 1.5  | nA   |
| I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup>  | Switch state is on<br>$V_S = V_D = 10 \text{ V or } 1 \text{ V}$          | –40°C to +85°C                         | -3   |        | 3    | nA   |
| D(ON)                                    |                                            | Refer to On-Leakage Current                                               | -40°C to +125°C                        | –15  |        | 15   | nA   |
| LOGIC INF                                | PUTS (SEL / EN pins)                       |                                                                           |                                        |      |        |      |      |
| V <sub>IH</sub>                          | Logic voltage high                         |                                                                           | -40°C to +125°C                        | 1.3  |        | 44   | V    |
| V <sub>IL</sub>                          | Logic voltage low                          |                                                                           | -40°C to +125°C                        | 0    |        | 0.8  | V    |
| I <sub>IH</sub>                          | Input leakage current                      |                                                                           | –40°C to +125°C                        |      | 0.005  | 1    | μA   |
| IIL                                      | Input leakage current                      |                                                                           | –40°C to +125°C                        | -1   | -0.005 |      | μA   |
| C <sub>IN</sub>                          | Logic input capacitance                    |                                                                           | -40°C to +125°C                        |      | 3      |      | pF   |
| POWER S                                  | UPPLY                                      |                                                                           |                                        |      |        |      |      |
|                                          |                                            | V = 42.0 V V = 0 V                                                        | 25°C                                   |      | 10     | 35   | μA   |
| I <sub>DD</sub>                          | V <sub>DD</sub> supply current             | $V_{DD}$ = 13.2 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | –40°C to +85°C                         |      |        | 45   | μA   |
|                                          |                                            |                                                                           | -40°C to +125°C                        |      |        | 55   | μA   |

(1)

When V<sub>S</sub> is 10 V, V<sub>D</sub> is 1 V, or when V<sub>S</sub> is 1 V, V<sub>D</sub> is 10 V. When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating, or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating. (2)



## 6.13 12 V Single Supply: Switching Characteristics

 $\label{eq:VDD} \begin{array}{l} V_{DD} = +12 \ V \pm 10\%, \ V_{SS} = 0 \ V, \ GND = 0 \ V \ (unless \ otherwise \ noted) \\ \hline Typical \ at \ V_{DD} = +12 \ V, \ V_{SS} = 0 \ V, \ T_A = 25^{\circ}C \ \ (unless \ otherwise \ noted) \end{array}$ 

|                                            | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                                     | T <sub>A</sub>  | MIN TYP | MAX | UNIT |
|--------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|------|
|                                            |                                                    | V <sub>S</sub> = 8 V                                                                                                                                                                                                | 25°C            | 180     | 185 | ns   |
| t <sub>TRAN</sub>                          | Transition time from control input                 | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                                                                                                                                 | -40°C to +85°C  |         | 215 | ns   |
|                                            |                                                    | Refer to Transition Time                                                                                                                                                                                            | –40°C to +125°C |         | 235 | ns   |
|                                            |                                                    | V <sub>S</sub> = 8 V                                                                                                                                                                                                | 25°C            | 120     | 180 | ns   |
| t <sub>ON (EN)</sub>                       | Turn-on time from enable                           | R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                                                      | -40°C to +85°C  |         | 210 | ns   |
|                                            |                                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                                  | –40°C to +125°C |         | 230 | ns   |
|                                            |                                                    | V <sub>S</sub> = 8 V                                                                                                                                                                                                | 25°C            | 130     | 210 | ns   |
| t <sub>OFF (EN)</sub>                      | Turn-off time from enable                          | R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                                                      | -40°C to +85°C  |         | 235 | ns   |
|                                            |                                                    | Refer to Turn-on and Turn-off Time                                                                                                                                                                                  | –40°C to +125°C |         | 250 | ns   |
|                                            |                                                    | V <sub>S</sub> = 8 V,                                                                                                                                                                                               | 25°C            | 40      |     | ns   |
| ввм                                        | Break-before-make time delay                       | R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                                                      | -40°C to +85°C  | 1       |     | ns   |
|                                            |                                                    | Refer to Break-Before-Make                                                                                                                                                                                          | –40°C to +125°C | 1       |     | ns   |
|                                            |                                                    | V <sub>DD</sub> rise time = 100 ns                                                                                                                                                                                  | 25°C            | 0.19    |     | ms   |
| T <sub>ON (VDD)</sub>                      | Device turn on time<br>(V <sub>DD</sub> to output) | R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF                                                                                                                                                                      | -40°C to +85°C  | 0.2     |     | ms   |
|                                            |                                                    | Refer to Turn-on (VDD) Time                                                                                                                                                                                         | -40°C to +125°C | 0.2     |     | ms   |
| t <sub>PD</sub>                            | Propagation delay                                  | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay                                                                                                                                                      | 25°C            | 740     |     | ps   |
| Q <sub>INJ</sub>                           | Charge injection                                   | $V_D = 6 V, C_L = 1 nF$<br>Refer to Charge Injection                                                                                                                                                                | 25°C            | -6      |     | рС   |
| O <sub>ISO</sub>                           | Off-isolation                                      | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 6 \ V, \ f = 100 \ kHz \\ Refer to \ Off \ Isolation \end{array} $                                                                           | 25°C            | -75     |     | dB   |
| O <sub>ISO</sub>                           | Off-isolation                                      | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 6 \ V, \ f = 1 \ MHz \\ Refer to \ Off \ Isolation \end{array} $                                                                             | 25°C            | -55     |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                          | $ \begin{array}{l} R_{L} = 50 \ \Omega \ , \ C_{L} = 5 \ pF \\ V_{S} = 6 \ V, \ f = 100 \ kHz \\ Refer to Crosstalk \end{array} $                                                                                   | 25°C            | -117    |     | dB   |
| X <sub>TALK</sub>                          | Crosstalk                                          | $ \begin{array}{l} R_{L} = 50 \; \Omega \;, \; C_{L} = 5 \; pF \\ V_{S} = 6 \; V, \; f = 1 \; MHz \\ Refer to Crosstalk \\ \end{array} $                                                                            | 25°C            | -106    |     | dB   |
| BW                                         | –3 dB Bandwidth                                    | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>V <sub>S</sub> = 6 V<br>Refer to Bandwidth                                                                                                                                      | 25°C            | 42      |     | MHz  |
| IL                                         | Insertion loss                                     | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$                                                                                                                                                       | 25°C            | -0.3    |     | dB   |
| ACPSRR                                     | AC Power Supply Rejection Ratio                    | $\label{eq:VPP} \begin{array}{l} V_{PP} = 0.62 \ V \ \text{on} \ V_{DD} \ \text{and} \ V_{SS} \\ R_L = 50 \ \Omega \ , \ C_L = 5 \ \text{pF}, \\ f = 1 \ \text{MHz} \\ \text{Refer to} \ \text{ACPSRR} \end{array}$ | 25°C            | -65     |     | dB   |
| THD+N                                      | Total Harmonic Distortion + Noise                  | $ \begin{array}{l} V_{PP}=6 \ V, \ V_{BIAS}=6 \ V \\ R_L \ = \ 10 \ k\Omega \ , \ C_L \ = \ 5 \ pF, \\ f=20 \ Hz \ to \ 20 \ kHz \\ Refer \ to \ THD \ + \ Noise \\ \end{array} $                                   |                 |         |     | %    |
| C <sub>S(OFF)</sub>                        | Source off capacitance                             | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                                                                                     | 25°C            | 38      |     | pF   |
| C <sub>D(OFF)</sub>                        | Drain off capacitance                              | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                                                                                     | 25°C            | 56      |     | pF   |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance                                     | V <sub>S</sub> = 6 V, f = 1 MHz                                                                                                                                                                                     | 25°C            | 150     |     | pF   |



## 6.14 Typical Characteristics

at  $T_A = 25^{\circ}C$ 











at  $T_A = 25^{\circ}C$ 











at  $T_A = 25^{\circ}C$ 





## at T<sub>A</sub> = 25°C





## 7 Parameter Measurement Information

### 7.1 On-Resistance

The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance.  $\boxtimes$  7-1 shows the measurement setup used to measure  $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using the following setup, where  $R_{ON}$  is computed as  $R_{ON} = V / I_{SD}$ :



🛛 7-1. On-Resistance

### 7.2 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

- 1. Source off-leakage current.
- 2. Drain off-leakage current.

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$ .

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol  $I_{D(OFF)}$ .

Z 7-2 shows the setup used to measure both off-leakage currents.







#### 7.3 On-Leakage Current

Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol  $I_{S(ON)}$ .

Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol  $I_{D(ON)}$ .

Either the source pin or drain pin is left floating during the measurement.  $\boxtimes$  7-3 shows the circuit used for measuring the on-leakage current, denoted by  $I_{S(ON)}$  or  $I_{D(ON)}$ .



図 7-3. On-Leakage Measurement Setup

#### 7.4 Transition Time

Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance.  $\boxtimes$  7-4 shows the setup used to measure transition time, denoted by the symbol t<sub>TRANSITION</sub>.







### 7.5 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub>

Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance.  $\boxtimes$  7-5 shows the setup used to measure turn-on time, denoted by the symbol t<sub>ON(EN)</sub>.

Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance.  $\boxtimes$  7-5 shows the setup used to measure turn-off time, denoted by the symbol t<sub>OFF(EN)</sub>.



図 7-5. Turn-On and Turn-Off Time Measurement Setup

### 7.6 Break-Before-Make

Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay.  $\boxtimes$  7-6 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPEN(BBM)</sub>.



図 7-6. Break-Before-Make Delay Measurement Setup



## 7.7 t<sub>ON (VDD)</sub> Time

The  $t_{ON (VDD)}$  time is defined as the time taken by the output of the device to rise to 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system.  $\boxtimes$  7-7 shows the setup used to measure turn on time, denoted by the symbol  $t_{ON (VDD)}$ .



図 7-7. t<sub>ON (VDD)</sub> Time Measurement Setup

## 7.8 Propagation Delay

Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold.  $\boxtimes$  7-8 shows the setup used to measure propagation delay, denoted by the symbol t<sub>PD</sub>.



図 7-8. Propagation Delay Measurement Setup



## 7.9 Charge Injection

The TMUX7219 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol  $Q_{C}$ .  $\boxtimes$  7-9 shows the setup used to measure charge injection from source (Sx) to drain (D).



図 7-9. Charge-Injection Measurement Setup

## 7.10 Off Isolation

Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel.  $\boxtimes$  7-10 shows the setup used to measure, and the equation used to calculate off isolation.



☑ 7-10. Off Isolation Measurement Setup



### 7.11 Crosstalk

Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel.  $\boxtimes$  7-11 shows the setup used to measure, and the equation used to calculate crosstalk.



**図** 7-11. Crosstalk Measurement Setup

#### 7.12 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device.  $\boxtimes$  7-12 shows the setup used to measure bandwidth.



図 7-12. Bandwidth Measurement Setup



### 7.13 THD + Noise

The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output.

The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD + N.



☑ 7-13. THD + N Measurement Setup

### 7.14 Power Supply Rejection Ratio (PSRR)

PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620 mV<sub>PP</sub>. The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation.

This helps stabilize the supply and immediately filter as much of the supply noise as possible.





$$PSRR = 20 \times Log \frac{V_{OUT}}{V_{IN}}$$

### 7-14. ACPSRR Measurement Setup

# 8 Detailed Description

## 8.1 Overview

The TMUX7219 is a 2:1, 1-channel switch. Each input is turned on or turned off based on the state of the select line and enable pin.

### 8.2 Functional Block Diagram

The following figure shows the functional block diagram of the TMUX7219.



### 8.3 Feature Description

#### 8.3.1 Bidirectional Operation

The TMUX7219 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals.

### 8.3.2 Rail-to-Rail Operation

The valid signal path input and output voltage for TMUX7219 ranges from V<sub>SS</sub> to V<sub>DD</sub>.



#### 8.3.3 1.8 V Logic Compatible Inputs

The TMUX7219 has 1.8 V logic compatible control for all logic control inputs. 1.8 V logic level inputs allows the device to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to *Simplifying Design with 1.8 V logic Muxes and Switches*.

#### 8.3.4 Integrated Pull-Up and Pull-Down Resistor on Logic Pins

The TMUX7219 has internal weak pull-up and pull-down resistors to GND to ensure the logic pins are not left floating. The value of this pull-down resistor is approximately 4 M $\Omega$ , but is clamped to about 1  $\mu$ A at higher voltages. The EN pin integrates a pull-up resistor to V<sub>DD</sub> and the SEL pin integrates a pull-down resistor. This feature integrates up to two external components and reduces system size and cost.

#### 8.3.5 Fail-Safe Logic

The TMUX7219 supports Fail-Safe Logic on the control input pins (EN and SEL) allowing for operation up to 44 V above ground, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the logic input pins of the TMUX7219 to be ramped to +44 V while V<sub>DD</sub> and V<sub>SS</sub> = 0 V. The logic control inputs are protected against positive faults of up to +44 V in powered-off condition, but do not offer protection against negative overvoltage conditions.



#### 8.3.6 Latch-Up Immune

Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The latch-up condition typically requires a power cycle to eliminate the low impedance path.

The TMUX72xx family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to *Using Latch Up Immune Multiplexers to Help Improve System Reliability*.

#### 8.3.7 Ultra-Low Charge Injection

⊠ 8-1 shows how the TMUX7219 has a transmission gate topology. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed.



**図** 8-1. Transmission Gate Topology

The TMUX7219 contains specialized architecture to reduce charge injection on the source (Sx). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the drain (D). This will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the drain (D) instead of the source (Sx). As a general rule, Cp should be  $20 \times$  larger than the equivalent load capacitance on the source (Sx).  $\boxtimes$  8-2 shows charge injection variation with source voltage with different compensation capacitors on the drain side.



図 8-2. Charge Injection Compensation



### 8.4 Device Functional Modes

When the EN pin of the TMUX7219 is pulled high, one of the switches is closed based on the state of the SEL pin. When the EN pin is pulled low, both of the switches are in an open state regardless of the state of the SEL pin. The control pins can be as high as 44 V.

The TMUX7219 can operate without any external components except for the supply decoupling capacitors. The EN pin has an internal pull-up resistor of 4 M $\Omega$ , and SEL pin has internal pull-down resistor of 4 M $\Omega$ . If unused, EN pin must be tied to V<sub>DD</sub> and SEL pin must be tied to GND to ensure the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (S1, S2, or D) should be connected to GND.

#### 8.5 Truth Tables

 $\pm$  8-1 show the truth tables for the TMUX7219.

| EN | SEL              | Selected Source Connected To Drain (D) Pin |  |  |  |  |  |  |  |
|----|------------------|--------------------------------------------|--|--|--|--|--|--|--|
| 0  | X <sup>(1)</sup> | All sources are off (HI-Z)                 |  |  |  |  |  |  |  |
| 1  | 0                | S1                                         |  |  |  |  |  |  |  |
| 1  | 1                | S2                                         |  |  |  |  |  |  |  |

#### 表 8-1. TMUX7219 Truth Table

(1) X denotes *do not care*.



## 9 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 9.1 Application Information

TMUX7219 is part of the precision switches and multiplexers family of devices. TMUX7219 offers low RON, low on and off leakage currents, and ultra-low charge injection performance. These properties make TMUX7219 ideal for implementing high precision industrial systems requiring selection of one of two inputs or outputs.

#### 9.2 Typical Applications

#### 9.2.1 Power Amplifier Gate Driver

One application of the TMUX7219 is for input control of a power amplifier gate driver. Utilizing a switch allows a system to control when the DAC is connected to the power amplifier, and can stop biasing the power amplifier by switching the gate to  $V_{SS}$ . The wide dual supply range of ±4.5 V to ±22 V allows the switch to work with GaN power amplifiers and the wide single supply range 4.5 V to 44 V works well with LDMOS power amplifiers.

**9-1** shows the TMUX7219 configured for control of the power amplifier gate driver in GaN application.



#### **図** 9-1. Power Amplifier Gate Driver

#### 9.2.1.1 Design Requirements

For this design example, use the parameters listed in  $\frac{1}{5}$  9-1.

#### 表 9-1. Design Parameters

| PARAMETERS                | VAL                                        | UES                                        |
|---------------------------|--------------------------------------------|--------------------------------------------|
| FARAMETERS                | GAN Application                            | LDMOS Application                          |
| Supply (V <sub>DD</sub> ) | 8 V                                        | 5 V                                        |
| Supply (V <sub>SS</sub> ) | -12 V                                      | 0 V                                        |
| MUX I/O signal range      | -12 V to 8 V (Rail-to-Rail)                | 0 V to 5 V (Rail-to-Rail)                  |
| Control logic thresholds  | 1.8 V compatiable (up to V <sub>DD</sub> ) | 1.8 V compatiable (up to V <sub>DD</sub> ) |
| EN                        | EN pulled high to enable the switch        | EN pulled high to enable the switch        |



#### 9.2.1.2 Detailed Design Procedure

The application shown in 🗵 9-1 demonstrates how to toggle between the DAC output and low signal voltage for control of a GaN power amplifier using a single control input. The DAC output is utilized to bias the gate of the power amplifier and can be disconnected from the circuit using the select pin of the switch. The TMUX7219 can support 1.8 V logic signals on the control input, allowing the device to interface with low logic controls of an FPGA or MCU. The TMUX7219 can operate without any external components except for the supply decoupling capacitors. The select pin has an internal pull-down resistor to prevent floating input logic. All inputs to the switch must fall within the recommended operating conditions of the TMUX7219 including signal range and continuous current. For this design with a positive supply of 8 V on V<sub>DD</sub> and negative supply of -12 V on V<sub>SS</sub>, the signal range can be 8 V to -12 V. The maximum continuous current (I<sub>DC</sub>) can be up to 440 mA for a wide-range current measurement (for more information, refer to  $272 \times 6.4$ ).

#### 9.2.1.3 Application Curve

The low on and off leakage currents of TMUX7219 and ultra-low charge injection performance make this device ideal for implementing high precision industrial systems. The TMUX7219 contains specialized architecture to reduce charge injection on the source (Sx) (see  $222 \times 8.3.7$  for more details).  $\boxtimes$  9-2 shows the plot for the charge injection versus source voltage for the TMUX7219.



**図** 9-2. Charge Injection vs Source Voltage

#### 9.2.2 Ultrasonic Sensing Gas Meter

Another application of the TMUX7219 is in the ultrasonic sensing gas meter. Ultrasonic sensing of gas flow uses the time of flight (ToF) of an ultrasonic wave and its dependency and behavior in the medium using two transducer pairs for upstream and downstream paths. ⊠ 9-3 shows a circuit example utilizing the MSP430FR6043 MCU, high voltage low distortion operational amplifiers (THS3091), along with TMUX7219, 2:1 precision switches. The TMUX7219 are needed to select the Rx and Tx path of the transducer. The TMUX7219 offers low on-state resistance and causes a very low signal distortion. The break-before-make feature allows transferring of a signal from one port to another, with a minimal signal distortion. This device also offers a low charge injection which makes this device suitable for high-performance audio and data acquisition systems.





🛛 9-3. Ultrasonic Sensing Gas Meter System

#### 9.2.2.1 Design Requirements

For this design example, use the parameters listed in  $\frac{1}{5}$  9-2.

| 1 J-2. Des                           |                                            |
|--------------------------------------|--------------------------------------------|
| PARAMETERS                           | VALUES                                     |
| Supply (V <sub>DD</sub> )            | 15 V                                       |
| Supply (V <sub>SS</sub> )            | -15 V                                      |
| MUX I/O signal range                 | −15 V to 15 V (Rail-to-Rail)               |
| Control logic thresholds             | 1.8 V compatiable (up to V <sub>DD</sub> ) |
| EN                                   | EN pulled high to enable the switch        |
| Zero-flow drift (ZFD)                | ±250 ps (typical)                          |
| Single-shot standard deviation (STD) | <500 ps                                    |
|                                      |                                            |

#### 表 9-2. Design Parameters

## 9.2.2.2 Detailed Design Procedure

The TMUX7219 can operate without any external components except for the supply decoupling capacitors. All inputs passing through the switch must fall within the recommended operating conditions of the TMUX7219, including signal range and continuous current. For this design with a positive supply of 15 V on V<sub>DD</sub> and negative supply of -15 V on V<sub>SS</sub>, the signal range can be -15 V to +15 V and the maximum continuous current can be up to 440 mA, as shown in the *Recommended Operating Conditions*, for a wide-range current measurement. The TMUX7219 device is a bidirectional, single-pole double-throw (SPDT) switch that offers low on-resistance, low leakage, and low power. These features make this device suitable for portable and power sensitive applications such as ultrasonic gas metering systems. For a more detailed analysis of the ultrasonic flow transmitter system, refer to the reference design.



### 9.2.2.3 Application Curve

The TMUX7219 is capable of switching signals with minimal distortion because of the ultra-low leakage currents and excellent on-resistance flatness. 🛛 9-4 shows how the on-resistance for the TMUX7219 varies with different supply voltages.



図 9-4. On-Resistance vs Source or Drain Voltage

## **10 Power Supply Recommendations**

The TMUX7219 operates across a wide supply range of  $\pm 4.5$  V to  $\pm 22$  V (4.5 V to 44 V in single-supply mode). The device also performs well with asymmetrical supplies such as V<sub>DD</sub> = 12 V and V<sub>SS</sub> = -5 V.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1  $\mu$ F to 10  $\mu$ F at both the V<sub>DD</sub> and V<sub>SS</sub> pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped.



## 11 Layout

## **11.1 Layout Guidelines**

When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners.  $\boxtimes$  11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.



🛛 11-1. Trace Example

Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.

 $\boxtimes$  11-2 and  $\boxtimes$  11-3 show an example of a PCB layout with the TMUX7219. Some key considerations are as follows:

- For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD/VSS and GND. We recommend a 0.1 μF and 1 μF capacitor, placing the lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage.
- Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.
- Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes.



## 11.2 Layout Example











## 12 Device and Documentation Support

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief
- Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief
- Texas Instruments, Multiplexers and Signal Switches Glossary application report
- Texas Instruments, QFN/SON PCB Attachment application report
- Texas Instruments, Quad Flatpack No-Lead Logic Packages application report
- Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief
- Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application report
- Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit application report
- Texas Instruments, Ultrasonic sensing subsystem reference design for gas flow measurement reference design

### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### **12.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| PTMUX7219RQXR    | ACTIVE        | WSON         | RQX                | 8    | 2500           | TBD             | Call TI                       | Call TI            | -40 to 125   |                         | Samples |
| TMUX7219DGKR     | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | X219                    | Samples |
| TMUX7219RQXR     | ACTIVE        | WSON         | RQX                | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | H219                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TMUX7219 :

• Automotive : TMUX7219-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina | al |
|----------------------------|----|
|----------------------------|----|

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX7219DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX7219DGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **RQX0008A**



# **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RQX0008A**

# **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RQX0008A**

# **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated