

**TPS2521** JAJSK66A - MARCH 2021 - REVISED MARCH 2022

# TPS2521xx、2.7V~5.7V、4A、31mΩ、真の逆電流ブロッキング eFuse、入力逆 極性保護機能付き

# 1 特長

- 広い動作時入力電圧範囲:2.7V~5.7V
- 絶対最大定格:28V
- -15V までの負の電圧に対応
- 低オン抵抗のバック・ツー・バック FET を内蔵:Ron = 31mΩ (標準値)
- 真の逆電流ブロッキングを実現する理想ダイオード動
- ピン選択可能なスレッショルド (3.8V、5.7V) と 5µs (標 準値) の応答時間を持つ高速過電圧クランプ (OVC)
- 負荷電流監視出力 (ILM) を備えた過電流保護
  - アクティブな電流制限応答
  - 調整可能なスレッショルド (I<sub>LIM</sub>) 0.5A~4.44A
    - 精度:±10% (I<sub>IIM</sub> > 1A)
  - 可変の過渡ブランキング・タイマ (ITIMER)、最大2 × I<sub>LIM</sub> のピーク電流を許容
  - 出力負荷電流監視精度:±6% (I<sub>OUT</sub> ≥ 1A)
- 高速トリップ応答による短絡保護
  - 応答時間 500ns (標準値)
  - 可変 (2 × I<sub>LIM</sub>) および固定のスレッショルド
- アクティブ HIGH のイネーブル入力、低電圧誤動作防 止 (UVLO) スレッショルドを設定可能
- 可変の出力スルーレート (dVdt) 制御
- 過熱保護
- 可変スレッショルド (PGTH) 付きのパワー・グッド表示 (PG)
- UL 2367 認定
  - ファイル番号 E169910
  - R<sub>ILM</sub> ≥ 750Ω
- IEC 62368-1 CB 認証
- 小型サイズ: QFN 2mm × 2mm (0.45mm ピッチ)

# 2 アプリケーション

- アダプタの入力保護
- エンタープライズ・ストレージ:RAID/HBA/SAN/eSSD
- USB PD ポート保護回路
- サーバー、PC マザーボード、アドオン・カード
- モニタ、ドッキング・ステーション

#### 3 概要

TPS2521x ファミリの eFuse は、小さなパッケージに搭載 され、高度に統合された回路保護および電源管理ソリュー ションです。このデバイスは、非常に少ない数の外付け部 品で複数の保護モードを提供し、過負荷、短絡、電圧サ ージ、逆極性、過剰な突入電流に対して堅牢な保護を行 います。内蔵バック・ツー・バック FET によって出力から入 カへの逆電流が常に阻止されるため、入力電源障害に備 えた負荷側エネルギー保持ストレージを必要とするシステ ムに最適です。

出力電流制限レベルは、1 つの外付け抵抗により設定で きます。また、電流制限抵抗の両端で電圧降下を測定す ることにより、出力負荷電流を正確に検出可能です。

特定の突入電流要件を持つアプリケーションでは、1 つの 外付けコンデンサにより出力スルーレートを設定できま す。出力を安全な固定最大電圧 (ピンで選択可能) にクラ ンプすることで、入力過電圧状態から負荷を保護できま

これらのデバイスは、2mm × 2mm、10 ピンの HotRod QFN パッケージで供給され、放熱性能の向上とシステム のフットプリントの削減に役立ちます。

これらのデバイスは、-40℃~+125℃の接合部温度範囲 で動作が規定されています。

#### 製品情報

| 部品番号         | パッケージ(1) | 本体サイズ (公称) |  |
|--------------|----------|------------|--|
| TPS2521xxRPW | QFN (10) | 2mm × 2mm  |  |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。



概略回路図



# **Table of Contents**

| 1 特長                                    | 1 | 9 Application and Implementation             | 30               |
|-----------------------------------------|---|----------------------------------------------|------------------|
| 2 アプリケーション                              |   | 9.1 Application Information                  |                  |
| - , , , , , , , , , , , , , , , , , , , |   | 9.2 Single Device, Self-Controlled           | 30               |
| 4 Revision History                      |   | 9.3 Typical Application                      | 31               |
| 5 Device Comparison Table               |   | 10 Power Supply Recommendations              | 37               |
| 6 Pin Configuration and Functions       |   | 10.1 Transient Protection                    | 37               |
| 7 Specifications                        |   | 10.2 Output Short-Circuit Measurements       | 38               |
| 7.1 Absolute Maximum Ratings            |   | 11 Layout                                    | 39               |
| 7.2 ESD Ratings                         |   | 11.1 Layout Guidelines                       | 39               |
| 7.3 Recommended Operating Conditions    |   | 11.2 Layout Example                          | 40               |
| 7.4 Thermal Information                 |   | 12 Device and Documentation Support          | 41               |
| 7.5 Electrical Characteristics          |   | 12.1 Documentation Support                   | <mark>4</mark> 1 |
| 7.6 Timing Requirements                 |   | 12.2 Receiving Notification of Documentation |                  |
| 7.7 Switching Characteristics           |   | 12.3 サポート・リソース                               | <b>4</b> 1       |
| 7.8 Typical Characteristics             |   | 12.4 Trademarks                              | 41               |
| 8 Detailed Description                  |   | 12.5 Electrostatic Discharge Caution         | 41               |
| 8.1 Overview                            |   | 12.6 Glossary                                |                  |
| 8.2 Functional Block Diagram            |   | 13 Mechanical, Packaging, and Orderable      |                  |
| 8.3 Feature Description                 |   | Information                                  | 42               |
| 8.4 Device Functional Modes             |   |                                              |                  |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| CIII | anges from Revision * (March 2021) to Revision A (March 2022) | Page |
|------|---------------------------------------------------------------|------|
| • 1  | UIL/IEC 認証ステータスを更新                                            | 1    |
|      | Corrected the ESD Ratings to show CDM testing was per JS-002  |      |
| • 1  | Updated 表 8-4                                                 | 27   |

Product Folder Links: TPS2521



# **5 Device Comparison Table**

| Part Number | Overvoltage Response              | Overcurrent Response | Response to Fault |
|-------------|-----------------------------------|----------------------|-------------------|
| TPS25210A   | Pin Selectable OVC (3.8 V/5.7 V)  | Active Current Limit | Auto-Retry        |
| TPS25210L   | Till delectable OVC (3.0 V/3.7 V) | Active Current Limit | Latch-Off         |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# **6 Pin Configuration and Functions**



図 6-1. TPS2521x RPW Package 10-Pin QFN Top View

表 6-1. Pin Functions

| PIN     |     | TYPE              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO. | ITPE              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EN/UVLO | 1   | Analog<br>Input   | Active High Enable for the device. A Resistor Divider on this pin from input supply to GND can be used to adjust the undervoltage lockout threshold. <i>Do not leave floating</i> . Refer to セグション 8.3.2 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OVCSEL  | 2   | Analog<br>Input   | Overvoltage clamp threshold select pin. Refer to セクション 8.3.3 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PG      | 3   | Digital<br>Output | Power Good indication. This pin is an Open Drain signal which is asserted High when the internal power path is fully turned ON and PGTH input exceeds a certain threshold. Refer to セクション 8.3.9 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PGTH    | 4   | Analog<br>Input   | Power Good Threshold. Refer to セクション 8.3.9 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IN      | 5   | Power             | Power input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| OUT     | 6   | Power             | Power output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DVDT    | 7   | Analog<br>Output  | A capacitor from this pin to GND sets the output turn on slew rate. Leave this pin floating for the fastest turn on slew rate. Refer to セクション 8.3.4.1 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND     | 8   | Ground            | This pin is the ground reference for all internal circuits and must be connected to system GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ILM     | 9   | Analog<br>Output  | This pin is a dual function pin used to limit and monitor the output current. An external resistor from this pin to GND sets the output current limit threshold during start-up as well as steady state. The pin voltage can also be used as analog output load current monitor signal. Do not leave floating. Refer to セクション 8.3.4.2 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ITIMER  | 10  | Analog<br>Output  | A capacitor from this pin to GND sets the overcurrent blanking interval during which the output current can temporarily exceed set current limit (but lower than fast-trip threshold) before the device overcurrent response takes action. Leave this pin open for fastest response to overcurrent events. Refer to the state of the state |

Product Folder Links: TPS2521

Submit Document Feedback

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                      | Parameter                                                    | Pin       | MIN                                | MAX                       | UNIT |
|----------------------|--------------------------------------------------------------|-----------|------------------------------------|---------------------------|------|
| V                    | Maximum Input Voltage Range, −40°C ≤ T <sub>J</sub> ≤ 125°C  | - IN      | max(–15, V <sub>OUT</sub> –<br>21) | 28                        | V    |
| V <sub>IN</sub>      | Maximum Input Voltage Range, −10°C ≤ T <sub>J</sub> ≤ 125°C  |           | max(–15, V <sub>OUT</sub> –<br>22) | 28                        | V    |
| V                    | Maximum Output Voltage Range, –40°C ≤ T <sub>J</sub> ≤ 125°C | OUT       | -0.3 min (                         | 28, V <sub>IN</sub> + 21) |      |
| V <sub>OUT</sub>     | Maximum Output Voltage Range, −10°C ≤ T <sub>J</sub> ≤ 125°C |           | –0.3 min (                         | 28, V <sub>IN</sub> + 22) |      |
| V <sub>OUT,PLS</sub> | Minimum Output Voltage Pulse (< 1 μs)                        | OUT       | -0.8                               |                           |      |
| V <sub>EN/UVLO</sub> | Maximum Enable Pin Voltage Range (2)                         | EN/UVLO   | -0.3                               | 6.5                       | V    |
| V <sub>OVCSEL</sub>  | Maximum OVCSEL Pin Voltage Range                             | OVCSEL    | Internally Limited                 | d                         | V    |
| $V_{dVdT}$           | Maximum dVdT Pin Voltage Range                               | dVdt      | Internally Limited                 | d                         | V    |
| V <sub>ITIMER</sub>  | Maximum ITIMER Pin Voltage Range                             | ITIMER    | Internally Limited                 | d                         | V    |
| V <sub>PGTH</sub>    | Maximum PGTH Pin Voltage Range (2)                           | PGTH      | -0.3                               | 6.5                       | V    |
| $V_{PG}$             | Maximum PG Pin Voltage Range                                 | PG        | -0.3                               | 6.5                       | V    |
| V <sub>ILM</sub>     | Maximum ILM Pin Voltage Range                                | ILM       | Internally Limited                 | i                         | V    |
| I <sub>MAX</sub>     | Maximum Continuous Switch Current                            | IN to OUT | Internally Limited                 | i                         | Α    |
| TJ                   | Junction temperature                                         |           | Internally Limited                 | d                         | °C   |
| T <sub>LEAD</sub>    | Maximum Lead Temperature                                     |           |                                    | 300                       | °C   |
| T <sub>STG</sub>     | Storage temperature                                          |           | -65                                | 150                       | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 7.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
|                    |                         | Charged device model (CDM), ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> If this pin has a pull-up up to V<sub>IN</sub>, it is recommended to use a resistance of 350 kΩ or higher to limit the current under conditions where IN can be exposed to reverse polarity.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | Parameter                                         | Pin       | MIN                   | MAX                            | UNIT |
|----------------------|---------------------------------------------------|-----------|-----------------------|--------------------------------|------|
| V <sub>IN</sub>      | Input Voltage Range                               | IN        | 2.7                   | 5.7 <sup>(1)</sup>             | V    |
| V <sub>OUT</sub>     | Output Voltage Range                              | OUT       |                       | min (23, V <sub>IN</sub> + 20) | V    |
| V <sub>EN/UVLO</sub> | Enable Pin Voltage Range                          | EN/UVLO   |                       | 5 <sup>(2)</sup>               | V    |
| V <sub>dVdT</sub>    | dVdT Capacitor Voltage Rating                     | dVdt      | V <sub>IN</sub> + 5 V |                                | V    |
| V <sub>PGTH</sub>    | PGTH Pin Voltage Range                            | PGTH      |                       | 5 <sup>(3)</sup>               | V    |
| $V_{PG}$             | PG Pin Voltage Range                              | PG        |                       | 5 <sup>(3)</sup>               | V    |
| V <sub>ITIMER</sub>  | ITIMER Pin Capacitor Voltage Rating               | ITIMER    | 4                     |                                | V    |
| R <sub>ILM</sub>     | ILM Pin Resistance                                | ILM       | 750                   | 6650                           | Ω    |
| I <sub>MAX</sub>     | Continuous Switch Current, T <sub>J</sub> ≤ 125°C | IN to OUT |                       | 4                              | Α    |
| T <sub>J</sub>       | Junction temperature                              |           | -40                   | 125                            | °C   |

- (1) The input operating voltage should be limited to the selected Output Voltage Clamp threshold as listed in the Electrical Characteristics section
- (2) For supply voltages below 5V, it is okay to pull up the EN pin to IN directly. For supply voltages greater than 5V or systems which can be exposed to reverse polarity on input supply, it is recommended to use a pull-up resistor with a minimum value of 350 kΩ.
- (3) For systems which can be exposed to reverse polarity on input supply, if this pin is referred to input supply, it is recommended to use a pull-up resistor with a minimum value of 350 kΩ to limit the current through the pin.

#### 7.4 Thermal Information

|                 |                                               | TPS2521xx           |      |
|-----------------|-----------------------------------------------|---------------------|------|
|                 | THERMAL METRIC (1)                            | RPW (QFN)           | UNIT |
|                 |                                               | 10 PINS             |      |
| В               | Junction-to-ambient thermal resistance        | 41.7 (2)            | °C/W |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance        | 74.5 <sup>(3)</sup> | °C/W |
| $\Psi_{JT}$     | Junction-to-top characterization parameter    | 1                   | °C/W |
| w               | lunction to board observatorization parameter | 20 (2)              | °C/W |
| $\Psi_{JB}$     | Junction-to-board characterization parameter  | 27.6 <sup>(3)</sup> | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) Based on simulations conducted with the device mounted on a custom 4-layer PCB (2s2p) with 8 thermal vias under device
- (3) Based on simulations conducted with the device mounted on a JEDEC 4-layer PCB (2s2p) with no thermal vias under device

Product Folder Links: TPS2521



# 7.5 Electrical Characteristics

(Test conditions unless otherwise noted)  $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}$ ,  $\text{V}_\text{IN} = 5 \text{ V}$ , OUT = Open,  $\text{V}_\text{EN/UVLO} = 2 \text{ V}$ , OVCSEL = Open,  $\text{R}_\text{ILM} = 750 \ \Omega$ , dVdT = Open, ITIMER = Open, PGTH = Open, PG = Open. All voltages referenced to GND.

| Test<br>Parameter          | Description                                                                                             | MIN   | TYP  | MAX   | UNITS |
|----------------------------|---------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| INPUT SUPP                 | PLY (IN)                                                                                                |       |      |       |       |
| V <sub>UVP(R)</sub>        | IN Supply UVP Rising Threshold                                                                          | 2.44  | 2.53 | 2.64  | V     |
| V <sub>UVP(F)</sub>        | IN Supply UVP Falling Threshold                                                                         | 2.35  | 2.42 | 2.55  | V     |
| I <sub>Q(ON)</sub>         | IN Supply Quiescent Current                                                                             |       | 411  | 593   | μA    |
| I <sub>Q(ON)</sub>         | IN Supply Current during OVC                                                                            |       | 426  | 620   | μΑ    |
| I <sub>Q(ON)</sub>         | IN Supply Quiescent Current during RCB, V <sub>OUT</sub> = V <sub>IN</sub> + 1 V                        |       | 186  |       | μA    |
| I <sub>Q(OFF)</sub>        | IN Supply OFF State Current (V <sub>SD(F)</sub> < V <sub>EN</sub> < V <sub>UVLO(F)</sub> )              |       | 67   | 130   | μA    |
| I <sub>SD</sub>            | IN Supply Shutdown Current (V <sub>EN</sub> < V <sub>SD(F)</sub> )                                      |       | 1.62 | 28.7  | μΑ    |
| I <sub>INLKG(IRPP)</sub>   | IN Supply Leakage Current (V <sub>IN</sub> = -14 V, V <sub>OUT</sub> = 0 V)                             |       | -3.7 |       | μA    |
| ON RESISTA                 | NCE (IN - OUT)                                                                                          |       |      |       |       |
| _                          | V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 3 A, T <sub>J</sub> = 25°C                                    |       | 31   |       | mΩ    |
| R <sub>ON</sub>            | $2.7 \le V_{\text{IN}} \le 5.7 \text{ V}, -40^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ |       |      | 50.2  | mΩ    |
| ENABLE/UN                  | DERVOLTAGE LOCKOUT (EN/UVLO)                                                                            |       | ,    |       |       |
| V <sub>UVLO(R)</sub>       | EN/UVLO Rising Threshold                                                                                | 1.183 | 1.2  | 1.223 | V     |
| V <sub>UVLO(F)</sub>       | EN/UVLO Falling Threshold                                                                               | 1.076 | 1.1  | 1.116 | V     |
| V <sub>SD(F)</sub>         | EN/UVLO Falling Threshold for lowest shutdown current                                                   |       | 0.73 |       | V     |
| I <sub>ENLKG</sub>         | EN/UVLO Leakage Current                                                                                 | -0.1  |      | 0.1   | μA    |
| OUTPUT VO                  | LTAGE CLAMP (OUT)                                                                                       |       |      |       |       |
|                            | Overvoltage Clamp Threshold, OVCSEL = Shorted to GND                                                    | 3.65  | 3.88 | 4.1   | V     |
| V <sub>OVC</sub>           | Overvoltage Clamp Threshold, OVCSEL = Open                                                              | 5.25  | 5.74 | 6.2   | V     |
| .,                         | Output Voltage During Clamping, OVCSEL = Shorted to GND, I <sub>OUT</sub> = 10 mA                       | 3.2   | 3.82 | 4.2   | V     |
| $V_{CLAMP}$                | Output Voltage During Clamping, OVCSEL = Open, I <sub>OUT</sub> = 10 mA                                 | 5     | 5.58 | 6.1   | V     |
| OVERCURR                   | ENT PROTECTION (OUT)                                                                                    |       |      |       |       |
|                            | Current Limit Threshold, R <sub>ILM</sub> = 6.65 kΩ                                                     | 0.425 | 0.5  | 0.575 | Α     |
|                            | Current Limit Threshold, R <sub>ILM</sub> = 3.32 kΩ                                                     | 0.85  | 1.0  | 1.15  | Α     |
| I <sub>LIM</sub>           | Current Limit Threshold, R <sub>ILM</sub> = 1.65 kΩ                                                     | 1.8   | 2.02 | 2.2   | Α     |
|                            | Current Limit Threshold, R <sub>ILM</sub> = 750 Ω                                                       | 3.96  | 4.44 | 4.84  | Α     |
|                            | Circuit Breaker Threshold, ILM Pin Open (Single point failure)                                          |       | 0.1  |       | А     |
| I <sub>FLT</sub>           | Circuit Breaker Threshold, ILM Pin Short to GND (Single point failure)                                  |       | 1.1  | 2.1   | Α     |
| I <sub>SCGain</sub>        | Scalable Fast Trip Threshold (I <sub>SC</sub> ) : I <sub>LIM</sub> Ratio                                |       | 201  |       | %     |
| I <sub>FT</sub>            | Fixed Fast-trip Current Threshold                                                                       |       | 22   |       | Α     |
| V <sub>FB</sub>            | V <sub>OUT</sub> threshold to exit Current Limit Foldback                                               |       | 1.9  |       | V     |
| V <sub>INT</sub>           | ITIMER pin internal pull-up voltage                                                                     | 2.3   | 2.52 | 2.72  | V     |
| OVERCURR                   | ENT FAULT TIMER (ITIMER)                                                                                |       |      | '     |       |
| I <sub>ITIMER</sub>        | ITIMER pin internal discharge current, I <sub>OUT</sub> > I <sub>LIM</sub>                              | 1.2   | 1.81 | 2.5   | μΑ    |
| R <sub>ITIMER</sub>        | ITIMER pin internal pull-up resistance                                                                  |       | 15   |       | kΩ    |
| $\Delta V_{\text{ITIMER}}$ | ITIMER discharge voltage                                                                                | 1.28  | 1.51 | 1.74  | V     |



# 7.5 Electrical Characteristics (continued)

(Test conditions unless otherwise noted)  $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}$ ,  $\text{V}_\text{IN} = 5 \text{ V}$ , OUT = Open,  $\text{V}_\text{EN/UVLO} = 2 \text{ V}$ , OVCSEL = Open,  $\text{R}_\text{ILM} = 750~\Omega$ , dVdT = Open, ITIMER = Open, PGTH = Open, PG = Open. All voltages referenced to GND.

| Test<br>Parameter                                                                                                       | Description                                                                                                                                 | MIN   | TYP   | MAX      | UNITS |
|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|----------|-------|
|                                                                                                                         | Analog Load Current Monitor Gain ( $I_{MON}$ : $I_{OUT}$ ), $I_{OUT}$ = 0.5 A to 1 A, $I_{OUT}$ < $I_{LIM}$                                 | 165   | 182   | 200      | μΑ/Α  |
| G <sub>IMON</sub>                                                                                                       | Analog Load Current Monitor Gain (I <sub>MON</sub> : I <sub>OUT</sub> ), I <sub>OUT</sub> = 1 A to 4 A, I <sub>OUT</sub> < I <sub>LIM</sub> | 165   | 182   | 200      | μΑ/Α  |
| REVERSE CU                                                                                                              | JRRENT BLOCKING (IN - OUT)                                                                                                                  |       |       | 1        |       |
| V <sub>FWD</sub>                                                                                                        | V <sub>IN</sub> – V <sub>OUT</sub> Forward regulation voltage, I <sub>OUT</sub> = 10 mA                                                     | 5     | 17.4  |          | mV    |
| V <sub>REVTH</sub> V <sub>IN</sub> - V <sub>OUT</sub> threshold for fast BFET turn off (enter reverse current blocking) |                                                                                                                                             | -36.5 | -29.1 | -22.3    | mV    |
| V <sub>FWDTH</sub>                                                                                                      | V <sub>IN</sub> – V <sub>OUT</sub> threshold for fast BFET turn on (exit reverse current blocking)                                          | 83    | 102.2 | 125      | mV    |
| I <sub>OUTLKG(RCB)</sub>                                                                                                | OUT Leakage Current during ON state with RCB, V <sub>OUT</sub> = V <sub>IN</sub> + 1 V                                                      |       | 270   |          | μΑ    |
| I <sub>REVLKG(OFF)</sub>                                                                                                | Reverse Leakage Current during unpowered condition, V <sub>OUT</sub> = 12 V, V <sub>IN</sub> = 0 V                                          |       | 4.8   |          | μΑ    |
| POWER GOO                                                                                                               | DD INDICATION (PG)                                                                                                                          |       |       | '        |       |
|                                                                                                                         | PG pin voltage while de-asserted, $V_{IN} < V_{UVP(F)}$ , $V_{EN} < V_{SD(F)}$ , Weak pull-up ( $I_{PG}$ = 26 $\mu$ A)                      |       | 0.67  | 1        | V     |
| $V_{PGD}$                                                                                                               | PG pin voltage while de-asserted, $V_{IN} < V_{UVP(F)}$ , $V_{EN} < V_{SD(F)}$ , Strong pull-up ( $I_{PG} = 242 \ \mu A$ )                  |       | 0.78  | 1        | V     |
| IOUTLKG(RCB)  IREVLKG(OFF)  POWER GOO  VPGD  IPGLKG  POWERGOO  VPGTH(R)  VPGTH(F)  IPGTHLKG                             | PG pin voltage while de-asserted, V <sub>IN</sub> > V <sub>UVP(R)</sub>                                                                     |       | 0     |          | V     |
| I <sub>PGLKG</sub>                                                                                                      | PG Pin Leakage Current, PG asserted                                                                                                         |       | 0.9   | 3        | μA    |
| POWERGOO                                                                                                                | D THRESHOLD (PGTH)                                                                                                                          |       |       | <u> </u> |       |
| V <sub>PGTH(R)</sub>                                                                                                    | PGTH Rising Threshold                                                                                                                       | 1.183 | 1.2   | 1.223    | V     |
| V <sub>PGTH(F)</sub>                                                                                                    | PGTH Falling Threshold                                                                                                                      | 1.076 | 1.09  | 1.116    | V     |
| I <sub>PGTHLKG</sub>                                                                                                    | PGTH Leakage Current                                                                                                                        | -0.1  | ,     | 0.3      | μA    |
| OVERTEMPE                                                                                                               | RATURE PROTECTION (OTP)                                                                                                                     |       |       | '        |       |
| TSD                                                                                                                     | Thermal Shutdown Rising Threshold, T <sub>J</sub> ↑                                                                                         |       | 154   |          | °C    |
| TSD <sub>HYS</sub>                                                                                                      | Thermal Shutdown Hysteresis, T <sub>J</sub> ↓                                                                                               |       | 10    |          | °C    |
| DVDT                                                                                                                    |                                                                                                                                             |       |       | -        |       |
| I <sub>dVdt</sub>                                                                                                       | dVdt Pin Charging Current                                                                                                                   | 0.78  | 1.97  | 3.3      | μA    |

Product Folder Links: TPS2521

# 7.6 Timing Requirements

|                    | PARAMETER                                         | TEST CONDITIONS                                                                                               | MIN TYP MAX | UNIT |
|--------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------|------|
| tovc               | Overvoltage clamp response time                   | $V_{IN} > V_{OVC}$ to $V_{OUT} \downarrow$                                                                    | 5           | μs   |
| t <sub>LIM</sub>   | Current limit response time                       | $I_{\rm OUT}$ > 1.2 × $I_{\rm LIM}$ & ITIMER expired to $I_{\rm OUT}$ settling to within 5 % of $I_{\rm LIM}$ | 400         | μs   |
| t <sub>SC</sub>    | Scalable fast-trip response time                  | $I_{OUT} > 3 \times I_{LIM}$ to $I_{OUT} \downarrow$                                                          | 500         | ns   |
| t <sub>FT</sub>    | Fixed fast-trip response time                     | I <sub>OUT</sub> > I <sub>FT</sub> to I <sub>OUT</sub> ↓                                                      | 500         | ns   |
| t <sub>RST</sub>   | Auto-Retry Interval after fault (TPS25210A)       |                                                                                                               | 110         | ms   |
| t <sub>SWRCB</sub> | Reverse Current Blocking recovery time            | $(V_{IN} - V_{OUT}) > V_{FWDTH}$ to $V_{OUT}$ $\uparrow$                                                      | 50          | μs   |
| t <sub>RCB</sub>   | Reverse Current Blocking comparator response time | (V <sub>OUT</sub> – V <sub>IN</sub> ) > 1.3 × V <sub>REVTH</sub> to BFET OFF                                  | 1           | μs   |
| t <sub>PGA</sub>   | PG Assertion de-glitch                            |                                                                                                               | 12          | μs   |
| t <sub>PGD</sub>   | PG De-assertion de-glitch                         |                                                                                                               | 12          | μs   |

# 7.7 Switching Characteristics

The output rising slew rate is internally controlled and constant across the entire operating voltage range to ensure the turn on timing is not affected by the load conditions. The rising slew rate can be adjusted by adding capacitance from the dVdt pin to ground. As  $C_{dVdt}$  is increased it will slow the rising slew rate (SR). See Slew Rate and Inrush Current Control (dVdt) section for more details. The Turn-Off Delay and Fall Time, however, are dependent on the RC time constant of the load capacitance ( $C_{OUT}$ ) and Load Resistance ( $R_L$ ). The Switching Characteristics are only valid for the power-up sequence where the supply is available in steady state condition and the load voltage is completely discharged before the device is enabled. Typical Values are taken at  $T_J$  = 25°C unless specifically noted otherwise.  $V_{IN}$  = 2.7 V,  $R_L$  = 100  $\Omega$ ,  $C_{OUT}$  = 1  $\mu$ F

| P/                 | ARAMETER                | C <sub>dVdt</sub> = Open | C <sub>dVdt</sub> = 1800 pF | C <sub>dVdt</sub> = 3300<br>pF | UNIT |
|--------------------|-------------------------|--------------------------|-----------------------------|--------------------------------|------|
| SR <sub>ON</sub>   | Output Rising slew rate | 12.14                    | 0.87                        | 0.5                            | V/ms |
| t <sub>D,ON</sub>  | Turn on delay           | 0.09                     | 0.6                         | 0.97                           | ms   |
| t <sub>R</sub>     | Rise time               | 0.17                     | 2.51                        | 4.33                           | ms   |
| t <sub>ON</sub>    | Turn on time            | 0.27                     | 3.11                        | 5.31                           | ms   |
| t <sub>D,OFF</sub> | Turn off delay          | 64.44                    | 64.44                       | 64.44                          | μs   |



図 7-1. TPS2521xx Switching Times



# 7.8 Typical Characteristics





















 $V_{IN}$  = 5 V,  $C_{OUT}$  = 220  $\mu F,\,C_{dVdt}$  = Open,  $V_{EN/UVLO}$  stepped up to 1.4 V

#### 図 7-32. Start-Up with Enable



 $V_{EN/UVLO}$  = 1.5 V,  $C_{OUT}$  = 220  $\mu F,\,C_{dVdt}$  = Open,  $V_{IN}$  ramped up to 5 V

#### 図 7-33. Start-Up with Supply



 $V_{IN}$  = 5 V,  $C_{OUT}$  = 690  $\mu$ F,  $C_{dVdt}$  = 3300 pF,  $V_{EN/UVLO}$  stepped up to 1.4 V

## 図 7-34. Inrush Current with Capacitive Load



 $V_{IN}$  = 5 V,  $C_{OUT}$  = 690  $\mu F,~R_{OUT}$  = 4  $\Omega,~C_{dVdt}$  = 3300 pF,  $V_{EN/}$   $_{UVLO}$  stepped up to 1.4 V

図 7-35. Inrush Current with Resistive and Capacitive Load

# 

 $C_{OUT}$  = 220  $\mu F,\, PG$  pulled up to 3 V, -15 V hot-plugged to IN

🗵 7-36. Input Reverse Polarity Protection - Fast Ramp



 $C_{OUT}$  = 220  $\mu F,$  PG pulled up to 3 V,  $V_{IN}$  ramped down from 0 V to –15 V and then ramped up to 0 V

図 7-37. Input Reverse Polarity Protection - Slow Ramp





 $R_{OVCSEL}$  = GND,  $C_{OUT}$  = 220  $\mu F,\,I_{OUT}$  = 120 mA,  $V_{IN}$  ramped up from 3.3 V to 6 V

#### ☑ 7-38. Overvoltage Clamp Response



 $R_{OVCSEL}$  = Open,  $C_{OUT}$  = 220  $\mu F,\,I_{OUT}$  = 150 mA,  $V_{IN}$  ramped up from 5 V to 8 V

#### 図 7-39. Overvoltage Clamp Response



A.  $V_{IN}$  = 5 V,  $C_{ITIMER}$  = 2.2 nF,  $C_{OUT}$  = 220  $\mu$ F,  $R_{ILM}$  = 750  $\Omega$ ,  $I_{OUT}$  stepped from 2 A  $\rightarrow$  6 A  $\rightarrow$  2 A within 1 ms

# 図 7-40. Transient Overcurrent Blanking Timer Response



 $V_{IN}$  = 5 V,  $C_{ITIMER}$  = 2.2 nF,  $C_{OUT}$  = 220  $\mu F,$   $R_{ILM}$  = 750  $\Omega,$   $I_{OUT}$  stepped from 0 A  $\rightarrow$  6.7 A

#### 図 7-41. Active Current Limit Response



 $V_{IN}$  = 5 V,  $R_{ILM}$  = 750  $\Omega$ ,  $V_{EN/UVLO}$  = 1.4 V, OUT stepped from Open  $\rightarrow$  Short-circuit to GND

図 7-42. Output Short-Circuit During Steady State



 $V_{IN}$  = 5 V,  $R_{ILM}$  = 750  $\Omega,$   $V_{EN/UVLO}$  = 1.4 V, OUT stepped from Open  $\rightarrow$  Short-circuit to GND

図 7-43. Output Short-Circuit During Steady State (Zoomed In)







# 8 Detailed Description

## 8.1 Overview

The TPS2521xx is an eFuse with integrated power path that is used to ensure safe power delivery in a system. The device starts its operation by monitoring the IN bus. When the input supply voltage ( $V_{IN}$ ) exceeds the Undervoltage Protection threshold ( $V_{UVP}$ ), the device samples the EN/UVLO pin. A high level (>  $V_{UVLO}$ ) on this pin enables the internal power path (BFET + HFET) to start conducting and allow current to flow from IN to OUT. When EN/UVLO is held low (<  $V_{UVLO}$ ), the internal power path is turned off. In case of reverse voltages appearing at the input, the power path remains OFF thereby protecting the output load.

After a successful start-up sequence, the device now actively monitors its load current and input voltage, and controls the internal HFET to ensure that the user adjustable overcurrent limit threshold ( $I_{LIM}$ ) is not exceeded and overvoltage spikes are either safely clamped to the selected threshold voltage ( $V_{OVC}$ ). The device also provides fast protection against severe overcurrent during short-circuit events. This keeps the system safe from harmful levels of voltage and current. At the same time, a user adjustable overcurrent blanking timer allows the system to pass moderate transient peaks in the load current profile without tripping the eFuse. This ensures a robust protection solution against real faults which is also immune to transients, thereby ensuring maximum system uptime.

The device has integrated reverse current blocking FET (BFET) which operates like an ideal diode. The BFET is linearly regulated to maintain a small constant forward drop ( $V_{FWD}$ ) in forward conduction mode and turned off completely to block reverse current if output voltage exceeds the input voltage.

The device also has a built-in thermal sensor based shutdown mechanism to protect itself in case the device temperature (T<sub>I</sub>) exceeds the recommended operating conditions.

Product Folder Links: TPS2521



# 8.2 Functional Block Diagram



# Not applicable to Latch-off variant (TPS25210L)

## 8.3 Feature Description

The TPS2521xx eFuse is a compact, feature rich power management device that provides detection, protection and indication in the event of system faults.

#### 8.3.1 Input Reverse Polarity Protection

The TPS2521xx device is internally protected against steady state negative voltages applied at the input supply pin. The device blocks the negative voltage from appearing at the output, thereby protecting the load circuits. There's no reverse current flowing from output to the input in this condition. The lowest negative voltage the device can handle at the input is limited to –15 V or VOUT –21 V, whichever is higher. TI also recommends that all signal pins (for example, EN/UVLO, PGTH) which are connected to input supply should have a sufficiently large pullup resistor to limit the current flowing out of these pins during reverse polarity conditions.

# 8.3.2 Undervoltage Lockout (UVLO and UVP)

The TPS2521x implements Undervoltage Protection on IN in case the applied voltage becomes too low for the system or device to properly operate. The Undervoltage Protection has a default lockout threshold of  $V_{UVP}$  which is fixed internally. Also, the UVLO comparator on the EN/UVLO pin allows the Undervoltage Protection threshold to be externally adjusted to a user defined value. The  $\boxtimes$  8-1 and  $\rightrightarrows$  1 show how a resistor divider can be used to set the UVLO set point for a given voltage supply.



図 8-1. Adjustable Undervoltage Protection

$$V_{\text{IN(UV)}} = \frac{V_{\text{UVLO(R)}} \times (\text{R1 + R2})}{\text{R2}}$$
(1)

## 8.3.3 Overvoltage Clamp (OVC)

The TPS2521xx implements a voltage clamp on the output to protect the system in the event of input overvoltage. When the device detects the input has exceeded the Overvoltage Clamp Threshold ( $V_{OVC}$ ), it quickly responds within  $t_{OVC}$  and stops the output from rising further and then regulates the HFET linearly to clamp the output voltage below  $V_{CLAMP}$  as long as an overvoltage condition is present on the input.

If the part stays in clamping state for an extended period of time, there is higher power dissipation inside the part which can eventually lead to thermal shut-down (TSD). After the part shuts down due to TSD fault, it either stays latched off (TPS2521xL variant) or restarts automatically after a fixed delay (TPS2521xA variant). See Overtemperature Protection (OTP) for more details on device response to overtemperature.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



図 8-2. TPS2521xA Overvoltage Response (Auto-Retry)

There are two available overvoltage clamp threshold options which can be configured using the OVCSEL pin.

表 8-1. TPS2521xx Overvoltage Clamp Threshold Selection

| OVCSEL Pin Connection | Overvoltage Clamp Threshold |
|-----------------------|-----------------------------|
| Shorted to GND        | 3.8 V                       |
| Open                  | 5.7 V                       |

#### 8.3.4 Inrush Current, Overcurrent, and Short Circuit Protection

TPS2521xx incorporates four levels of protection against overcurrent:

- 1. Adjustable slew rate (dVdt) for inrush current control
- 2. Adjustable threshold (I<sub>LIM</sub>) for overcurrent protection during start-up or steady-state
- 3. Adjustable threshold (I<sub>SC</sub>) for fast-trip response to severe overcurrent during start-up or steady-state
- 4. Fixed threshold (I<sub>FT</sub>) for fast-trip response to quickly protect against hard output short-circuits during steadystate

#### 8.3.4.1 Slew Rate (dVdt) and Inrush Current Control

During hot-plug events or while trying to charge a large output capacitance at start-up, there can be a large inrush current. If the inrush current is not managed properly, it can damage the input connectors and/or cause the system power supply to droop leading to unexpected restarts elsewhere in the system. The inrush current during turn on is directly proportional to the load capacitance and rising slew rate.  $\not\equiv$  2 can be used to find the slew rate (SR) required to limit the inrush current ( $I_{INRUSH}$ ) for a given load capacitance ( $C_{OUT}$ ):

$$SR (V/ms) = \frac{I_{INRUSH} (mA)}{C_{OUT} (\mu F)}$$
(2)

A capacitor can be connected to the dVdt pin to control the rising slew rate and lower the inrush current during turn on. The required  $C_{dVdt}$  capacitance to produce a given slew rate can be calculated using  $\not\equiv$  3.

$$C_{dVdt} (pF) = \frac{2000}{SR (V/ms)}$$
(3)

The fastest output slew rate is achieved by leaving the dVdt pin open.

#### Note

For  $C_{dVdt} > 10$  nF, Ti recommends to add a  $100-\Omega$  resistor in series with the capacitor on the dVdt pin.

#### 8.3.4.2 Active Current Limiting

The TPS2521xx responds to output overcurrent conditions by actively limiting the current after a user adjustable transient fault blanking interval. When the load current exceeds the set overcurrent threshold ( $I_{LIM}$ ) set by the ILM pin resistor ( $I_{ILM}$ ), but stays lower than the short-circuit threshold ( $I_{LIM}$ ), the device starts discharging the ITIMER pin capacitor using an internal 1.8- $\mu$ A pulldown current. If the load current drops below the overcurrent threshold before the ITIMER capacitor ( $I_{ITIMER}$ ) discharges by  $I_{ITIMER}$ , the ITIMER is reset by pulling it up to  $I_{ITIMER}$  and the current limit action is not engaged. This allows short load transient pulses to pass through the device without getting current limited. If the overcurrent condition persists, the  $I_{ITIMER}$  continues to discharge and after it discharges by  $I_{ITIMER}$ , the current limit starts regulating the HFET to actively limit the current to the set overcurrent threshold ( $I_{ILM}$ ). At the same time, the  $I_{ITIMER}$  is charged up to  $I_{ITIMER}$  again so that it is at its default state before the next overcurrent event. This ensures the full blanking timer interval is provided for every overcurrent event.  $I_{ITIMER}$  can be used to calculate the  $I_{ILM}$  value for a desired overcurrent threshold.

$$R_{\rm ILM}\left(\Omega\right) = \frac{3334}{I_{\rm LIM}\left(A\right)} \tag{4}$$

#### Note

- 1. Leaving the ILM pin open sets the current limit to nearly zero and results in the part entering current limit with the slightest amount of loading at the output.
- The current limit circuit employs a foldback mechanism. The current limit threshold in the foldback region (0 V < V<sub>OUT</sub> < V<sub>FB</sub>) is lower than the steady state current limit threshold (I<sub>LIM</sub>).
- 3. Shorting the ILM pin to ground at any point during normal operation is detected as a fault and the part shuts down. There is a minimum current (I<sub>FLT</sub>) which the part allows in this condition before the pin short condition is detected.

The duration for which transients are allowed can be adjusted using an appropriate capacitor value from ITIMER pin to ground. The  $C_{\text{ITIMER}}$  value needed to set the desired transient overcurrent blanking interval can be calculated using  $\pm 5$  below.

$$t_{\text{ITIMER}}(ms) = \frac{\Delta V_{\text{ITIMER}}(V) \times C_{\text{ITIMER}}(nF)}{I_{\text{ITIMER}}(\mu A)}$$
(5)

Product Folder Links: TPS2521



図 8-3. TPS2521xx Active Current Limit Response

#### Note

- 1. Leave the ITIMER pin open to allow the part to limit the current with the minimum possible delay.
- 2. Shorting the ITIMER pin to ground results in minimum overcurrent response delay (similar to ITIMER pin open condition), but increases the device current consumption. This is not a recommended mode of operation.
- Active current limiting based on R<sub>ILM</sub> is active during start-up. In case the start-up current exceeds I<sub>LIM</sub>, the device regulates the current to the set limit. However, during start-up the current limit is engaged without waiting for the ITIMER delay.
- 4. During overvoltage clamp condition, if an overcurrent event occurs, the current limit is engaged without waiting for the ITIMER delay.
- 5. Increasing the C<sub>ITIMER</sub> value extends the overcurrent blanking interval, but it also extends the time needed for the C<sub>ITIMER</sub> to recharge up to V<sub>INT</sub>. If the next overcurrent event occurs before the C<sub>ITIMER</sub> is recharged fully, it takes lesser time to discharge to the ITIMER expiry threshold, thereby providing a shorter blanking interval than intended.

During active current limit, the output voltage drops resulting in increased device power dissipation across the HFET. If the device internal temperature ( $T_J$ ) exceeds the thermal shutdown threshold (TSD), the HFET is turned off. After the part shuts down due to TSD fault, it either stays latched off (TPS252x1L variant) or restarts automatically after a fixed delay (TPS2521xA variant). See *Overtemperature Protection (OTP)* for more details on device response to overtemperature.

#### 8.3.4.3 Short-Circuit Protection

During an output short-circuit event, the current through the device increases very rapidly. When a severe overcurrent condition is detected, the device triggers a fast-trip response to limit the current to a safe level. The

internal fast-trip comparator employs a scalable threshold ( $I_{SC}$ ) which is equal to 2 ×  $I_{LIM}$ . This enables the user to adjust the fast-trip threshold rather than using a fixed threshold which can be too high for some low current systems. The device also employs a fixed fast-trip threshold ( $I_{FT}$ ) to protect fast protection against hard short-circuits during steady state. The fixed fast-trip threshold is higher than the maximum recommended user adjustable scalable fast-trip threshold. After the current exceeds  $I_{SC}$  or  $I_{FT}$ , the HFET is turned off completely within  $I_{FT}$ . Thereafter, the devices tries to turn the HFET back ON after a short de-glitch interval (30  $\mu$ s) in a current limited manner instead of a dVdt limited manner. This ensures that the HFET has a faster recovery after a transient overcurrent event and minimizes the output voltage droop. However, if the fault is persistent, the device stays in current limit causing the junction temperature to rise and eventually enter thermal shutdown. See Overtemperature Protection (OTP) section for details on the device response to overtemperature.



図 8-4. TPS2521xx Short-Circuit Response

## 8.3.5 Analog Load Current Monitor

The device allows the system to accurately monitor the output load current by providing an analog current sense output on the ILM pin which is proportional to the current through the FET. The user can sense the voltage ( $V_{ILM}$ ) across the  $R_{ILM}$  to get a measure of the output load current.

$$I_{OUT}(A) = \frac{V_{ILM}(\mu V)}{R_{ILM}(\Omega) \times G_{IMON}(\mu A/A)}$$
(6)

The waveform below shows the ILM signal response to a load step at the output.



 $V_{IN}$  = 5 V,  $C_{OUT}$  = 220  $\mu$ F,  $R_{ILM}$  = 750  $\Omega$ ,  $I_{OUT}$  stepped up from 0 A to 4 A

## 図 8-5. Analog Load Current Monitor Response

#### Note

The ILM pin is sensitive to capacitive loading. Careful design and layout is needed to ensure the parasitic capacitive loading on the ILM pin is < 50 pF for stable operation.

#### 8.3.6 Reverse Current Protection

The device functions like an ideal diode and blocks reverse current flow from OUT to IN under all conditions. The device has integrated back-to-back MOSFETs connected in a common drain configuration. The voltage drop between the IN and OUT pins is constantly monitored and the gate drive of the blocking FET (BFET) is adjusted as needed to regulate the forward voltage drop at  $V_{FWD}$ . This closed loop regulation scheme (linear ORing control) enables graceful turn off of the MOSFET during a reverse current event and ensures there is no DC reverse current flow.

The device also uses a conventional comparator ( $V_{REVTH}$ ) based reverse blocking mechanism to provide fast response ( $t_{RCB}$ ) to transient reverse currents. After the device enters reverse current blocking condition, it waits for the ( $V_{IN} - V_{OUT}$ ) forward drop to exceed the  $V_{FWDTH}$  before it performs a fast recovery to reach full forward conduction state. This provides sufficient hysterisis to prevent supply noise or ripple from affecting the reverse current blocking response. The recovery from reverse current blocking is very fast ( $t_{SWRCB}$ ). This ensures minimum supply droop which is helpful in applications such as supply MUXing/ORing and USB Fast Role Swap (FRS).



**BFET operating state** 



図 8-6. Reverse Current Blocking Response

The waveforms below illustrate the reverse current blocking performance in various scenarios.

During fast voltage step at output (for examp-le. hot-plug), the fast comparator based reverse blocking mechanism ensures minimum jump/glitch on the input rail.



図 8-7. Reverse Current Blocking Performance During Fast Voltage Step at Output

During slow voltage ramp at output, the linear ORing based reverse blocking mechanism ensures there is no DC current flow from OUT to IN, thereby avoiding input rail from getting slowly charged up to output voltage.



図 8-8. Reverse Current Blocking Performance During Slow Voltage Ramp at Output

When the input supply droops or gets disconnected while the output storage element (capacitor bank or super capacitor) is charged to the full voltage, the linear ORing scheme minimizes the self-discharge from OUT to IN. This ensures maximum hold-up time for the output storage element in critical power back-up applications.

It also prevents incorrect supply presence indication in applications which sense the input voltage to detect if the supply is connected.



図 8-9. Reverse Current Blocking Performance During Input Supply Failure

## 8.3.7 Overtemperature Protection (OTP)

The device monitors the internal die temperature  $(T_J)$  at all times and shuts down the part as soon as the temperature exceeds a safe operating level (TSD) thereby protecting the device from damage. The device does not turn back on until the junction cools down sufficiently, that is the die temperature falls below (TSD – TSD<sub>HYS</sub>).

When the TPS2521xL (latch-off variant) detects thermal overload, it shuts down and remains latched-off until the device is power cycled or re-enabled. When the TPS2521xA (auto-retry variant) detects thermal overload, it remains off until it has cooled down by  $TSD_{HYS}$ . Thereafter, the device remains off for an additional delay of  $t_{RST}$  after which it automatically retries to turn on if it is still enabled.

Product Folder Links: TPS2521



#### 表 8-2. Thermal Shutdown

| Device                 | Enter TSD            | Exit TSD                                                                                                                                                                                                               |
|------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS2521xL (Latch-Off)  | T <sub>J</sub> ≥ TSD | $\begin{split} &T_{J} < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to } 0 \text{ V and then above } V_{UVP(R)} \text{ OR} \\ &EN/UVLO \text{ toggled below } V_{SD(F)} \end{split}$                                      |
| TPS2521xA (Auto-Retry) | T <sub>J</sub> ≥ TSD | $\begin{split} &T_{J} < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to 0 V and then above } V_{UVP(R)} \text{ OR} \\ &EN/UVLO \text{ toggled below } V_{SD(F)} \text{ OR } t_{RST} \text{ timer} \\ &expired \end{split}$ |

## 8.3.8 Fault Response

The following table summarizes the device response to various fault conditions.

表 8-3. Fault Summary

| Event                                                                               | Protection Response                 | Fault Latched Internally |
|-------------------------------------------------------------------------------------|-------------------------------------|--------------------------|
| Overtemperature                                                                     | Shutdown                            | Y                        |
| Undervoltage (UVP or UVLO)                                                          | Shutdown                            | N                        |
| Input Reverse Polarity                                                              | Shutdown                            | N                        |
| Input Overvoltage                                                                   | Voltage Clamp                       | N                        |
| Transient Overcurrent (I <sub>LIM</sub> < I <sub>OUT</sub> < 2 × I <sub>LIM</sub> ) | None                                | N                        |
| Persistent Overcurrent                                                              | Current Limit                       | N                        |
| Output Short-Circuit to GND                                                         | Fast-trip followed by Current Limit | N                        |
| ILM Pin Open<br>(During Steady State)                                               | Shutdown                            | N                        |
| ILM Pin Shorted to GND                                                              | Shutdown                            | Y                        |
| Reverse Current ((V <sub>OUT</sub> – V <sub>IN</sub> ) > V <sub>REVTH</sub> )       | Reverse Current Blocking            | N                        |

Faults which are latched internally can be cleared either by power cycling the part (pulling  $V_{IN}$  to 0 V) or by pulling the EN/UVLO pin voltage below  $V_{SD}$ . This also resets the  $t_{RST}$  timer for the TPS2521xA (auto-retry) variants.

During a latched fault, pulling the EN/UVLO just below the UVLO threshold has no impact on the device. This is true for both TPS2521xL (latch-off) and TPS2521xA (auto-retry) variants.

For TPS2521xA (auto-retry) variant, on expiry of the t<sub>RST</sub>timer after a fault, the device restarts automatically.

#### 8.3.9 Power Good Indication (PG)

The TPS2521xx provides an active high digital output (PG) which serves as a power good indication signal and is asserted high depending on the voltage at the PGTH pin along with the device state information. The PG is an open-drain pin and needs to be pulled up to an external supply.

After power up, PG is pulled low initially. The device initiates a inrush sequence in which the HFET is turned on in a controlled manner. When the HFET gate voltage reaches the full overdrive indicating that the inrush sequence is complete and the voltage at PGTH is above  $V_{PGTH(R)}$ , the PG is asserted after a de-glitch time  $(t_{PGA})$ .

PG is de-asserted if at any time during normal operation, the voltage at PGTH falls below  $V_{PGTH(F)}$ , or the device detects a fault (except overcurrent). The PG de-assertion de-glitch time is  $t_{PGD}$ .

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback





図 8-10. TPS2521xx PG Timing Diagram

表 8-4. TPS2521xx PG Indication Summary

| Event                      | Protection Response | PG Pin                                                                                          | PG Delay                             |
|----------------------------|---------------------|-------------------------------------------------------------------------------------------------|--------------------------------------|
| Undervoltage (UVP or UVLO) | Shutdown            | L                                                                                               |                                      |
| Input Reverse Polarity     | Shutdown            | L                                                                                               |                                      |
| Overvoltage (OVC)          | Clamp               | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub><br>t <sub>PGD</sub> |

表 8-4. TPS2521xx PG Indication Summary (continued)

| Event                                                                         | Protection Response                 | PG Pin                                                                                          | PG Delay                          |
|-------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------|
| Steady State                                                                  | NA                                  | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub> |
| Transient Overcurrent                                                         | NA                                  | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub> |
| Persistent Overload                                                           | Current Limiting                    | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub> |
| Output Short-Circuit to GND                                                   | Fast trip followed by Current Limit | H (If PGTH pin voltage > $V_{PGTH(R)}$ )<br>L (If PGTH < $V_{PGTH(F)}$ )                        | t <sub>PGA</sub> t <sub>PGD</sub> |
| ILM Pin Open                                                                  | Shutdown                            | L (If PGTH pin voltage < V <sub>PGTH(F)</sub> )                                                 | t <sub>PGD</sub>                  |
| ILM Pin Shorted to GND                                                        | Shutdown                            | L (If PGTH < V <sub>PGTH(F)</sub> )                                                             | t <sub>PGD</sub>                  |
| Reverse Current ((V <sub>OUT</sub> – V <sub>IN</sub> ) > V <sub>REVTH</sub> ) | Reverse Current Blocking            | L                                                                                               | t <sub>PGD</sub>                  |
| Overtemperature                                                               | Shutdown                            | L                                                                                               |                                   |

When there is no supply to the device, the PG pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the PG pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition.

## 8.4 Device Functional Modes

# 表 8-5. TPS2521xx Overvoltage Clamp Threshold Selection

| OVCSEL Pin Connection | Overvoltage Clamp Threshold |
|-----------------------|-----------------------------|
| Shorted to GND        | 3.8 V                       |
| Open                  | 5.7 V                       |

# 9 Application and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 9.1 Application Information

The TPS2521xx is a 2.7-V to 5.7-V, 4-A eFuse that is typically used for power rail protection applications. The device can withstand maximum input voltage of 28 V with adjustable undervoltage lockout and fast overvoltage clamp protection. The device provides ability to control inrush current and protection against input reverse polarity as well as reverse current conditions. The device can be used in a variety of systems such as adapter input protection, storage – eSSD/cSSD, e-meters, smart speakers, headphones, USB power accessories. The design procedure explained in the subsequent sections can be used to select the supporting component values based on the application requirement. Additionally, a spreadsheet design tool, *TPS2521x Design Calculator*, is available in the web product folder.

## 9.2 Single Device, Self-Controlled



☑ 9-1. Single Device, Self-Controlled

#### Other variations:

In a Host MCU controlled system, EN/UVLO or OVCSEL can also be driven from the host GPIO to control/configure the device operation.

ILM pin can be connected to the MCU ADC input for current monitoring purpose.

#### **Note**

TI recommends to keep parasitic capacitance on ILM pin below 50 pF to ensure stable operation.



Either V<sub>IN</sub> or V<sub>OUT</sub> can be used to drive the PGTH resistor divider depending on which supply needs to be monitored for power good indication.

## 9.3 Typical Application

End equipments like PC, notebooks, docking stations, monitors, and so on have USB PD ports which can be configured as DFP (Source), UFP (Sink) or DRP (Source + Sink). TPS2521xx can be used independently or in conjunction with LM73100 to handle the power path protection requirements of USB PD ports as shown in 29-2 below.

TPS2521xx provides overcurrent and short-circuit protection in the source path, while blocking any reverse current from the port to the internal source power rail. The fast recovery (t<sub>SWRCB</sub>) from reverse current blocking ensures minimum supply droop during Fast Role Swap (FRS) events.

The LM73100 provides overvoltage protection on the sink path, while blocking reverse current from internal sink rail to the port.

The linear ORing mechanism in TPS2521xx and LM73100 ensures that there is no reverse current flowing from one power source to the other during fast or slow ramp of either supply.





図 9-2. USB PD Port Protection

#### 9.3.1 Application



図 9-3. TPS2521xx Application Circuit for USB PD Source Path Protection

### 9.3.2 Design Requirements

表 9-1. Design Parameters

| PARAMETER                                               | VALUE         |  |  |
|---------------------------------------------------------|---------------|--|--|
| Input supply voltage (V <sub>IN</sub> )                 | 5 V           |  |  |
| Undervoltage threshold (V <sub>IN(UV)</sub> )           | 4 V           |  |  |
| Overvoltage clamp (V <sub>IN(OVC)</sub> )               | 5.7 V         |  |  |
| Output Power Good threshold (V <sub>PG</sub> )          | 4.5 V         |  |  |
| Output capacitance (C <sub>OUT</sub> )                  | 10 μF         |  |  |
| Output Slew Rate (SR)                                   | 2 V/ms        |  |  |
| Max continuous current                                  | 3 A           |  |  |
| Overcurrent response                                    | Current limit |  |  |
| Current limit threshold (I <sub>LIM</sub> )             | 3.5 A         |  |  |
| Load transient blanking interval (t <sub>ITIMER</sub> ) | 2 ms          |  |  |
| Fault response                                          | Latch-off     |  |  |

## 9.3.3 Detailed Design Procedure

#### 9.3.3.1 Device Selection

Because the application requires current limit response to overcurrent with latch-off response after a fault, the TPS25210L variant is selected after referring to the *Device Comparison Table*.

## 9.3.3.2 Setting Undervoltage and Overvoltage Thresholds

The supply undervoltage threshold is set using the resistors R1, R2 and can be calculated using  $\pm$  7:

$$V_{IN(UV)} = \frac{V_{UVLO(R)} \times (R1 + R2)}{R2}$$
(7)

 $V_{UVLO(R)}$  is the UVLO rising threshold. Because R1 and R2 leak the current from input supply  $V_{IN}$ , these resistors must be selected based on the acceptable leakage current from input power supply  $V_{IN}$ . The current drawn by R1 and R2 from the power supply is IR12 =  $V_{IN}$  / (R1 + R2). However, leakage currents due to external active

Copyright © 2022 Texas Instruments Incorporated

components connected to the resistor string can add error to these calculations. So, the resistor string current, IR12 must be chosen to be 20 times greater than the leakage current expected on the EN/UVLO pin.

From the device electrical specifications, the EN/UVLO leakage current is 0.1  $\mu$ A (maximum), and  $V_{UVLO(R)}$  = 1.2 V. From design requirements,  $V_{IN(UV)}$  = 4 V. To solve the equation, first choose the value of R1 = 470  $\mu$ A and use the above equation to solve for R2 = 201.4  $\mu$ A.

Using the closest standard 1% resistor values, we get R1 = 470 k $\Omega$  and R2 = 205 k $\Omega$ .

Refer to 表 8-5 to set overvoltage clamp. OVCSEL pin is left open to select overvoltage clamp as 5.7 V.

## 9.3.3.3 Setting Output Voltage Rise Time (t<sub>R</sub>)

The slew rate (SR) needed to meet the target specification is:

$$SR (V/ms) = 2 V/ms$$
(8)

The C<sub>dVdt</sub> needed to achieve this slew rate can be calculated as:

$$C_{dVdt} (pF) = \frac{2000}{SR (V/ms)} = \frac{2000}{2} = 1000 pF$$
 (9)

Choose the nearest standard capacitor value as 1 nF.

For this slew rate, the inrush current can be calculated as:

Inrush (mA) = 
$$SR(V/ms) \times Cout(\mu F) = 2 \times 10 = 20 \text{ mA}$$
 (10)

The average power dissipation inside the part during inrush can be calculated as:

$$PD_{INRUSH}(W) = \frac{I_{INRUSH}(A) \times V_{IN}(V)}{2} = \frac{0.02 \times 5}{2} = 0.05 W$$
(11)

The power dissipation is below the allowed limit for a successful start-up without hitting thermal shut-down within the target rise time as shown in  $\boxtimes$  9-4.



図 9-4. Thermal Shut-Down Plot During Inrush

# 9.3.3.4 Setting Power Good Assertion Threshold

The Power Good assertion threshold can be set using the resistors R3 and R4 connected to the PGTH pin whose values can be calculated as:

Product Folder Links: TPS2521

34



$$V_{PG} = \frac{V_{PGTH(R)} \times (R3 + R4)}{R4}$$
(12)

Because R3 and R4 leak the current from the output rail  $V_{OUT}$ , these resistors must be selected to minimize the leakage current. The current drawn by R3and R4 from the power supply is IR34 =  $V_{OUT}$  / (R3 + R4). However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current, IR34 must be chosen to be 20 times greater than the PGTH leakage current expected.

From the device electrical specifications, PGTH leakage current is 1  $\mu$ A (maximum),  $V_{PGTH(R)}$  = 1.2 V and from design requirements,  $V_{PG}$  = 4.5 V. To solve the equation, first choose the value of R3 = 100  $k\Omega$  and calculate R4 = 36.4  $k\Omega$ . Choose nearest 1% standard resistor value as R4 = 36.5  $k\Omega$ .

## 9.3.3.5 Setting Overcurrent Threshold (I<sub>LIM</sub>)

The overcurrent protection (Current limit) threshold can be set using the R<sub>ILM</sub> resistor whose value can be calculated as:

$$R_{\rm ILM}(\Omega) = \frac{3334}{I_{\rm LIM}(A)} = \frac{3334}{3.5 \, A} = 952.57 \, \Omega \tag{13}$$

Choose nearest 1% standard resistor value as 953  $\Omega$ .

#### 9.3.3.6 Setting Overcurrent Blanking Interval (t<sub>ITIMER</sub>)

The overcurrent blanking timer interval can be set using the CITIMER capacitor whose value can be calculated as:

$$C_{\text{ITIMER}}(nF) = \frac{t_{\text{ITIMER}}(ms) \times I_{\text{ITIMER}}(\mu A)}{\Delta V_{\text{ITIMER}}(V)} = \frac{2 \times 1.8}{1.5} = 2.4 \text{ nF}$$
(14)

Choose nearest standard capacitor value as 2.2 nF.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 9.3.4 Application Curves





# 10 Power Supply Recommendations

The TPS2521xx devices are designed for a supply voltage range of 2.7 V  $\leq$  V<sub>IN</sub>  $\leq$  5.7 V. TI recommends an input ceramic bypass capacitor higher than 0.1  $\mu$ F if the input supply is located more than a few inches from the device. The power supply must be rated higher than the set current limit to avoid voltage droops during overcurrent and short-circuit conditions.

The lowest negative voltage the device can handle at the input is limited to -15 V or  $V_{OUT}$  -21 V, whichever is higher. Any low voltage signals (for example. EN/UVLO, PGTH) derived from the input supply must have a sufficiently large pullup resistor to limit the current through those pins to < 10  $\mu$ A during reverse polarity conditions. Please refer to *Absolute Maximum Ratings* table for more details.

### 10.1 Transient Protection

In the case of a short-circuit and overload current limit when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

- · Minimize lead length and inductance into and out of the device.
- · Use a large PCB GND plane.
- Use a Schottky diode across the output to absorb negative spikes.
- Connect a low ESR capacitor of value greater than 1 μF at the OUT pin very close to the device.
- Use a low-value ceramic capacitor C<sub>IN</sub> = 1 μF to absorb the energy and dampen the transients. The capacitor
  voltage rating must be at least twice the input supply voltage to be able to withstand the positive voltage
  excursion during inductive ringing.

The approximate value of input capacitance can be estimated with 式 15:

$$V_{\text{SPIKE (Absolute)}} = V_{\text{IN}} + I_{\text{LOAD}} \times \sqrt{\frac{L_{\text{IN}}}{C_{\text{IN}}}}$$
(15)

#### where

- V<sub>IN</sub> is the nominal supply voltage.
- I<sub>LOAD</sub> is the load current.
- L<sub>IN</sub> equals the effective inductance seen looking into the source.
- C<sub>IN</sub> is the capacitance present at the input.

Some applications can require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the absolute maximum ratings of the device. In some cases, even if the maximum amplitude of the transients is below the absolute maximum rating of the device, a TVS can help to absorb the excessive energy dump and prevent it from creating very fast transient voltages on the input supply pin of the IC, which can couple to the internal control circuits and cause unexpected behavior.

#### **Note**

If there is a likelihood of input reverse polarity in the system, TI recommends to use a bi-directional TVS, or a reverse blocking diode in series with the TVS.

For applications such as USB-C ports where a powered cable can be plugged to the output of the device, there can be excess voltage stress from OUT to IN which exceeds the absolute maximum rating of the device. TI recommends to add a TVS diode from OUT to IN to clamp the voltage to a safe level.

The circuit implementation with optional protection components is shown in 図 10-1.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback





図 10-1. Circuit Implementation with Optional Protection Components

# 10.2 Output Short-Circuit Measurements

Obtain repeatable and similar short-circuit testing results is difficult. The following contribute to variation in results:

- · Source bypassing
- Input leads
- · Circuit layout
- Component selection
- Output shorting method
- · Relative location of the short
- Instrumentation

The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## 11 Layout

# 11.1 Layout Guidelines

- For all applications, TI recommends a ceramic decoupling capacitor of 0.1 μF or greater between the IN terminal and GND terminal.
- The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care
  must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the
  GND terminal of the IC.
- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC with the shortest possible trace. The PCB ground must be a copper plane or island on the board. It's recommended to have a separate ground plane island for the eFuse. This plane doesn't carry any high currents and serves as a quiet ground reference for all the critical analog signals of the eFuse. The device ground plane should be connected to the system power ground plane using a star connection.
- The IN and OUT pins are used for heat dissipation. Connect to as much copper area on top and bottom PCB
  layers using as possible. Adding thermal vias on the under the device further helps to minimize the voltage
  gradient across the IN and OUT pads and distribute current uniformly through the device, which improves the
  on-resistance and current sense accuracy.
- Locate the following support components close to their connection pins:
  - $\ R_{ILM}$
  - C<sub>dVdT</sub>
  - C<sub>ITIMER</sub>
  - Resistors for the EN/UVLO, OVCSEL and PGTH pins
- Connect the other end of the component to the GND pin of the device with shortest trace length. The trace
  routing for the R<sub>ILM</sub>, C<sub>ITIMER</sub> and C<sub>dVdt</sub> components to the device must be as short as possible to reduce
  parasitic effects on the current limit, overcurrent blanking interval and soft start timing. TI recommends to
  keep parasitic capacitance on ILM pin below 50 pF to ensure stable operation. These traces must not have
  any coupling to switching signals on the board.
- Because the bias current on ILM pin directly controls the overcurrent protection behavior of the device, the PCB routing of this node must be kept away from any noisy (switching) signals.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect. These protection devices must be routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads. TI also recommends to add a ceramic decoupling capacitor of 1 µF or greater between OUT and GND. These components must be physically close to the OUT pins. Care must be taken to minimize the loop area formed by the Schottky diode/bypass-capacitor connection, the OUT pin and the GND terminal of the IC.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 11.2 Layout Example





図 11-1. Layout Example

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 12 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS25210EVM eFuse Evaluation Board user's guide
- Texas Instruments, TPS2521x Design Calculator
- Texas Instruments, Fast Role Swap, Linear ORing with TPS25947 and LM73100 in USB Type-C systems application brief
- Texas Instruments, eFuses in Smart Electricity Meters application brief

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS2521

www.ti.com 7-Dec-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS25210ARPWR    | ACTIVE | VQFN-HR      | RPW                | 10   | 3000           | RoHS & Green | Call TI   NIPDAU              | Level-2-260C-1 YEAR | -40 to 125   | 2AJH                    | Samples |
| TPS25210LRPWR    | ACTIVE | VQFN-HR      | RPW                | 10   | 3000           | RoHS & Green | Call TI   NIPDAU              | Level-2-260C-1 YEAR | -40 to 125   | 2AIH                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Dec-2021

# PACKAGE MATERIALS INFORMATION

www.ti.com 7-Dec-2021

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS25210ARPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS25210LRPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 7-Dec-2021



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS25210ARPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS25210LRPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated