**TPS652353** JAJSI91D - DECEMBER 2019 - REVISED MAY 2023 # I<sup>2</sup>C インターフェイス搭載の TPS652353 LNB 電圧レギュレータ ## 1 特長 - LNB および I<sup>2</sup>C インターフェイス用の完全な統合ソリ ューション - DiSEqC 2.x および DiSEqC 1.x 互換 - 5V、12V、15V の電源レールに対応 - 外付け抵抗により 1000mA までの高精度出力電流制 限を設定可能 - 昇圧スイッチ・ピーク電流制限は LDO 電流制限に比 - 140m $\Omega$ の低 $R_{ds(on)}$ 内部電力スイッチ付き昇圧コンバ - 昇圧スイッチング周波数は 1MHz または 500kHz を 選択可能 - 強制 PWM モードにより可聴周波数のノイズを回避 - I<sup>2</sup>C 以外のアプリケーション用の専用イネーブル・ピン - VLNB 出力用のプッシュプル出力段付き低ドロップア ウト(LDO)レギュレータ - 高精度の 22kHzトーン・ジェネレータ内蔵、外部トー ン入力もサポート - 外部の 44kHz および 22kHzトーン入力をサポート - ソフトスタートおよび 13V から 18V への電圧遷移時間 を調整可能 - 650mV~750mV の 22kHzトーン振幅選択 - 選択可能な過電流時間 (29ms/58ms) - EN Low 時に I<sup>2</sup>C レジスタヘアクセス可能 - 動的な短絡保護 - 出力電圧レベル、DiSEqCトーン入力および出力、電 流レベル、ケーブル接続の診断 - 過熱保護機能を搭載 - 20 ピン WQFN 3mm x 3mm (RUK) パッケージ ## 2 アプリケーション - セットトップ・ボックスの衛星放送受信機 - テレビの衛星放送受信機 - PC カードの衛星放送受信機 - 衛星放送テレビ ## 3 概要 TPS652353 は、I<sup>2</sup>C インターフェイスを搭載したモノリシッ クな電圧レギュレータで、アナログおよびデジタルの衛星 放送受信機用に設計されており、13V~18V の電源と 22kHz のトーン信号を、皿型アンテナの LNB ダウン・コン バータ、またはマルチスイッチ・ボックスへ供給します。この デバイスは、最小の部品数、低消費電力、単純な設計で、 I<sup>2</sup>C 標準インターフェイスを備えた、包括的なソリューショ ンを提供します。 TPS652353 は、電力効率が高いことが特長です。 昇圧コ ンバータには 140mΩ のパワー MOSFET が内蔵されて おり、スイッチング周波数として 1MHz または 500kHz を 選択できます。リニア・レギュレータでのドロップアウト電圧 は 0.8V で、電力損失を最小化できます。 TPS652353 で は、複数の方法で 22kHz 信号を生成できます。 プッシュ プル出力段を備えた内蔵のリニア・レギュレータは、 22kHzトーン信号を生成し、負荷がゼロのときでも出力に 重畳されます。リニア・レギュレータの電流制限は、外付け 抵抗により ±10% の精度でプログラム可能です。 I<sup>2</sup>C で読 み取られる幅広い診断情報をシステム監視に使用可能で す。 TPS652353 は、特に VIN が VLNB 出力に近いか超え ている場合に可聴周波数のノイズを回避するため、PWM モードで特殊な設計が使用されています。 TPS652353 は、22kHz のトーン検出回路と出力インター フェイスにより、先進の DiSEqC 2.x 規格をサポートしてい ます。 #### パッケージ情報 | 部品番号 | パッケージ | 本体サイズ (公称) | |-----------|----------------|-----------------| | TPS652353 | RUK (WQFN, 20) | 3.00mm x 3.00mm | 簡略回路図 ## **Table of Contents** | 1 特長 | 1 | 7.5 Programming | 18 | |-------------------------------------------------------------------|----------------------------|------------------------------------------------------|-----------| | 2アプリケーション | | 7.6 Register Maps | | | 3 概要 | | 8 Application and Implementation | | | 4 Revision History | | 8.1 Application Information | | | 5 Pin Configuration and Functions | | 8.2 Typical Application | <u>23</u> | | 6 Specifications | | 8.3 Power Supply Recommendations | | | 6.1 Absolute Maximum Ratings | | 8.4 Layout | 29 | | 6.2 ESD Ratings | | 9 Device and Documentation Support | | | 6.3 Recommended Operating Conditions | | 9.1 Device Support | 31 | | 6.4 Thermal Information | | 9.2 Documentation Support | 31 | | 6.5 Electrical Characteristics | | 9.3ドキュメントの更新通知を受け取る方法 | 31 | | 6.6 Timing Requirements | | 9.4 サポート・リソース | 31 | | 6.7 Typical Characteristics | | 9.5 Trademarks | | | 7 Detailed Description | | 9.6 静電気放電に関する注意事項 | | | 7.1 Overview | | 9.7 用語集 | | | 7.2 Functional Block Diagram | | 10 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | | Information | 32 | | 7.4 Device Functional Modes | | | | | <b>4 Revision History</b><br>資料番号末尾の英字は改訂を表しています。 | その改訂履歴 | は英語版に準じています。 | | | Changes from Revision C (January 2023 | s) to Revisio | n D (May 2023) | Page | | Updated the ADDR pin voltage range for | r I <sup>2</sup> C address | s 0x11 in 表 7-4 | | | Changes from Revision B (May 2021) to | Revision C | (January 2023) | Page | | <ul> <li>Update the ESD table to be in accordant</li> </ul> | ce with stanc | dards | 4 | | | | oller and target where I <sup>2</sup> C is mentioned | | | | | 6 | | | Changes from Revision A (December 20 | | | | | ・ 立書合体にわたって主 図 坦耳会照の切 | 19) to Revis | ion B (May 2021) | Page | | * 大青主件に初たつく衣、凶、相互参照の物 | 19) to Revis<br>《番方法を更新 | ion B (May 2021)<br>沂 | Page | | | 採番方法を更新 | <b>听</b> | 1 | | <ul> <li>Changed V<sub>(drop)</sub> min and max values</li> </ul> | 経番方法を更業 | ion B (May 2021)<br>沂 | 5 | Product Folder Links: TPS652353 Changes from Revision \* (December 2019) to Revision A (December 2019) Page ## **5 Pin Configuration and Functions** 図 5-1. RUK Package. 20-Pin WQFN With Exposed Thermal Pad. Top View. 表 5-1. Pin Functions | NO. NAME | | TYPE <sup>(1)</sup> | DESCRIPTION | |----------|-------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | IYPE(') | DESCRIPTION | | 1 | LX | I | Switching node of the boost converter | | 2 | VIN | S | Input of internal linear regulator | | 3 | VCC | 0 | Internal 6.3-V power supply. Connect a 1- $\mu$ F ceramic capacitor from this pin to ground. When V <sub>IN</sub> is 5 V, connect the VCC pin to the VIN pin. | | 4 | AGND | S | Analog ground. Connect all ground pins and power pad together. | | 5 | TCAP | 0 | Connect a capacitor to this pin to set the rise time of the LNB output. | | 6 | ISET | 0 | Connect a resistor to this pin to set the LNB output current limit. | | 7 | EN | I | Enable this pin to enable the VLNB output. pull this pin to ground to disable the output. The output is then pulled to ground, and, when the EN pin is low, the I <sup>2</sup> C interface can be accessed. | | 8 | FAULT | 0 | Open drain output pin, it goes low if any fault flag is set. | | 9 | ADDR | I | Connect a different resistor to this pin to set different I <sup>2</sup> C addresses (see the I <sup>2</sup> C Address Selection 表 7-4 table). | | 10 | VCTRL | 1 | Voltage level at this pin to set the output voltage (see the <i>Logic table</i> 表 7-3). | | 11 | SDA | I/O | I <sup>2</sup> C compatible bidirectional data | | 12 | SCL | I | I <sup>2</sup> C compatible clock input | | 13 | EXTM | I | External modulation logic input pin that activates the 22-kHz tone output. The feeding signal can be 22-kHz tone or logic high or low. | | 14 | DOUT | 0 | Tone detection output | | 15 | DIN | I | Tone detection input | | 16 | VLNB | 0 | Output of the power supply connected to satellite receiver or switch | | 17 | VCP | 0 | Gate drive supply voltage and output of charge pump. Connect a capacitor between this pin and the VLNB pin. | | 18 | BOOST | 0 | Output of the boost regulator and Input voltage of the internal linear regulator | | 19 | GDR | 0 | Control the gate of the external MOSFET for DiSEqc 2.x support | | 20 | PGND | S | Power ground for the boost converter | | _ | Thermal Pad | _ | The thermal pad must be soldered to the printed circuit board (PCB) for optimal thermal performance. Use thermal vias on the PCB to enhance power dissipation. | (1) I = input, O = output, I/O = input and output, S = power supply ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------------|--------------------------------------------------------------|-------------|-----|------| | | VIN, LX, BOOST, VLNB | -1 | 30 | | | | VCP, GDR (referenced to VLNB pin) | -0.3 | 7 | | | Voltage | VCC, EN, ADDR, FAULT, SCL, SDA, VCTRL, EXTM, DOUT, DIN, TCAP | -0.3 | 7 | V | | | ISET | -0.3 | 3.6 | | | | PGND | -0.3 | 0.3 | | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | <b>–</b> 55 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------|-----------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | ) " " | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | V | | | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | , v | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |-----------------------------------------------|-----|---------|------| | V <sub>IN</sub> Input operating voltage | 4.5 | 20 | V | | T <sub>A</sub> Operating junction temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | TPS652353 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RUK (WQFN) | UNIT | | | | 20 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 44.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 47.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 16.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.5 Electrical Characteristics** $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 125 $^{\circ}$ C, V<sub>IN</sub> = 12 V, f<sub>SW</sub> = 1 MHz (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------|-------|------|-------|------| | INPUT SUP | PLY | | | | | | | V <sub>IN</sub> | Input voltage range | | 4.5 | 12 | 20 | V | | I <sub>DD(SDN)</sub> | Shutdown supply current | EN = 0b | 90 | 120 | 150 | μA | | I <sub>LDO(Q)</sub> | LDO quiescent current | EN = 1b, I <sub>O</sub> = 0 A, V <sub>VLNB</sub> = 18.2 V | 1.5 | 5 | 8.5 | mA | | LDO(Q) | | V <sub>IN</sub> rising | 4.15 | 4.3 | 4.45 | V | | UVLO | V <sub>IN</sub> undervoltage lockout | Hysteresis | 280 | 480 | 550 | mV | | OUTPUT VO | OI TAGE | ,616.76.6 | | | | | | | 52.NG2 | V <sub>(ctrl)</sub> = 1, I <sub>O</sub> = 500 mA | 18 | 18.2 | 18.4 | V | | | | $V_{(ctrl)} = 0, I_O = 500 \text{ mA}$ | 13.25 | 13.4 | 13.55 | | | V <sub>OUT</sub> | Regulated output voltage | SCL = 1b, V <sub>(ctrl)</sub> = 1, I <sub>O</sub> = 500 mA (Non I <sup>2</sup> C) | 19.18 | 19.4 | 19.62 | V | | | | SCL = 1b, V <sub>(ctrl)</sub> = 0, I <sub>O</sub> = 500 mA (Non I <sup>2</sup> C) | 14.44 | 14.6 | 14.76 | V | | | | $R_{(SET)} = 200 \text{ k}\Omega$ , Full temperature | 580 | 650 | 720 | mA | | $I_{(OCP)}$ | Output short circuit current limit | $T_J = 25^{\circ}C$ | 629 | 650 | 688 | mA | | f <sub>SW</sub> | Boost switching frequency | f = 1 MHz | 977 | 1060 | 1134 | kHz | | | | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 18.2 V, R <sub>(SET)</sub> = 200 | J11 | | 1104 | | | I <sub>(limitsw)</sub> (1) | Switching current limit | kΩ | | 3 | | Α | | R <sub>ds(on)_LS</sub> | On resistance of low side FET | V <sub>IN</sub> = 12 V | 90 | 140 | 210 | mΩ | | \/ | Linear regulator voltage dropout | I <sub>O</sub> = 500 mA, TONEAMP = 0b | 0.44 | 0.8 | 1.15 | V | | $V_{(drop)}$ | Linear regulator voltage dropout | I <sub>O</sub> = 500 mA, TONEAMP = 1b | 0.55 | 0.9 | 1.2 | V | | I <sub>(cable)</sub> | Cable good detection current threshold | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 13.4 V or 18.2 V | 0.9 | 5 | 8.8 | mA | | I <sub>(rev)</sub> | Reverse bias current | EN = 1b, V <sub>VLNB</sub> = 21 V | 49 | 58 | 65 | mA | | I <sub>(rev_dis)</sub> | Disabled reverse bias current | EN = 0b, V <sub>VLNB</sub> = 21 V | 2.9 | 4.6 | 6.3 | mA | | LOGIC SIGI | NALS | | | | | | | | Enable threshold (V <sub>(EN)</sub> ), high | | 1.6 | | | V | | | Enable threshold (V <sub>(EN)</sub> ), low | | | | 0.8 | V | | | | V <sub>(EN)</sub> = 1.5 V | 5 | 6 | 7 | μA | | I <sub>(EN)</sub> | Enable internal pullup current | V <sub>(EN)</sub> = 1 V | 2 | 3 | 4 | μA | | V <sub>(VCTRL_H)</sub> | VCTRL logic threshold level for high-level input voltage | (2.1) | 2 | | | V | | V <sub>(VCTRL_L)</sub> | VCTRL logic threshold level for low-level input voltage | | | | 0.8 | V | | V <sub>(EXTM_H)</sub> | EXTM logic threshold level for high-level input voltage | | 2 | | | ٧ | | V <sub>(EXTM_L)</sub> | EXTM logic threshold level for low-level input voltage | | | | 0.8 | V | | V <sub>OL(FAULT)</sub> | FAULT output low voltage | FAULT open drain, I <sub>OL</sub> = 1 mA | | | 0.4 | V | | TONE | | | | | | | | f <sub>(tone)</sub> | Tone frequency | 22-kHz tone output | 20 | 22 | 24 | kHz | | | T | 0 mA ≤ I <sub>O</sub> ≤ 500 mA, C <sub>O</sub> = 100 nF,<br>TONEAMP = 0b | 617 | 650 | 696 | mV | | A <sub>(tone)</sub> | Tone amplitude | 0 mA ≤ I <sub>O</sub> ≤ 500 mA, C <sub>O</sub> = 100 nF,<br>TONEAMP = 1b | 703 | 750 | 803 | mV | | D <sub>(tone)</sub> | Tone duty cycle | | 45% | 50% | 55% | | | <u> </u> | Estamol tono i 16 | 22-kHz tone output | 17.6 | 22 | 26.4 | kHz | | f <sub>(EXTM)</sub> | External tone input frequency range | 44-kHz tone output | 35.2 | 44 | 52.8 | kHz | | TONE DETE | ECTION | | | | | | | f <sub>(DIN)</sub> | Tone detector frequency capture range | 0.4-V <sub>PP</sub> sine wave | 17.6 | 22 | 26.4 | kHz | | V <sub>(DIN)</sub> | Tone detector input amplitude | Sine wave, 22 kHz | 0.3 | | 1.5 | V | | (טווע) | | , === | 0.0 | | | • | Product Folder Links: TPS652353 ## **6.5 Electrical Characteristics (continued)** -40°C $\leq$ T<sub>J</sub> $\leq$ 125°C, V<sub>IN</sub> = 12 V, f<sub>SW</sub> = 1 MHz (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------|------------------------------------------|-------|--------|-------|------| | V <sub>(DOUT)</sub> | DOUT output voltage | Tone present, I <sub>load</sub> = 2 mA | | | 0.4 | V | | GDR | Bypass FET gate voltage, LNB | TONE_TRANS = 1b, $V_{(LNB)}$ = 18.2 V | 23.11 | 23.5 | 24.33 | V | | GDK | bypass FET gate voltage, LIND | TONE_TRANS = 0b, $V_{(LNB)}$ = 18.2 V | 18.17 | 18.2 | 18.23 | V | | THERMAL | SHUT-DOWN (JUNCTION TEMPERATU | JRE) | | | | | | T <sub>(TRIP)</sub> | Thermal protection trip point | Temperature rising | | 160 | | °C | | T <sub>(HYST)</sub> | Thermal protection hysteresis | | | 20 | | °C | | I <sup>2</sup> C READ I | BACK FAULT STATUS | · | | | | | | | PGOOD trip levels | Feedback voltage UVP low | 94% | 96% | 97.1% | | | \ / | | Feedback voltage UVP high | 93% | 94.5% | 95.5% | | | $V_{(PGOOD)}$ | | Feedback voltage OVP high | 104% | 106.6% | 108% | | | | | Feedback voltage OVP low | 102% | 104.6% | 106% | | | T <sub>(warn)</sub> | Temperature warning threshold | | | 125 | | °C | | I <sup>2</sup> C INTERF | ACE | | | | ' | | | V <sub>IH</sub> | SDA,SCL input high voltage | | 2 | | | V | | V <sub>IL</sub> | SDA,SCL input low voltage | | | | 0.8 | V | | I <sub>I</sub> | Input current | SDA, SCL, 0.4 V ≤ V <sub>I</sub> ≤ 4.5 V | -10 | | 10 | μA | | V <sub>OL</sub> | SDA output low voltage | SDA open drain, I <sub>OL</sub> = 2 mA | | | 0.4 | V | | f <sub>(SCL)</sub> | Maximum SCL clock frequency | | 400 | | | kHz | ## (1) Specified by design ## 6.6 Timing Requirements | | | | MIN | NOM | MAX | UNIT | |---------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------|------|-----|------| | OUTPUT V | OLTAGE | | | | | | | t <sub>r</sub> , t <sub>f</sub> | 13-V to 18-V transition rising falling time | C <sub>(TCAP)</sub> = 22 nF | | 2 | | ms | | t <sub>ON(min)</sub> | Minimum on time for the Low side FET | | 75 | 102 | 130 | ns | | TONE | | | | | | | | | Tone rise time | 0 mA $\leq$ I <sub>O</sub> $\leq$ 500 mA, C <sub>O</sub> = 100 nF,<br>Control Reg1[0] = 0b | | 11 | | μs | | t <sub>r(tone)</sub> | | 0 mA $\leq$ $I_O \leq$ 500 mA, $C_O =$ 100 nF,<br>Control Reg1[0] = 1b, and EXTM has<br>44-kHz input | | 5.5 | | μs | | | Tone fall time | $0 \text{ mA} \le I_O \le 500 \text{ mA}, C_O = 100 \text{ nF},$<br>Control Reg1[0] = 0b | | 10.8 | | μs | | t <sub>f(tone)</sub> | | 0 mA $\leq$ $I_O \leq$ 500 mA, $C_O =$ 100 nF,<br>Control Reg1[0] = 1b, and EXTM has<br>44 kHz input | | 5.4 | | μs | | OVERCUR | RENT PROTECTION | | | | | | | t <sub>ON</sub> | Overcurrent protection ON time | TIMER = 0b | 25 | 29 | 33 | ms | | t <sub>OFF</sub> | Overcurrent protection OFF time | TIMER = 0b | 208 | 233 | 260 | ms | | I <sup>2</sup> C INTER | FACE | , | | | | | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | | 1.3 | | | μs | | t <sub>HD_STA</sub> | Hold time (repeated) START condition | | 0.6 | | | μs | | t <sub>SU_STO</sub> | Setup time for STOP condition | | 0.6 | | | μs | | t <sub>LOW</sub> | LOW period of the SCL clock | | 1 | | | μs | | t <sub>HIGH</sub> | HIGH period of the SCL clock | | 0.6 | | | μs | | t <sub>SU_STA</sub> | Setup time for a repeated START condition | | 0.6 | | | μs | | t <sub>SU_DAT</sub> | Data setup time | | 0.1 | | | μs | | t <sub>HD_DAT</sub> | Data hold time | | 0 | | 0.9 | μs | | t <sub>RCL</sub> | Rise time of SCL signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | | 300 | ns | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## www.ti.com/ja-jp | | | | MIN | NOM MAX | UNIT | |-------------------|---------------------------------------------------------------------------------------|----------------------------------|-------------------------|---------|------| | t <sub>RCL1</sub> | Rise time of SCL Signal after a Repeated START condition and after an acknowledge BIT | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | 300 | ns | | t <sub>FCL</sub> | Fall time of SCL signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | 300 | ns | | t <sub>RDA</sub> | Rise time of SDA signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | 300 | ns | | t <sub>FDA</sub> | Fall time of SDA signal | Capacitance of one bus line (pF) | 20 + 0.1 C <sub>B</sub> | 300 | ns | | C <sub>B</sub> | Capacitance of one bus line(SCL and SDA) | | | 400 | pF | ## 6.7 Typical Characteristics $T_J$ = 25°C, $V_{IN}$ = 12 V, $f_{SW}$ = 1 MHz, $C_{Boost}$ = (2 × 22 $\mu$ F / 35 V) (unless otherwise noted) ## 7 Detailed Description ### 7.1 Overview The TPS652353 device is the power management IC (PMIC) that integrates a boost converter, an LDO regulator, and a 22-kHz tone generator to serve as a LNB power supply. This solution compiles the DiSEqC 2.x standard with or without $I^2C$ interface. An external resistor allows for precise programming of the output current limit. The 22-kHz tone signal can be generated in one of two ways, either with or without $I^2C$ . The integrated boost features low $R_{ds(on)}$ MOSFET and internal compensation. A selectable switching frequency of 1 MHz or 500 kHz is designed to reduce the size of passive components and be flexible for design. The TPS652353 device can support the 44-kHz tone output. When the EXTM pin has a 44-kHz tone input, and the EXTM TONE bit in the *Control Register 1* is set to 1b, the LNB tone output is 44 kHz. By default, the TPS652353 device has a typical 22-kHz tone output. ## 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Boost Converter The TPS652353 device has an internal compensated boost converter and low-dropout (LDO) linear regulator. The boost converter tracks the LNB output voltage within 800 mV even at loading 1000 mA, which minimizes power loss. The boost converter operates at 1 MHz by default. The TPS652353 device has internal cycle-by-cycle peak current limit in the boost converter and DC current limit in the LNB output to help protect the device from short circuits and over loading. When the LNB output is shorted to ground, the LNB output current is clamped at the LDO current limit. The LDO current limit is set by the external resistor at the ISET pin. The current limit of the boost switch is proportional to the LDO current limit. If an overcurrent condition occurs for more than 29 ms, the boost converter enters hiccup mode and retries startup in 233 ms. This hiccup mode ON time and OFF time are selectable through the I<sup>2</sup>C control register (address 0x01) to be either 29 ms and 233 ms or 58 ms and 466 ms, respectively. At extremely light loads, the boost converter automatically operates in a pulse-skipping mode. The boost converter is stable with either ceramic capacitor or electrolytic capacitor. If two or more set-top box LNB outputs are connected together, one output voltage can be set higher than others. The output with the lower set voltage is then effectively turned off. When the voltage drops to the set level, the LNB output with the lower set output voltage returns to normal conditions. ### 7.3.2 Linear Regulator and Current Limit The linear regulator is used to generate the 22-kHz tone signal by changing the LDO reference voltage. The linear regulator features low-dropout voltage to minimize power loss while maintaining enough head room for the 22-kHz tone with 650-mV amplitude. The linear regulator also implements a tight current limit for overcurrent protection. The current limit is set by an external resistor connected to ISET pin. Linear Regulator Current Limit Vs Resistor shows the relationship between the current limit threshold and the resistor value. 図 7-1. Linear Regulator Current Limit Vs Resistor $$R_{SET}(k\Omega) = 117.08 \times I_{SET}^{-1.267}(A)$$ (1) A 200-k $\Omega$ resistor sets the current to 0.65 A, and 110-k $\Omega$ resistor sets the current to approximately 1 A. #### 7.3.3 Boost Converter Current Limit The boost converter has the cycle-by-cycle peak current limit on the internal Power MOSFET switch to serve as the secondary protection when LNB output is hard short. With ISW bit default setting 0b on $I^2C$ control register 0x01, the switch current limit $I_{SW}$ is proportional as LDO current limit $I_{(OCP)}$ set by ISET pin resistor, and the relationship can be expressed as: $$I_{SW} = 3 \times I_{(OCP)} + 0.8 A$$ (2) For the 5 V $V_{IN}$ , if LNB current load is up to 1 A, the ISW bit should be written as 1b, the switch current limit $I_{SW}$ for the internal Power MOSFET is: $$I_{SW} = 5 \times I_{(OCP)} + 0.8 A$$ (3) While due to the high power loss at 5 V, V<sub>IN</sub>, it has a chance to trigger the thermal shutdown before the loading is up to 1 A, especially the VLNB output is high. #### 7.3.4 Charge Pump The charge pump circuitry generates a voltage to drive the NMOS of the linear regulator. The voltage across the charge pump capacitor between VLNB and VCP is about 5.4 V, so the absolute value of the VCP voltage will be VLNB + 5.4 V. #### 7.3.5 Slew Rate Control When LNB output voltage transits from 13.4 V to 18.2 V or 18.2 V to 13.4 V, the cap at pin TCAP controls the transition time. This transition time makes sure the boost converter output to follow LNB output change. Usually boost converter has low bandwidth and can't response fast. The voltage at TCAP acts as the reference voltage of the linear regulator. The boost converter's reference is also based on TCAP with additional fixed voltage to generate a 0.8 V above the LNB output. The charging and discharging current is 10 µA, thus the transition time can be estimated as: $$t_{TCAP} (ms) = 0.8 \times \frac{c_{SS} (nF)}{I_{SS} (\mu A)}$$ (4) A 22-nF capacitor generates about 2 ms transition time. In light load conditions, when LNB output voltage is set from 18.2 V to 13.4 V, the voltage drops very slow, which causes wrong VOUT\_GOOD (Bit 0 at status register 0x02) logic for LNB output voltage detection. TPS652353 has integrated a pull down circuit to pull down the output during the transition. This ensures the voltage change can follow the voltage at TCAP. When the 22-kHz tone signal is superimposing on the LNB output voltage, the pull down current can also provide square wave instead of a distorted waveforms. #### 7.3.6 Short Circuit Protection, Hiccup and Overtemperature Protection The LNB output current limit can be set by an external resistor. When short circuit conditions occur or current limit is triggered, the output current is clamped at the current limit for 29 ms or 58 ms with LDO on. If the condition retains, the converter will shut down for 233 ms or 466 ms and then restart. This hiccup behavior prevents IC from being overheat. The hiccup ON/OFF time can be set by I<sup>2</sup>C register. Refer to *Control Register* 1 for detail. The low side MOSFET of the boost converter has a peak current limit threshold which serves as the secondary protection. If boost converter's peak current limit is triggered, the peak current will be clamped as high as 3.8 A when setting I<sub>SW</sub> default and LNB current limit up to 1 A. If loading current continues to increase, output voltage starts to drop and output power drops. Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the junction temperature exceeds 160°C, the output shuts down. When the die temperature drops below its lower threshold typically 140°C, the output is enabled. When the chip is in overcurrent protection or thermal shutdown, the I<sup>2</sup>C interface and logic are still active. The FAULT pin is pulled down to signal the processor. The FAULT pin signal remains low unless the following action is taken: - 1. If I<sup>2</sup>C interface is not used to control, EN pin must be recycled to pull the FAULT pin back to high. - 2. If I<sup>2</sup>C interface is used, the I<sup>2</sup>C controller need to read the status *Control Register 2*, then the FAULT pin will be back to high. #### 7.3.7 Tone Generation A 22-kHz tone signal is implemented at the LNB output voltage as a carrier for DiSEqC command. This tone signal can be generated by feeding an external 22-kHz clock at the EXTM pin, and it can also be generated with its internal tone generator controlled by EXTM pin. If EXTM pin is toggled to high, the internal tone signal will be Product Folder Links: TPS652353 superimposed at the LNB output, if EXTM pin is low, there will be no tone superimposed at the output stage of the regulator facilitates a push-pull circuit, so even at zero loading; the 22-kHz tone at the output is still clean without distortion. There are two ways to generate the 22-kHz tone signal at the output. For option1, if the EXTM has 44-kHz tone input, and the bit EXTM TONE of the *Control Register 1* is set to 1b, the LNB tone output is 44 kHz. Option 2. Use internal tone, gated by EXTM logic envelop 図 7-2. Two Ways to Generate 22-kHz tone ### 7.3.8 Tone Detection A 22-kHz tone detector is implemented in the TPS652353 solution. The detector extracts the AC-coupled tone signal from the DIN input and provides it as an open-drain signal on the DOUT pin. When the DOUTMODE bit in the *Control Register 2* is set to the default setting, if a tone is present, the DOUT output is logic low. If a tone is not present, the internal output FET is off. If a pullup resistor is connected to the DOUT pin, the output is logic high. The maximum tone out delay with respect to the input is one and a half of the tone cycle. The DOUTMODE bit in the Control Register 2 is reserved and should not be used. #### 7.3.9 Audio Noise Rejection When the TPS652353 operates in PSM mode, locating the switching frequency at the range of audio frequency is possible. Which causes audible noise, especially when the VLNB voltage is lower or closer to the VIN voltage, and the current load is light. When audible noise occurs, setting the TPS652353 device to operate in Forced PWM mode is recommended. In Forced PWM mode, a special design is implemented to avoid the audible noise. #### 7.3.10 Disable and Enable The TPS652353 device has a dedicated EN pin to disable and enable the LNB output. In a non-I<sup>2</sup>C application, when the EN pin is pulled high, the LNB output is enabled. When the EN pin is pulled low, the LNB output is disabled. In an I<sup>2</sup>C application, when the EN pin is either low or high, the I<sup>2</sup>C registers can be accessed, which allows users to change the default LNB output at system power-up. When the I2C\_CON bit in the *Control Register 1* is set to 1b, the LNB output enable or disable is controlled by the EN bit in the *Control Register 2*. By default, the I2C\_CON bit of the control register is set to 0b, which makes the LNB output is controlled by the EN pin. $\boxtimes$ 7-3 and $\boxtimes$ 7-4 shows the detailed control behavior. Product Folder Links: TPS652353 図 7-3. VLNB Output Controlled by bit EN of Control Register 2 図 7-4. VLNB Output Controlled by EN Pin ### 7.3.11 Component Selection #### 7.3.11.1 Boost Inductor The TPS652353 device is recommended to operate with a boost inductor value of 4.7 $\mu$ H or 10 $\mu$ H. The boost inductor must be able to support the peak current requirement to maintain the maximum LNB output current without saturation. Use $\gtrsim 5$ to estimate the peak current of the boost inductor (I<sub>peak</sub>). $$I_{\text{peak}} = \frac{I_{\text{OUT}}}{1 - D} + \frac{1}{2} \times \frac{V_{\text{IN}} \times D}{L \times f_{\text{S}}}$$ (5) where $$D = 1 - \frac{V_{IN}}{VLNB + 0.8}$$ (6) With a different inductance, the system has different gain and phase margins. $\boxtimes$ 7-5 shows a Bode plot of boost loop with 2 × 10 $\mu$ F / 35 V of boost capacitor and 4.7 $\mu$ H, 5.6 $\mu$ H, 6.8 $\mu$ H, 8.2 $\mu$ H, and 10 $\mu$ H of boost inductance. As the boost inductance increases, the 0-dB crossover frequency keeps relatively constant while reducing the phase and gain margins. With a 4.7- $\mu$ H boost inductance, the phase margin is 66.96° and with a 10- $\mu$ H inductance, the phase margin is 39.63°. 図 7-5. Gain and Phase Margin of the Boost Loop with Different Inductance ( $V_{IN}$ = 12 V, $V_{OUT}$ = 18.2 V, $I_{LOAD}$ = 1 A, $f_{SW}$ = 1 MHz, 5 $\mu$ F, Typical Bode Plot) #### 7.3.11.2 Capacitor Selection The TPS652353 device has a 1-MHz nonsynchronous boost converter integrated and the boost converter features the internal compensation network. The TPS652353 device works well with both ceramic capacitor and electrolytic capacitor. The recommended ceramic capacitors for the TPS652353 application are, at the minimum, rated as X7R/X5R, with a 35-V rating, and a 1206 size for the achieving lower LNB output ripple. 表 7-1 lists the recommended ceramic capacitors list for both 4.7- $\mu$ H and 10- $\mu$ H boost inductors. If more cost-effictive design is needed, use a 100- $\mu$ F electrolytic (low ESR) and a 10- $\mu$ F or 35-V ceramic capacitor. **BOOST INDUCTOR CAPACITORS TOLERANCE (%) RATING (V)** SIZE $2 \times 22 \mu F$ ±10 35 1206 10 µH 2 × 10 µF ±10 35 1206 2 × 22 µF 35 ±10 1206 2 × 10 µF 4.7 µH ±10 35 1206 22 µF ±10 1206 表 7-1. Boost Inductor and Capacitor Selections $\boxtimes$ 7-6 and $\boxtimes$ 7-7 show a bode plot of boost loop with 4.7- $\mu$ H and 10- $\mu$ H inductance and 4 $\mu$ F, 5 $\mu$ F, 7.5 $\mu$ F, 10 $\mu$ F, 15 $\mu$ F, and 20 $\mu$ F of boost capacitance after degrading. As the boost capacitance increases, the phase margin increases. $extbf{2}$ 7-6. Gain and Phase Margin of the Boost Loop With Different Boost Capacitance ( $V_{IN}$ = 12 V, $V_{OUT}$ = 18.2 V, $I_{LOAD}$ = 1 A, $f_{SW}$ = 1 MHz, 4.7 μH, Typical Bode Plot) English Data Sheet: SLUSDQ8 図 7-7. Gain and Phase Margin of the Boost Loop With Different Boost Capacitance ( $V_{IN}$ = 12 V, $V_{OUT}$ =18.2 V, $I_{LOAD}$ = 1 A, $f_{SW}$ = 1 MHz, 10 μH, Typical Bode Plot) ### 7.3.11.3 Surge Components If a surge test is required for the application, the D0 and D2 diodes should be added as the external protection components. If no surge test is required, remove the D0 and D2 diodes.表 7-2 lists the recommended surge components. 表 7-2. Surge Components | DESIGNATOR DESCRIPTION | | PART NUMBER | MANUFACTURER (1) | |------------------------|------------------------------------|-------------|-------------------------| | D0 | Diode, TVS, Uni, 28 V, 1500 W, SMC | SMCJ28A | Fairchild Semiconductor | | D2 | Diode, Schottky, 40 V, 2 A, SMA | B240A-13-F | Diodes Inc. | Product Folder Links: TPS652353 (1) See Third-party Products Disclaimer 図 7-8. Surge Components Selection ## 7.3.11.4 Consideration for Boost Filtering and LNB Noise Smaller capacitance on the BOOST pin reduces the cost of the system. However, when the inductor in system is the same, the smaller capacitance on the boost and the larger ripple on the LNB output. #### 7.4 Device Functional Modes 表 7-3 is the logic table for the device. 表 7-3. Logic table | EN | I2C_CON <sup>(1)</sup> (2) (3) | SCL | VCTRL | VLNB <sup>(4)</sup> | |----|--------------------------------|-----|-------|-----------------------------------------------------------------| | Н | 0 | Н | Н | 19.4 V | | Н | 0 | Н | L | 14.6 V | | Н | 0 | L | Н | 18.2 V | | Н | 0 | L | L | 13.4 V | | Х | 1 | × | × | Controlled by VSET[3:0]<br>bits at 0x01 register <sup>(5)</sup> | | L | 0 | X | X | 0 V | - I2C\_CON is the bit7 of the I<sup>2</sup>C control register 0x01, which is used to set the VLNB output controlled by the I<sup>2</sup>C register or not. - (2) When I<sup>2</sup>C interface is used in design, all the I<sup>2</sup>C registers are accessible even if the I2C\_CON bit is 0b. - (3) When I2C CON is 1b, the VLNB output is controlled by the I<sup>2</sup>C control register even if the EN pin is low. - (4) When I<sup>2</sup>C interface is used in design, it is recommended to set the I2C\_CON with 1b, if not, the LNB output will be variable because the SCL is toggled by the I<sup>2</sup>C register access as the clock signal. - (5) Bit EN of the control register2 is used to disable or enable the LNB output, by default, the bit EN is 1b which enable the LNB output. ### 7.5 Programming ### 7.5.1 Serial Interface Description I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high external. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A controller device, usually a microcontroller (MCU) or a digital signal processor (DSP), controls the bus. The controller device is responsible for generating the SCL signal and device addresses. The controller device also generates specific conditions that indicate the START and STOP of data transfer. A target device receives, transmits data, or both on the bus under control of the controller device. The TPS652353 device works as a target and supports the following data transfer modes, as defined in the $I^2$ CBus Specification: standard mode (100 kbps), and fast mode (400 kbps). The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated instantaneous application requirements. Register contents remain intact as long as supply voltage remains above 4.5 V (typical). The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as F/S-mode in this document. The TPS652353 device supports 7-bit addressing; 10-bit addressing and general call address are not supported. The TPS652353 device has a 7-bit address set by ADDR pin. 表 7-4 shows how to set the I<sup>2</sup>C address. | 20 7-4. I C Address Selection | | | | | | | | |------------------------------------------------------------|--------------------------|--------------------------|--|--|--|--|--| | ADDR PIN | I <sup>2</sup> C ADDRESS | ADDRESS FORMAT (A6 ≥ A0) | | | | | | | Connect to VCC | 0x08 | 000 1000b | | | | | | | Floating | 0x09 | 000 1001b | | | | | | | Connected to GND | 0x10 | 001 0000b | | | | | | | Resistor divider to make ADDR pin voltage in 3.7 V - 5.9 V | 0x11 | 001 0001b | | | | | | 表 7-4. I<sup>2</sup>C Address Selection 図 7-9. I<sup>2</sup>C Interface Timing Diagram ### 7.5.2 TPS652353 I<sup>2</sup>C Update Sequence The TPS652353 requires a start condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS652353device acknowledges by pulling the SDA line low during the high period of a single clock pulse. TPS652353 performs an update on the falling edge of the LSB byte. When the TPS652353 is disabled (EN pin tied to ground) the device cannot be updated via the I<sup>2</sup>C interface. Copyright © 2023 Texas Instruments Incorporated ## 7.6 Register Maps ## Control Register 1 (address = 0x00) [reset = 0x08] ## 図 7-12. Control Register 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|----------|---|-------|-------|---|-----------| | I2C_CON | PWM/PSM | RESERVED | | VSET | [3:0] | | EXTM TONE | | R/W-0b | R/W-0b | R/W-0b | | R/W-0 | )100b | | R/W-0b | ### 表 7-5. Control Register 1 | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | I2C_CON | R/W | 0b | 0b = I <sup>2</sup> C control disabled<br>1b = I <sup>2</sup> C control enabled | | 6 | PWM/PSM | R/W | 0b | 0b = PSM at light load<br>1b = Forced PWM | | 5 | RESERVED | R/W | 0b | Reserved | | 4-1 | VSET[3:0] | R/W | 0100b | LNB output voltage selection 0000b = 11 V 0001b = 11.6 V 0010b = 12.2 V 0011b = 12.8 V 0100b = 13.4 V 0101b = 14 V 0110b = 14.6 V 0111b = 15.2 V 1000b = 15.8 V 1001b = 16.4 V 1010b = 17 V 1011b = 17.6 V 1100b = 18.2 V 1101b = 18.8 V 1111b = 19.4 V 1111b = 21 V | | 0 | EXTM TONE | R/W | Ob | 0b = EXTM 44-kHz tone input not support, with only 22-kHz tone output at VLNB 1b = EXTM 44-kHz tone input support, with 44-kHz tone output at VLNB | ## Control Register 2 (address = 0x01) [reset = 0x09] ### 図 7-13. Control Register 2 | | | | | • | | | | |---------|--------|-----------------|--------|--------|----------|-----------|------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TONEAMP | TIMER | I <sub>sw</sub> | FSET | EN | DOUTMODE | TONE_AUTO | TONE_TRANS | | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-1b | R/W-0b | R/W-0b | R/W-1b | ## 表 7-6. Control Register 2 | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|------------------------------------------------------------------------------------------| | 7 | TONEAMP | R/W | 10b | 0b = 22-kHz tone amplitude is 650 mV (typ)<br>1b = 22-kHz tone amplitude is 750 mV (typ) | Product Folder Links: TPS652353 Submit Document Feedback ### 表 7-6. Control Register 2 (continued) | ₹ 7-0. Solition Register 2 (Continued) | | | | | | | |----------------------------------------|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 6 | TIMER | R/W | 0b | 0b = Hiccup ON time set to 29 ms and OFF time set to 233 ms<br>1b = Hiccup ON time set to 58 ms and OFF time set to 466 ms<br>( If I <sub>SW</sub> is set as 1A, recommend to set TIMER as 0b. ) | | | | 5 | I <sub>SW</sub> | R/W | 0b | 0b = Boost switch peak current limit set to 3 × I <sub>OCP</sub> + 0.8 A<br>1b = Boost switch peak current limit set to 5 × I <sub>OCP</sub> + 0.8 A | | | | 4 | FSET | R/W | 0b | 0b = 1-MHz switching frequency<br>1b = 500-kHz switching frequency | | | | 3 | EN | R/W | 1b | 0b = LNB output disabled 1b = LNB output voltage Enabled | | | | 2 | DOUTMODE | R/W | 0b | 0b = DOUT is kept to low when DIN has the tone input<br>1b = Reserved, cannot set to 1b | | | | 1 | TONE_AUTO | R/W | 0b | 0b = GDR (External bypass FET control) is controlled by TONE_TRANS 1b = GDR (External bypass FET control) is automatically controlled by 22-kHz tones transmit | | | | 0 | TONE_TRANS | R/W | 1b | 0b = GDR output with VLNB voltage for tone receive. Bypass FET is OFF for tone receiving from satellite 1b = GDR output with VCP voltage. Bypass FET is ON for tone transmit from TPS652353 | | | #### 表 7-7. 22-kHz Tone Receive Mode Selection | TONE_AUTO | TONE_TRANS | BYPASS FET | |-----------|------------|-------------| | 0b | 0b | OFF | | 0b | 1b | ON | | 1b | x | Auto Detect | The TPS652353 has full range of diagnostic flags for operation and debug. Processor can read the status register to check the error conditions. Once the error happens, the flags are changed, once the errors are gone, the flags are set back without I<sup>2</sup>C access. If the TSD and OCP flags are triggered, FAULT pin will be pulled low, so FAULT pin can be the interrupt signal to processor. Once TSD and OCP are set to 1b, the FAULT pin logic is latched to low, processor need to read this status register to release the fault conditions. ## Status Register (address = 0x02) [reset = 0x29] ## 図 7-14. Status Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|------|--------|------|------|------|------------|-----------| | Reserved | 0 | LDO_ON | T125 | TSD | OCP | CABLE_GOOD | VOUT_GOOD | | R-0b | R-0b | R-0b | R-0b | R-1b | R-0b | R-0b | R-1b | ## 表 7-8. Status Register | Bit | Field | Туре | Reset | Description | | | | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | Reserved | R | 0b | Reserved | | | | | 6 | TDETGOOD | R | 0b | 0b = 22-kHz tone detected on DIN pin is out of range<br>1b = 22-kHz tone detected on DIN pin is in range | | | | | 5 | LDO_ON | R | 1b | 0b = Internal LDO is turned off but boost converter is on<br>1b = Internal LDO is turned on and boost converter is on | | | | Product Folder Links: TPS652353 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 2 ## 表 7-8. Status Register (continued) | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | T125 | R | 0b | 0b = Die temperature < 125°C<br>1b = Die temperature > 125°C | | 3 | TSD | R | 1b | 0b = No thermal shutdown triggered 1b = Thermal shutdown triggered. The FAULT pin logic is latched to low, processor need to read this register to release the fault conditions | | 2 | OCP | R | 0b | 0b = Overcurrent protection conditions released 1b = Overcurrent protection triggered. The FAULT pin logic is latched to low, processor need to read this register to release the fault conditions | | 1 | CABLE_GOOD | R | 0b | 0b = Cable not connected<br>1b = Cable connection good | | 0 | VOUT_GOOD | R | 1b | 0b = LNB output voltage out of range<br>1b = LNB output voltage in range | Product Folder Links: TPS652353 ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information The TPS652353 supports both DisEqc1.x and DisEqc2.x application. When the input voltage VIN is greater than the expected output voltage VLNB, the linear regulator drops the voltage difference between VIN and VLNB, which causes the lower efficiency and the higher power loss on the internal linear regulator if the current loading is high. For care must be taken to ensure that the safe operating temperature range of the TPS652353 is not exceeded. TI recommends operating the device in Forced PWM mode when $V_{\text{IN}} > V_{\text{OUT}}$ to reduce output ripple. ### 8.2 Typical Application ### 8.2.1 DiSEqc1.x Support TPS652353 can operate in $I^2C$ and non- $I^2C$ interface mode. $\boxtimes$ 8-1 shows the application with the device in $I^2C$ interface mode to support DiSEqC 1.x application. In non- $I^2C$ mode, the SCL, SDA, and ADDR pins can be floating. 図 8-1. Application for DiSEqc1.x Support #### 8.2.1.1 Design Requirements For this design example, use the parameters in 表 8-1. ### 表 8-1. Design Parameters | PARAMETER | VALUE | |---------------------------------------|---------------| | Input voltage range, V <sub>IN</sub> | 4.5 V to 20 V | | Output voltage range V <sub>LNB</sub> | 11 V to 21 V | | Output current range | 0 A to 1 A | ### 8.2.1.2 Detailed Design Procedure To begin the design process, the following component values must be selected: - Inductor - Choose the appropriate value of the inductor based on application cost requirements, ripple requirements, and セクション 7.3.11. - BOOST capacitor - Choose the appropriate BOOST capacitor value based on application cost requirements, ripple requirements, and セクション 7.3.11. - Diodes - The D0 and D2 diodes are used to help meet the surge-protection requirement of the application. If the application does not require surge protection, remove these diodes. For diode component selection, refer to セクション 7.3.11.3. - The D1 diode is used for the boost loop. A Schottky diode is recommended for D1. The application requirements, which include input power range, output power range, and the current requirement, determine the current and voltage capability of the D1 diode. - The D3 diode is to help with the output protection for the VLNB voltage. A Schottky diode is recommended for D3. The application requirements determine the current and voltage capability of the D3 diode. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 8.2.1.3 Application Curves $T_J = 25$ °C, $V_{IN} = 12$ V, $f_{SW} = 1$ MHz, $C_{Boost} = (2 \times 22 \mu F / 35 \text{ V})$ (unless otherwise noted) ### 8.2.2 DiSEqc2.x Support The TPS652353 can support both DiSEqC 1.x application and DiSEqC 2.x application. ☑ 8-20 shows the application for supporting DiSEqC 2.x application. 図 8-20. Application Schematic for DiSEqc2.x Support ### 8.2.2.1 Design Requirements Refer to the *DiSEqc1.x Support* section for design requirements. ## 8.2.2.2 Detailed Design Procedure Refer to the *DiSEqc1.x Support* section for detailed design procedures. ## 8.2.2.3 Application Curve Refer to the *DiSEqc1.x Support* section for typical application curves. 🗵 8-21 is the unique tone-detection curve for the DiSEqC 2.x application. 図 8-21. DOUT Tone Detection Output ## 8.3 Power Supply Recommendations The device is designed to operate from an input supply ranging from 4.5 V to 20 V. The input supply should be well regulated. If the input supply is located more than a few inches from the converter, an additional bulk capacitance, typically with a value $100 \, \mu F$ , may be required in addition to the ceramic bypass capacitors. ### 8.4 Layout ## 8.4.1 Layout Guidelines The TPS652353 is designed to layout in 2-layer PCB. To ensure reliability of the device, following common printed-circuit board layout guidelines is recommended. - It is critical to make sure the ground of input capacitor, output capacitor, and the boost converter are connected at one point at same layer. - The PGND and AGND pins are located in different regions. Connect these grounds to the thermal pad. Other components are connected the AGND pin. - Put the BOOST capacitors as close as possible. - The loop from the VIN inductor to the LX pin should be as short as possible. - The loop from the VIN inductor to D1 Schottky diode to the BOOST should be as short as possible. - The loop for boost capacitors to the PGND pin should be within the loop from the LX pin to D1 Schottky diode to the BOOST pin. ## 8.4.2 Layout Example 図 8-22. Layout ## 9 Device and Documentation Support ### 9.1 Device Support ## 9.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Evaluation Module for the TPS652353 LNB Voltage Regulator With I<sup>2</sup>C Interface for DiSEqC2.x Application user's guide - Texas Instruments, Evaluation Module for the TPS652353 LNB Voltage Regulator With I<sup>2</sup>C Interface for DiSEqC1.x Application user's guide ## 9.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 9.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 9.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 English Data Sheet: SLUSDQ8 ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. English Data Sheet: SLUSDQ8 www.ti.com 27-Mar-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS65235-3RUKR | ACTIVE | WQFN | RUK | 20 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 652353 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 27-Mar-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ĺ | TPS65235-3RUKR | WQFN | RUK | 20 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | # PACKAGE MATERIALS INFORMATION www.ti.com 27-Mar-2023 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | TPS65235-3RUKR | WQFN | RUK | 20 | 3000 | 367.0 | 367.0 | 35.0 | | 3 x 3, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated