**TPS65265** JAJSQ69B - DECEMBER 2015 - REVISED MAY 2023 # TPS65265 4.5~17V の入力電圧、5A/3A/2A の出力電流、トリプル同期整流降圧 コンバータ ### 1 特長 - 動作入力電圧範囲:4.5V~17V - 帰還基準電圧:0.6V±1.33% - 連続出力電流:5A/3A/2A - 可変クロック周波数:250kHz~2.3MHz - 外付け同期発振器 - Buck1、Buck2、Buck3で位相差 120° - 降圧回路ごとの専用イネーブル・ピン - 降圧回路ごとの固定 SS 時間 (2.4ms) - 自動パワーアップ、パワーダウン・シーケンス、および 降圧間の可変間隔 (6 つの組み合わせ) - パルス・スキップ・モード (PSM) と強制連続電流モード (FCCM) をサポート - 出力電圧パワー・グッド・インジケータと調整可能な遅 延時間 - 過熱保護 - 32 ピン VQFN (RHB) 5mm × 5mm パッケージ ### 2 アプリケーション - DTV - セット・トップ・ボックス / OTT - ホーム・ゲートウェイおよびアクセス・ポイント・ネットワー - 監視機器 #### PVINx LX1 FB1 MODE PSM Vout2 PG\_DLY LX2 TPS65265 SEQ DLY ENx FB2 PGOOD ROSC Vout3 LX3 AGND FB3 アプリケーションの簡略回路図 ### 3 概要 TPS65265 には、4.5V~17V の広い入力電圧範囲を持 つトリプル同期整流降圧コンバータが組み込まれており、 5、9、12、15V のパワー・バスまたはバッテリで動作するほ とんどの中間バス電圧に対応できます。コンバータは一定 周波数のピーク電流モードで、アプリケーションを簡素化 しながら、目的のアプリケーションに合わせてシステムを最 適化するオプションを設計者が選択できるよう設計されて います。コンバータのスイッチング周波数は、外付け抵抗 または外部クロックを使用して 250kHz~2.3MHz の範囲 内で調整できます。Buck1、Buck2、Buck3の間で位相差 120°の動作により、入力フィルタの要件が最小化されま す。 TPS65265 は、MODE ピンが GND に接続されている場 合、パルス・スキップ・モード (PSM) で動作し、MODE ピ ンが HIGH に駆動されている場合またはフローティング状 態の場合、連続電流モード (FCC) で動作します。PSM モードでは、軽負荷時にスイッチング損失を低減すること で高い効率を実現します。FCC モードでは、ノイズ耐性が 高まり、RF 干渉が低減されます。 TPS65265 は、5mm × 5mm の薄型パッケージで 32 ピ ンの熱特性強化型 QFN (RHB) で供給されます。 #### パッケージ情報 (1) | 部品番号 | パッケージ | 本体サイズ (公称) | |----------|----------------|-----------------| | TPS65265 | RHB (VQFN, 32) | 5.00mm x 5.00mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 効率と出力負荷との関係 ### **Table of Contents** | 1 特長 | 1 8.3 Feature Description | 13 | |--------------------------------------|---------------------------|-----------------| | 2 アプリケーション | | <mark>24</mark> | | 3 概要 | | 26 | | 4 Revision History | | 26 | | 5 Device Comparison Table | O O T ! 1 A !! 4! | 26 | | 6 Pin Configuration and Functions | | 37 | | 7 Specifications | | 37 | | 7.1 Absolute Maximum Ratings | | 39 | | 7.2 ESD Ratings | | 39 | | 7.3 Recommended Operating Conditions | | 39 | | 7.4 Thermal Information | | | | 7.5 Electrical Characteristics | | 39 | | 7.6 Typical Characteristics | | | | 8 Detailed Description1 | | | | 8.1 Overview1 | | 39 | | 8.2 Functional Block Diagram1 | | | 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | 具件笛方不尾の光子は以前を衣していより。ての以前限座は光前版に | こ中しています。 | |------------------------------------------------------------|-------------------------------------------| | Changes from Revision A (December 2015) to Revision B (Ma | y 2023) Page | | ・ ドキュメント全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • ドキュメント全体にわたって画像の色を除去 | 1 | | Renamed section 5 to Device Comparison Table | 3 | | • Change the description of V7V pin in 表 6-1 | 3 | | Changed the recommended value of capacitor from V7V pin to | power ground in V7V Low Dropout Regulator | | and Bootstrap | | | Changed the recommended value of C5 in 9-1 9-1 | 26 | | Changes from Revision * (December 2015) to Revision A (Dec | ember 2015) Page | | <ul><li>デバイスのステータスを量産データに変更し、フルバージョンのデー</li></ul> | -タシートをリリース1 | ### **5 Device Comparison Table** | PART<br>NUMBER | DESCRIPTION | COMMENTS | |-------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | TPS65261,<br>TPS65261-1 | 4.5 V to 18 V, triple bucks with input voltage power failure indicator | Triple bucks 3-A/2-A/2-A output current, features an open drain RESET signal to monitor input power failure, automatic power sequencing | | TPS65262,<br>TPS65262-1 | 4.5 V to 18 V, triple bucks with dual adjustable LDOs | Triple bucks 3-A/1-A/1-A output current, automatic power sequencing, dual LDOs 100 mA/200 mA for TPS65262, 350 mA/150 mA for TPS65262-1 | | TPS65263 | 4.5 V to 18 V, triple bucks with I <sup>2</sup> C interface | Triple bucks 3-A/2-A/2-A output current, I <sup>2</sup> C controlled dynamic voltage scaling (DVS) | | TPS65266 | 2.7 V to 6.5 V, triple bucks | Triple bucks 3 A/2 A/2 A | ## **6 Pin Configuration and Functions** There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance. 図 6-1. RHB Package 32-Lead Plastic QFN Top View 表 6-1. Pin Functions | | PIN | DESCRIPTION | | | |-----|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | DESCRIPTION | | | | 1 | V7V | Internal LDO for gate driver and internal controller. Connect a 10-µF capacitor from the pin to power ground | | | | 2 | PGOOD | An open drain output, asserts low if output voltage of any buck beyond regulation range due to thermal shutdown, over-current, under-voltage or ENx shut down. | | | | 3 | EN1 Enable for buck1. Float to enable. Can use this pin to adjust the input undervoltage lockout (UVLO) of buck with a resistor divider. | | | | | 4 | EN2 | Enable for buck2. Float to enable. Can use this pin to adjust the input UVLO of buck2 with a resistor divider. | | | | 5 | EN3 | Enable for buck3. Float to enable. Can use this pin to adjust the input UVLO of buck3 with a resistor divider. | | | | 6 | FB2 | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 resistor divider. | | | Product Folder Links: TPS65265 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback ### 表 6-1. Pin Functions (continued) | | PIN | DESCRIPTION | | | | |---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | NAME | DESCRIPTION | | | | | 7 | COMP2 | Error amplifier output and Loop compensation pin for buck2. Connect a series resistor and capacitor to compensate the control loop of buck2 with peak current PWM mode. | | | | | 8 | MODE | When floating, Buck1/2/3 are controlled separate by EN1/2/3. When tied to HIGH or tied to GND, an automatic power-up/power-down sequence is provided according to states of EN1, EN2 and EN3 pins. | | | | | 9 | BST2 | Boot strapped supply to the high side floating gate driver in buck2. Connect a capacitor (recommend 47nF) from BST2 pin to LX2 pin. | | | | | 10 | PGND2 | Power ground connection of buck2. Connect PGND2 pin as close as practical to the (-) terminal of PVIN2 input ceramic capacitor. | | | | | 11 | LX2 | Switching node connection to the inductor and bootstrap capacitor for buck2. The voltage swing at this pin is from a diode voltage below the ground up to PVIN2 voltage. | | | | | 12 | PVIN2 | Input power supply for buck2. Connect PVIN2 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF). | | | | | 13 | PVIN3 | Input power supply for buck3. Connect PVIN3 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF). | | | | | 14 | LX3 | Switching node connection to the inductor and bootstrap capacitor for buck3. The voltage swing at this pin is from a diode voltage below the ground up to PVIN3 voltage. | | | | | 15 | PGND3 | Power ground connection of buck3. Connect PGND3 pin as close as practical to the (-) terminal of PVIN3 input ceramic capacitor. | | | | | 16 | BST3 | Boot strapped supply to the high side floating gate driver in buck3. Connect a capacitor (recommend 47nF) from BST3 pin to LX3 pin. | | | | | 17 | SEQ_DLY | Delay time programmable between bucks at automatic power sequencing mode. Connect an external capacitor to set the interval delay time. | | | | | 18 | СОМР3 | Error amplifier output and Loop compensation pin for buck3. Connect a series resistor and capacitor to compensate the control loop of buck3 with peak current PWM mode. | | | | | 19 | FB3 | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 resistor divider. | | | | | 20 | ROSC | Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency. | | | | | 21 | AGND | Analog ground common to buck controllers and other analog circuits. | | | | | 22 | FB1 | Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 resistor divider. | | | | | 23 | COMP1 | Error amplifier output and Loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck1 with peak current PWM mode. | | | | | 24 | PG_DLY | PGOOD delay programmable pin. Connect an external capacitor to set the delay time. | | | | | 25 | BST1 | Boot strapped supply to the high side floating gate driver in buck1. Connect a capacitor (recommend 47nF) from BST1 pin to LX1 pin. | | | | | 26, 27 | PGND1 | Power ground connection of Buck1. Connect PGND1 pin as close as practical to the (-) terminal of PVIN1 input ceramic capacitor. | | | | | 28, 29 | Switching node connection to the inductor and bootstrap capacitor for buck1. The voltage swing at this pi from a diode voltage below the ground up to PVIN1 voltage. | | | | | | 30, 31 PVIN1 Input power supply for buck1. Con capacitor (suggest 22 μF). | | Input power supply for buck1. Connect PVIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 22 μF). | | | | | 32 | PSM | Ties to HIGH or leaves floating, PSM mode; Ties to GND, FCCM mode. | | | | | PAD | | There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance. | | | | Product Folder Links: TPS65265 ### 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |-----------------------------------------------------------------|-------------|-----|------| | PVIN1, PVIN2, PVIN3, PGOOD | -0.3 | 20 | V | | LX1, LX2, LX3 | -1.0 | 19 | V | | LX1, LX2, LX3 (maximum withstand voltage transient <10 ns) | -1.0 | 21 | V | | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins, respectively | -0.3 | 7 | V | | EN1, EN2, EN3, V7V, MODE, PSM | -0.3 | 7 | V | | FB1, FB2, FB3, COMP1, COMP2, COMP3, ROSC, SEQ_DLY, PG_DLY | -0.3 | 3.6 | V | | AGND, PGND1, PGND2, PGND3 | -0.3 | 0.3 | V | | Operating junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | <b>–</b> 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |----------------------------------------------------------------|------|-----|------| | PVIN1, PVIN2, PVIN3 | 4.5 | 17 | V | | LX1, LX2, LX3 (Maximum withstand voltage transient <10 ns) | -0.8 | 19 | V | | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.1 | 6.8 | V | | EN1, EN2, EN3, V7V, MODE, PSM | -0.1 | 6.3 | V | | FB1, FB2, FB3, COMP1, COMP2, COMP3, ROSC, SEQ_DLY, PG_DLY | -0.1 | 3.3 | V | | Operating junction temperature, T <sub>J</sub> | -40 | 125 | °C | ### 7.4 Thermal Information | | | TPS65265 | | | |-----------------------|----------------------------------------------|-----------|------|--| | | THERMAL METRIC <sup>(1)</sup> | RHB (QFN) | UNIT | | | | | 32 PINS | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 32 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 24.2 | °C/W | | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 6.4 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 6.4 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.3 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.5 Electrical Characteristics $T_J = -40$ °C to 125°C, typical values are at $T_J = 25$ °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------|-----------------------------------------------------|-------|------|-------|--------| | INPUT SUPPLY | VOLTAGE | | | | | | | V <sub>IN</sub> | Input voltage range | | 4.5 | | 17 | V | | | | VIN rising | 3.6 | 3.8 | 4 | V | | UVLO | VIN undervoltage lockout | VIN falling | 3.0 | 3.2 | 3.4 | V | | | | Hysteresis | | 600 | | mV | | IDD <sub>SDN</sub> | Shutdown supply current | PVIN = 12 V, EN1 = EN2 =<br>EN3 = MODE = 0 V | 9 | 11.5 | 14 | μΑ | | IDD <sub>Q_NSW</sub> | | EN1 = EN2 = EN3 = 5 V, FB1<br>= FB2 = FB3 = 0.8 V | 550 | 680 | 800 | μΑ | | IDD <sub>Q_NSW1</sub> | | EN1 = 5 V, EN2 = EN3 = 0 V,<br>FB1 = 0.8 V | 280 | 350 | 425 | μΑ | | IDD <sub>Q_NSW2</sub> | switching | EN2 = 5 V, EN1 = EN3 = 0 V,<br>FB2 = 0.8 V | 280 | 350 | 425 | μА | | IDD <sub>Q_NSW3</sub> | F | EN3 = 5 V, EN1 = EN2 = 0 V,<br>FB3 = 0.8 V | 280 | 350 | 425 | μΑ | | V <sub>7V</sub> | V7V LDO output voltage | PVIN1 = 12 V, V <sub>7V</sub> load<br>current = 0 A | 5.9 | 6.1 | 6.3 | V | | I <sub>OCP_V7V</sub> | V7V LDO current limit | | 110 | 177 | 235 | mA | | FEEDBACK VO | LTAGE REFERENCE | | | | | | | V <sub>FB</sub> | Feedback voltage | V <sub>COMP</sub> = 1.2 V | 0.592 | 0.6 | 0.608 | V | | Buck1, Buck2, | Buck3 | | | | | | | V <sub>ENXH</sub> | EN1/2/3 high-level input voltage | | 1.08 | 1.15 | 1.22 | V | | V <sub>ENXL</sub> | EN1/2/3 low-level input voltage | | 1.06 | 1.12 | 1.17 | V | | I <sub>ENX1</sub> | EN1/2/3 pullup current | ENx = 1 V | 2.3 | 2.9 | 3.4 | μΑ | | I <sub>ENX2</sub> | EN1/2/3 pullup current | ENx = 1.5 V | 5.1 | 6 | 6.8 | μΑ | | I <sub>ENhys</sub> | hysteresis current | | | 3.1 | | μΑ | | t <sub>ON_MIN</sub> | Minimum on time | I <sub>load</sub> = 100 mA | | 75 | 120 | ns | | G <sub>m_EA</sub> | Error amplifier transconductance | –2 μA < I <sub>COMPX</sub> < 2 μA | 174 | 350 | 530 | μS | | G <sub>m_PS1/2/3</sub> | COMP1/2/3 voltage to inductor current $G_m^{\ (1)}$ | I <sub>LX</sub> = 0.5 A | | 12 | | A/V | | I <sub>LIMIT1</sub> | buck1 peak inductor current limit | | 6.0 | 8.0 | 9.6 | Α | | I <sub>LIMITSOURCE1</sub> | buck1 low-side source current limit | | 5.3 | 7.7 | 10 | Α | | I <sub>LIMITSINK1</sub> | buck1 low-side sink current limit | | | 1.4 | | Α | | I <sub>LIMIT2</sub> | buck2 peak inductor current limit | | 3.85 | 5.2 | 6.65 | Α | | I <sub>LIMITSOURCE2</sub> | buck2 low-side source current limit | | 3 | 4.8 | 5.5 | Α | | I <sub>LIMITSINK2</sub> | buck2 low-side sink current limit | | | 1.2 | | Α | | I <sub>LIMIT3</sub> | buck3 peak inductor current limit | | 2.6 | 3.6 | 4.45 | Α | | I <sub>LIMITSOURCE3</sub> | buck3 low-side source current limit | | 2.6 | 3.7 | 4.6 | Α | | I <sub>LIMITSINK3</sub> | buck3 low-side sink current limit | | | 1.2 | | Α | | t <sub>Hiccup_wait</sub> | Overcurrent wait time <sup>(1)</sup> | | | 256 | | cycles | | t <sub>Hiccup_re</sub> | Hiccup time before restart <sup>(1)</sup> | | | 8192 | | cycles | | R <sub>dson_HS1</sub> | buck1 high-side switch resistance | PVIN = 12 V | | 39 | | mΩ | | R <sub>dson_LS1</sub> | buck1 low-side switch resistance | PVIN = 12 V | | 25 | | mΩ | | R <sub>dson_HS2</sub> | buck2 high-side switch resistance | PVIN = 12 V | | 52 | | mΩ | | R <sub>dson_LS2</sub> | buck2 low-side switch resistance | PVIN = 12 V | | 43 | | mΩ | ### 7.5 Electrical Characteristics (continued) $T_J$ = -40°C to 125°C, typical values are at $T_J$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|----------------------------------------------|----------------------------------------|------|-------|------|--------| | R <sub>dson_HS3</sub> | buck3 high-side switch resistance | PVIN = 12 V | | 70 | | mΩ | | R <sub>dson_LS3</sub> | buck3 low-side switch resistance | PVIN = 12 V | | 65 | | mΩ | | PGOOD, MODE, | , PSM, SEQ_DLY, PG_DLY | | | | | | | | | FBx undervoltage falling | | 92.5 | | %VREF | | \/ | Foodback voltage throubold | FBx undervoltage rising | | 95 | | %VREF | | $V_{th\_PG}$ | Feedback voltage threshold | FBx overvoltage rising | | 107.5 | | %VREF | | | | FBx overvoltage falling | | 105 | | %VREF | | t <sub>DEGLITCH(PG)_F</sub> | PGOOD falling edge deglitch time | | | 256 | | cycles | | t <sub>DEGLITCH(PG)_R</sub> | PGOOD rising edge deglitch time | | | 256 | | cycles | | I <sub>PG</sub> | PGOOD pin leakage | | | | 0.08 | μA | | $V_{LOW\_PG}$ | PGOOD pin low voltage | PVIN1 = 12 V, I <sub>SINK</sub> = 1 mA | | | 0.25 | V | | V <sub>MODE_H</sub> | MODE high level input voltage | | 2.4 | 2.6 | 2.8 | V | | V <sub>MODE_L</sub> | MODE low level input voltage | | 0.11 | 0.16 | 0.23 | V | | V <sub>PG_DLYTH</sub> | PG_DLY threshold | | 1.4 | 1.5 | 1.6 | V | | I <sub>PG_DLY</sub> | PG_DLY pullup current | PG_DLY = 0.5 V | 2.0 | 3.0 | 4.1 | μA | | V <sub>SEQ_DLYTH1</sub> | SEQ_DLY threshold | | 0.7 | 0.75 | 0.8 | V | | V <sub>SEQ_DLYTH2</sub> | SEQ_DLY threshold | | 1.4 | 1.5 | 1.58 | V | | I <sub>SEQ_DLY</sub> | SEQ_DLY pullup current | SEQ_DLY = 0.5 V | 2 | 3 | 4.1 | μA | | V <sub>PSMH</sub> | PSM pin high level input voltage | | 1.3 | 1.4 | 1.55 | V | | V <sub>PSML</sub> | PSM pin low level input voltage | | 1 | 1.1 | 1.2 | V | | OSCILLATOR | | | | | | | | F <sub>SW</sub> | Switching frequency | $R_{OSC}$ = 82.5 k $\Omega$ | 580 | 610 | 640 | kHz | | F <sub>SW_range</sub> | Switching frequency | | 250 | | 2300 | kHz | | t <sub>SYNC_w</sub> | Clock sync minimum pulse width | | 80 | | | ns | | F <sub>SYNC_HI</sub> | Clock sync high threshold | | | | 2 | V | | V <sub>SYNC_LO</sub> | Clock sync low threshold | | 0.4 | | | V | | THERMAL PRO | TECTION | , | | | 1 | | | T <sub>TRIP_OTP</sub> | Thermal protection trip point <sup>(1)</sup> | Temperature rising | | 160 | | °C | | T <sub>HYST_OTP</sub> | | Hysteresis | | 20 | | °C | <sup>(1)</sup> Lab validation result ### 7.6 Typical Characteristics Product Folder Links: TPS65265 ### 7.6 Typical Characteristics (continued) ### 7.6 Typical Characteristics (continued) ### 7.6 Typical Characteristics (continued) ### 8 Detailed Description #### 8.1 Overview The TPS65265 is a monolithic triple synchronous step-down (buck) converter with 5-A/3-A/2-A output currents. A wide 4.5-V to 17-V input supply voltage range encompasses most intermediate bus voltages operating off 5-V, 9-V, 12-V, or 15-V power bus. The feedback voltage reference for each buck is 0.6 V. Each buck is independent with dedicated enable, soft-start and loop compensation pins. The TPS65265 implements a constant frequency, peak current mode control that simplifies external loop compensation. The wide switching frequency of 250 kHz to 2.3 MHz allows optimizing system efficiency, filtering size and bandwidth. The switching frequency can be adjusted with an external resistor connecting between ROSC pin and ground. The switching clock is 120° out-of-phase operation from the clocks of buck1, buck2, and buck3 channels to reduce input current ripple, input capacitor size and power supply induced noise. The TPS65265 has been designed for safe monotonic startup into pre-biased loads. The default start up is when VIN is typically 3.8 V. The ENx pin also can be used to adjust the input voltage undervoltage lockout (UVLO) with an external resistor divider. In addition, the ENx pin has an internal 2.9µA current source, so the EN pin can be floating for automatically powering up the converters. The TPS65265 reduces the external component count by integrating the bootstrap circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BST and LX pins. A UVLO circuit monitors the bootstrap capacitor voltage VBST-VLX in each buck. When $V_{BST}$ - $V_{LX}$ voltage drops to the threshold, LX pin is pulled low to recharge the bootstrap capacitor. The TPS65265 can operate at 100% duty cycle as long as the bootstrap capacitor voltage is higher than the BOOT-LX UVLO threshold which is typically 2.2 V. The TPS65265 features PGOOD pin to supervise each output voltage of buck converters. The TPS65265 has power good comparators with hysteresis, which monitor the output voltages through feedback voltages. When all bucks are in regulation range and power sequence is done, PGOOD is asserted to high after the adjustable delay time. The TPS65265 operates in PSM with connecting PSM pin to high or leaving float and operates in force continuous current mode (FCC) with driving PSM pin to GND. The TPS65265 is protected from overload and over temperature fault conditions. The converter minimizes excessive output overvoltage transients by taking advantage of the power good comparator. When the output is over, the high-side MOSFET is turned off until the internal feedback voltage is lower than 105% of the 0.6V reference voltage. The TPS65265 implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protections to avoid inductor current runaway. If the overcurrent condition has lasted for more than the OC wait time (256 clock cycle), the converter will shut down and restart after the hiccup time (8192 clock cycles). The TPS65265 shuts down if the junction temperature is higher than thermal shutdown trip point. When the junction temperature drops 20°C typically below the thermal shutdown trip point, the TPS65265 will be restarted under control of the soft start circuit automatically. Document Feedback Copyright © 2023 Texas in Product Folder Links: TPS65265 ### 8.2 Functional Block Diagram ### **8.3 Feature Description** ### 8.3.1 Adjusting the Output Voltage The output voltage of each buck is set with a resistor divider from the output of buck to the FB pin. TI recommends to use 1% tolerance or better resistors. 図 8-1. Voltage Divider Circuit Product Folder Links: TPS65265 $$R_2 = R_1 \times \frac{0.6}{V_{out} - 0.6} \tag{1}$$ To improve efficiency at light loads consider using larger value resistors. If the values are too high, the regulator is more sensitive to noise. The recommended resistor values are shown in 表 8-1. 表 8-1. Output Resistor Divider Selection | OUTPUT VOLTAGE (V) | R1<br>(kΩ) | R2<br>(kΩ) | |--------------------|------------|------------| | 1 | 10 | 15 | | 1.2 | 10 | 10 | | 1.5 | 15 | 10 | | 1.8 | 20 | 10 | | 2.5 | 31.6 | 10 | | 3.3 | 45.3 | 10 | | 3.3 | 22.6 | 4.99 | | 5 | 73.2 | 10 | | 5 | 36.5 | 4.99 | #### 8.3.2 Mix PGOOD, PG\_DLY Functions The PGOOD pin is an open drain output and withstands voltage higher to 17 V. After feedback voltage of each buck is between 95% (rising) and 105% (falling) of the internal voltage reference and PG\_DLY pin voltage overs 1.5 V, the PGOOD pin pull-down is deasserted and the pin floats. TI recommends to use a pullup resistor between the values of 10 k $\Omega$ and 100 k $\Omega$ to a voltage source that is below 17 V. The PGOOD pin is pulled low when any feedback voltage of buck is lower than 92.5% (falling), greater than 107.5% (rising) of the nominal internal reference voltage, or PG\_DLY pin voltage is below 1.5V (typical). Also, the PGOOD is pulled low, if the input voltage is under-voltage locked up, thermal shutdown is asserted, the EN pin is pulled low or the converter is in soft-start period. Different combinations of PGOOD, PG\_DLY can implement different functions. ### 8.3.2.1 Programmable PGOOD DELAY An internal 3- $\mu$ A pullup current source is connected to PG\_DLY pin. The PGOOD delay time can be programmed by connecting a capacitor between PG\_DLY pin and ground. The delay time can be calculated as $\stackrel{\star}{\gtrsim} 2$ . $$t_{pgood\_delay} = \frac{V_{PG\_DLY} \times C_1}{I_p}$$ (2) Product Folder Links: TPS65265 where - V<sub>PG\_DLY</sub> = 1.5 V - $I_p = 3 \mu A$ 図 8-2. Power Good Delay Timing Diagram ### 8.3.2.2 Relay Control PGOOD pin can implement one buck output's relay control through an N-MOSFET, circuit as in 図 8-3. 図 8-3. Relay Control Circuit ### 8.3.3 Enable and Adjusting UVLO The EN1/2/3 pin provides electrical on/off control of the device. After the EN1/2/3 pin voltage exceeds the threshold voltage, the device starts operation. If each ENx pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low $I_q$ state. The EN pin has an internal pullup current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open drain or open collector output logic to interface with the pin. The device implements internal UVLO circuitry on the PVIN1 pin. The device is disabled when the PVIN1 pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 600 mV. If an application requires a higher UVLO threshold on the PVIN1, in split-rail applications, then the ENx pin can be configured as shown in $\boxtimes$ 8-4. When using the external UVLO function TI recommends to set the hysteresis to be greater than 500 mV. The EN pin has a small pullup current $I_p$ which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function because it increases by $I_h$ after the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using $\not \equiv 3$ and $\not \equiv 4$ . Product Folder Links: TPS65265 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated $$R_{1} = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{P} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$ (3) $$R_{2} = \frac{R_{1} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_{1}(I_{h} + I_{P})}$$ (4) #### where - $I_h = 3.1 \mu A$ - $I_p = 2.9 \, \mu A$ - $\dot{V}_{ENRISING} = 1.15 \text{ V}$ - V<sub>ENFALLING</sub> = 1.12 V 図 8-4. Adjustable PVIN UVLO, PVIN > 4.5 V #### 8.3.4 Soft-Start Time TPS65265 has fixed 2.4-ms (typical) soft-start time. #### 8.3.5 Power-Up Sequencing TPS65265 features a comprehensive sequencing circuit for the three bucks. If MODE pin was tied to HIGH or tied to GND and at the same time EN1 or EN2 (or both) was (were) pulled high, the automatic power-up and power-down sequence function is active. If MODE pin was left floating, three Buck on/off were separately controlled by three enable pin. ### 8.3.5.1 External Power Sequencing The TPS65265 has dedicated enable pin and soft-start pin for each converter. The converter enable pins are biased by a current source that allows for easy sequencing by the addition of an external capacitor. Disabling the converter with an active pulldown transistor on the ENx pin allows for a predictable powerdown timing operation. The $\boxtimes$ 8-5 shows the timing diagram of a typical buck power-up sequence with connecting a capacitor at ENx pin. A typical 1.4-μA current is charging ENx pin from input supply. When ENx pin voltage rise to typical 0.4 V, the internal V7V LDO turns on. A 2.9-μA pullup current is sourcing ENx. After ENx pin voltage reaches to ENx enabling threshold, 3.1-μA hysteresis current sources to the pin to improve noise sensitivity. After soft start time of 2.4 ms (typical), PGOOD monitor is enabled. If all output voltages are in the regulation and after PGOOD delay time, PGOOD is asserted. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 17 図 8-5. Startup Power Sequence #### 8.3.5.2 Automatic Power Sequencing The TPS65265 starts with a predefined power-up and power-down sequence when MODE pin ties HIGH or ties to GND. As shown in $\frac{1}{8}$ 8-2, the sequence is determined by the different combinations of EN1 and EN2 status. EN3 is used to start and stop the converters. $\boxed{2}$ 8-6 shows the power sequencing when MODE ties to GND, EN1, and EN2 are tied to HIGH. An internal 3- $\mu$ A pullup current source is connected to SEQ\_DLY pin. The interval time between bucks can be programmed by connecting a capacitor between SEQ\_DLY pin and ground. The interval time can be calculated with $\pm$ 5. $$t_1 = \frac{V_1 \times C_1}{i_p} \tag{5}$$ $$t_{2} = \frac{(V_{2} - V_{1}) \times C_{1}}{i_{p}}$$ (6) Product Folder Links: TPS65265 where - $V_1 = 0.75 \text{ V}$ - $V_2 = 1.5 \text{ V}$ - $I_p = 3 \mu A$ ### 表 8-2. Power Sequencing | 5 0-2. I Ower Ocquencing | | | | | | | | | |----------------------------------------|--------------------------|------------------------------------|------------------------------------|------------------------------------------------|-----------------------|------------------------|--|--| | | MODE | EN1 | EN2 | EN3 | START<br>SEQUENCING | SHUTDOWN<br>SEQUENCING | | | | Automatic<br>Power<br>Sequencing | Connect to GND | High | High | Used to start and<br>stop bucks in<br>sequence | buck1 → buck2 → buck3 | buck3 → buck2 → buck1 | | | | | Connect to GND | Low | High | | buck2 → buck1 → buck3 | buck3 → buck1 → buck2 | | | | | Connect to GND | High | Low | | buck2 → buck3 → buck1 | buck1 → buck3 → buck2 | | | | | Connect to high or float | High | High | | buck1 → buck3 → buck2 | buck2 → buck3 → buck1 | | | | | Connect to high or float | Low | High | | buck3 → buck1 → buck2 | buck2 → buck1 → buck3 | | | | | Connect to high or float | High | Low | | buck3 → buck2 → buck1 | buck1 → buck2 → buck3 | | | | | Connect to GND | Low | Low | Reserved | Reserved | Reserved | | | | | Connect to high or float | Low | Low | Reserved | Reserved | Reserved | | | | Externally<br>Controlled<br>Sequencing | Floating | Used to start<br>and stop<br>buck1 | Used to start<br>and stop<br>buck2 | Used to start and stop buck3 | х | х | | | Product Folder Links: TPS65265 ☑ 8-6. Automatic Power Sequencing ### 8.3.6 V7V Low Dropout Regulator and Bootstrap Power for the high-side and low-side MOSFET drivers and most other internal circuitry is derived from the V7V pin. The internal built-in low dropout linear regulator (LDO) supplies 6.1 V (typical) from PVIN1 to V7V. A 10-μF ceramic capacitor must be connected from V7V pin to power ground. If the input voltage, PVIN1, decreases to UVLO threshold voltage, the UVLO comparator detects V7V pin voltage and forces the converter off. Each high-side MOSFET driver is biased from the floating bootstrap capacitor CB, shown in 🗵 8-7, which is normally recharged during each cycle through an internal low-side MOSFET or the body diode of low-side MOSFET when the high-side MOSFET turns off. The boot capacitor is charged when the BST pin voltage is less than PVIN and BST-LX voltage is below regulation. The recommended value of this ceramic capacitor is 47 nF. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10V or higher is recommended because of the stable characteristics over temperature and voltage. Each low-side MOSFET driver is powered from V7V pin directly. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated To improve dropout, the device is designed to operate at 100% duty cycle as long as the BST to LX pin voltage is greater than the BST-LX UVLO threshold, which is typically 2.2 V. When the voltage between BST and LX drops below the BST-LX UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged. 図 8-7. V7V Linear Dropout Regulator and Bootstrap Voltage Diagram #### 8.3.7 Out of Phase Operation To reduce input ripple current, three switching clocks are 120° out-of-phase. This enables the system having less input current ripple to reduce input capacitors' size, cost, and EMI. ### 8.3.8 Output Overvoltage Protection (OVP) The device incorporates an output OVP circuit to minimize output voltage overshoot. When the output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. After the condition is removed, the regulator output rises and the error amplifier output transitions to the steady state voltage. In some applications with small output capacitance, the load can respond faster than the error amplifier. This leads to the possibility of an output overshoot. Each buck compares the FB pin voltage to the OVP threshold. If the FB pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP threshold, the high-side MOSFET turns on at the next clock cycle. #### 8.3.9 PSM The TPS65265 can enter high-efficiency PSM operation at light load current when PSM pin connects to high or leave floating. When a controller is enabled for PSM operation, the peak inductor current is sensed and compared with 180 mA current typically. Because the integrated current comparator catches the peak inductor current only, the average load current entering PSM varies with the applications and external output filters. In PSM, the sensed peak inductor current is clamped at 180 mA. When a controller operates in PSM, the inductor current is not allowed to reverse. The reverse current comparator turns off the low-side MOSFET when the inductor current reaches zero, preventing it from reversing and going negative. Due to the delay in the circuit and current comparator $t_{dly}$ (typical 50 ns at PVIN = 12 V), the real peak inductor current threshold to turn off high-side power MOSFET must shift higher depending on inductor inductance and input/output voltages. The threshold of peak inductor current to turn off high-side power MOSFET can be calculated by $\stackrel{>}{\atop}$ 7. $$IL_{PEAK} = 180 \text{ mA} + \frac{V_{in} - V_{out}}{L} \times tdly$$ (7) After the charge accumulated on Vout capacitor is more than loading need, COMP pin voltage drops to low voltage driven by error amplifier. There is an internal comparator at COMP pin. If comp voltage is lower than 0.35 V, power stage stops switching to save power. 図 8-8. PSM Current Comparator #### 8.3.10 Slope Compensation To prevent the sub-harmonic oscillations when the device operates at duty cycles greater than 50%, the device adds built-in slope compensation, which is a compensating ramp to the switch current signal. #### 8.3.11 Overcurrent Protection The device is protected from over current conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET. #### 8.3.11.1 High-Side MOSFET Overcurrent Protection The device implements current mode control which uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle by cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference, the high-side switch is turned off. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPS65265* #### 8.3.11.2 Low-Side MOSFET Overcurrent Protection While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle. The low-side MOSFET can also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle. Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 256 switching cycles shown in $\boxtimes$ 8-9, the device will shut down itself and restart after the hiccup time of 8192 cycles. The hiccup mode helps to reduce the device power dissipation under severe overcurrent condition. 図 8-9. Overcurrent Protection #### 8.3.12 Adjustable Switching Frequency The ROSC pin can be used to set the switching frequency by connecting a resistor to GND. The switching frequency of the device is adjustable from 250 kHz to 2.3 MHz. To determine the switching frequency for a given ROSC resistance, use $\not \equiv 8$ or the curve in $\boxtimes 8-10$ . To reduce the solution size one must set the switching frequency as high as possible, but tradeoffs of the supply efficiency and minimum controllable on time must be considered. $$f_{\rm osc} (kHz) = 30975 \times R_{\rm osc} (k\Omega)^{-0.889}$$ (8) 図 8-10. Switching Frequency versus ROSC When an external clock applies to ROSC pin, the internal phase locked loop (PLL) has been implemented to allow internal clock synchronizing to an external clock between 250 kHz and 2.3 MHz. To implement the clock synchronization feature, connect a square wave clock signal to the ROSC pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.4 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of ROSC pin. In applications where both resistor mode and synchronization mode are needed, the device can be configured as shown in 🗵 8-11. Before an external clock is present, the device works in resistor mode and ROSC resistor sets the switching frequency. When an external clock is present, the synchronization mode overrides the resistor mode. The first time the ROSC pin is pulled above the ROSC high threshold (2.0 V), the device switches from the resistor mode to the Synchronization mode and the ROSC pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. TI does not recommend to switch from the synchronization mode back to the resistor mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by ROSC resistor. 図 8-11. Works With Resistor Mode and Synchronization Mode #### 8.3.13 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 140°C typically. #### 8.4 Device Functional Modes #### 8.4.1 Operation With VIN < 4 V (Minimum VIN) The device operates with input voltages above 4 V. The maximum UVLO voltage is 4 V and will operate at input voltages above 4 V. The typical UVLO voltage is 3.8 V and the device can operate at input voltages above that point. The device also can operate at lower input voltages, the minimum UVLO voltage is 3.6V (rising) and 3V (falling). At input voltages below the UVLO minimum voltage, the devices will not operate. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.4.2 Operation With EN Control The enable rising edge threshold voltage is 1.08 V minimum and 1.22 V maximum. With EN held below that voltage the device is disabled and switching is inhibited. The IC quiescent current is reduced in this state. When input voltage is above the UVLO threshold and the EN voltage is increased above the rising edge threshold, the device becomes active. Switching is enabled, and the internal soft-start sequence is initiated as shown in $\boxtimes$ 8-7 to $\boxtimes$ 9-5. ### 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information The device is triple synchronous step down dc/dc converter. It is typically used to convert a higher dc voltage to lower dc voltages with continuous available output current of 5 A/3 A/2 A. . ### 9.2 Typical Application The following design procedure can be used to select component values for the TPS65265. This section presents a simplified discussion of the design process 図 9-1. Typical Application Circuit Product Folder Links: TPS65265 Copyright © 2023 Texas Instruments Incorporated ### 9.2.1 Design Requirements This example details the design of triple synchronous step-down converter. A few parameters must be known to start the design process. These parameters are typically determined at the system level. For this example, start with the following known parameters shown in 表 9-1. 表 9-1. Design Parameters | PARAMETER | VALUE | |----------------------------------|----------------------------| | Vout1 | 1.2 V | | lout1 | 5 A | | Vout2 | 1.5 V | | lout2 | 3 A | | Vout3 | 1.8 V | | lout3 | 2 A | | Transient response 1-A load step | ±5% | | Input voltage | 12-V normal, 4.5 V to 17 V | | Output voltage ripple | ±1% | | Switching frequency | 610 kHz | ### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Output Inductor Selection To calculate the value of the output inductor, use $\neq$ 9. LIR is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, LIR is normally from 0.1 to 0.3 for the majority of applications. $$L = \frac{V_{\text{IN max}} - V_{\text{OUT}}}{I_{\text{O}} \times \text{LIR}} \times \frac{V_{\text{OUT}}}{V_{\text{IN max}} \times f_{\text{SW}}}$$ (9) For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from $\pm$ 11 and $\pm$ 12. $$I_{ripple} = \frac{V_{IN max} - V_{OUT}}{L} \times \frac{V_{OUT}}{V_{IN max} \times f_{SW}}$$ (10) $$I_{Lrms} = \sqrt{I_O^2 + \frac{\left(\frac{V_{OUT} \times (V_{IN max} - V_{OUT})}{V_{IN max} \times L \times f_{SW}}\right)^2}{12}}$$ (11) $$I_{Lpeak} = I_{OUT} + \frac{I_{ripple}}{2}$$ (12) The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. #### 9.2.2.2 Output Capacitor Selection There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the most stringent of these three criteria. The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator cannot. This situation must occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. 13 shows the minimum output capacitance necessary to accomplish this. $$C_{O} = \frac{2 \times \Delta I_{OUT}}{f_{SW} \times \Delta V_{OUT}}$$ (13) where - ΔI<sub>out</sub> is the change in output current - $f_{sw}$ is the regulators switching frequency - ΔV<sub>out</sub> is the allowable change in the output voltage. 式 14 calculates the minimum output capacitance needed to meet the output voltage ripple specification. $$C_{O} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\frac{V_{Oripple}}{I_{Oripple}}}$$ (14) where - $f_{sw}$ is the switching frequency. - V<sub>ripple</sub> is the maximum allowable output voltage ripple. - I<sub>ripple</sub> is the inductor ripple current. 式 15 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. $$R_{esr} < \frac{V_{Oripple}}{I_{Oripple}}$$ (15) Additional capacitance de-ratings for aging, temperature and DC bias must be factored in which increases this minimum value. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. 式 16 can be used to calculate the RMS ripple current the output capacitor needs to support. $$I_{Lrms} = \frac{V_{OUT} \times (V_{IN \text{ max}} - V_{OUT})}{\sqrt{12} \times V_{IN \text{ max}} \times L \times f_{SW}}$$ (16) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 9.2.2.3 Input Capacitor Selection The TPS65265 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 10 µF of effective capacitance on the PVIN input voltage pins. In some applications additional bulk capacitance can also be required for the PVIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of The TPS65265. The input ripple current can be calculated using $\pm$ 17. $$I_{INrms} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN min}}} \times \frac{\left(V_{IN min} \times V_{OUT}\right)}{V_{IN min}}$$ (17) The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using 式 18. $$\Delta V_{IN} = \frac{I_{OUT\,max} \times 0.25}{C_{IN} \times f_{SW}}$$ (18) #### 9.2.2.4 Loop Compensation The TPS65265 incorporates a peak current mode control scheme. The error amplifier is a trans-conductance amplifier with a gain of 350 µS. A typical type II compensation circuit adequately delivers a phase margin between 30 and 90 degrees. Cb adds a high frequency pole to attenuate high frequency noise when needed. To calculate the external compensation components, follow the following steps. - 1. Select switching frequency fsw that is appropriate for application depending on L and C sizes, output ripple, EMI, and so forth. Switching frequency between 600 kHz to 1 MHz gives best trade-off between performance and cost. To optimize efficiency, lower switching frequency is desired. - 2. Set up crossover frequency, $f_{\rm c}$ , which is typically between 1/5 and 1/20 of $f_{\rm sw}$ . - 3. R<sub>C</sub> can be determined by $$R_{C} = \frac{2\pi \times f_{c} \times V_{o} \times C_{o}}{G_{m_{EA}} \times V_{ref} \times G_{m_{PS}}}$$ (19) where - G<sub>m\_EA</sub> is the error amplifier gain (350 μS). G<sub>m\_PS</sub> is the power stage voltage to current conversion gain (12 A/V). - 4. Calculate $C_C$ by placing a compensation zero at or before the dominant pole ( $f_p = \frac{1}{C_0 \times R_L \times 2\pi}$ ). $$C_{c} = \frac{R_{L} \times C_{o}}{R_{C}}$$ (20) 5. Optional C<sub>b</sub> can be used to cancel the zero from the ESR associated with C<sub>O</sub>. $$C_{b} = \frac{R_{ESR} \times C_{o}}{R_{C}}$$ (21) Product Folder Links: TPS65265 Type III compensation can be implemented with the addition of one capacitor, C1. This allows for slightly higher loop bandwidths and higher phase margins. If used, C1 is calculated from 式 22. $C_1 = \frac{1}{2\pi \times R_1 \times f_c}$ (22) 図 9-2. DC-DC Loop Compensation ### 9.2.3 Application Curves $T_A = 25$ °C, $V_{IN} = 12$ V, $V_{OUT1} = 1.2$ V, $V_{OUT2} = 1.5$ V, $V_{OUT3} = 1.8$ V $F_{SW} = 610$ kHz (unless otherwise noted) Product Folder Links: TPS65265 ## 9.3 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 4.5 V and 17 V. This input power supply must be well regulated. If the input supply is located more than a few inches from the TPS65265 converter additional bulk capacitance can be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of $47 \mu F$ is a typical choice. ### 9.4 Layout #### 9.4.1 Layout Guidelines Layout is a critical portion of good power supply design. See $\boxtimes$ 9-41 for a PCB layout example. The top contains the main power traces for PVIN, VOUT, and LX. Also on the top layer are connections for the remaining pins of the TPS65265 and a large top side area filled with ground. The top layer ground area must be connected to the bottom layer ground using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS65265 device to provide a thermal path from the exposed thermal pad land to ground. The bottom layer acts as ground plane connecting analog ground and power ground. For operation at full rated load, the top-side ground area together with the bottom side ground plane must provide adequate heat dissipating area. There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the PVIN pin must be bypassed to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric. Take care to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections. The PVIN pin must also be bypassed to ground using a low-ESR ceramic capacitor with X5R or X7R dielectric. Because the LX connection is the switching node, the output inductor must be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground must use the same power ground trace as the PVIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components must be grounded to the analog ground path. The FB and COMP pins are sensitive to noise so the resistors and capacitors must be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown. ## 9.4.2 Layout Example 図 9-41. PCB Layout Product Folder Links: TPS65265 ## 10 Device and Documentation Support ## 10.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.3 Trademarks TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 10.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS65265 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback www.ti.com 19-Dec-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS65265RHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65265 | Samples | | TPS65265RHBT | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65265 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE OPTION ADDENDUM** www.ti.com ## **PACKAGE MATERIALS INFORMATION** www.ti.com 19-Dec-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65265RHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS65265RHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 19-Dec-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65265RHBR | VQFN | RHB | 32 | 3000 | 346.0 | 346.0 | 33.0 | | TPS65265RHBT | VQFN | RHB | 32 | 250 | 182.0 | 182.0 | 20.0 | 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A # **VQFN - 1 mm max height** PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated