**TPS748A-Q1** JAJSN90A - DECEMBER 2022 - REVISED MAY 2023 # TPS748A-Q1 車載対応、プログラマブル・ソフトスタート 機能搭載、1.5A、低ドロッ プアウト・リニア・レギュレータ ### 1 特長 - 車載アプリケーション用に AEC-Q100 認定済み: - 温度グレード1:-40℃≤T<sub>A</sub>≤+125℃ - HBM ESD 分類レベル 2 - CDM ESD 分類レベル C4A - \_\_拡張接合部温度 (T」) 範囲: - -40°C ~ +150°C - 入力電圧範囲: - IN : $V_{IN} + V_{DO} \sim 6.0V$ - BIAS : V<sub>OUT</sub> + V<sub>DO(BIAS)</sub> ~ 6.0V - V<sub>OUT</sub> 範囲: 0.8V~3.6V - 低いドロップアウト:60mV (1.5A 時標準値、 $V_{BIAS} = 5V$ ) - パワー・グッド (PG) 出力により、電源電圧の監 視や、他の電源のためのシーケンシング信号の供 給が可能 - ライン、負荷、温度の各範囲にわたって 2% の精 - プログラム可能なソフトスタートにより、直線的 に電圧が立ち上がるようにスタートアップさせる ことが可能 - V<sub>BIAS</sub> により、優れた過渡応答の低 V<sub>IN</sub> 動作を実 - 任意の出力コンデンサ (≥ 2.2μF) で安定動作 - 小型の 3mm×3mm×1mm VSON-10 パッケージ で供給 ## 2 アプリケーション - テレマティクス制御ユニット - インフォテインメントおよびクラスタ - 画像処理レーダー ## 3 概要 TPS748A-Q1 低ドロップアウト (LDO) リニア・レギ ュレータは、広範なアプリケーション向けの使いやす く堅牢な電力管理ソリューションです。ソフトスター トをユーザーがプログラムできるので、スタートアッ プ時の容量性突入電流を低減して、入力電源のストレ スを最小限に抑えることができます。ソフトスタート は単調性で、多くの種類のプロセッサおよび特定用途 向け IC (ASIC) の電源供給に適しています。イネーブ ル入力とパワーグッド出力により、外部レギュレータ との間でシーケンシングを簡単に実行できます。この ような高い柔軟性により、FPGAや DSP、その他の 特殊なスタートアップ条件を持つアプリケーションの シーケンス制御条件を満たすソリューションを構成で きます。 高精度の基準電圧およびエラー・アンプは、負荷、ラ イン、温度、プロセスの全体にわたって 2% の精度を 維持します。本デバイスは、T<sub>J</sub> = -40℃~+150℃の範 囲において、2.2µF 以上の任意のタイプのコンデンサ により完全に安定動作します。TPS748A-Q1 は小型 の 3mm×3mm VSON-10 パッケージで供給されるた め、ソリューション全体を非常に小さいサイズで実現 できます。 #### パッケージ情報 | | V - V - 110 104 | | |------------|----------------------|------------------| | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ・サイズ<br>(2) | | TPS748A-Q1 | DRC (VSON、10) | 3.00mm × 3.00mm | - 利用可能なパッケージについては、このデータシートの末尾 にある注文情報を参照してください。 - パッケージ・サイズ (長さ×幅) は公称値であり、該当する場 合はピンも含まれます。 出力電圧ノイズ密度と周波数との関係 ## **Table of Contents** | 1 特長1 | 7.3 Feature Description | 12 | |--------------------------------------------------------|-----------------------------------------|----| | 2 アプリケーション1 | 7.4 Device Functional Modes | 16 | | 3 概要1 | 8 Application and Implementation | 17 | | 4 Revision History2 | 8.1 Application Information | 17 | | 5 Pin Configuration and Functions3 | 8.2 Typical Application | 21 | | 6 Specifications4 | | | | 6.1 Absolute Maximum Ratings4 | | | | 6.2 ESD Ratings4 | | | | 6.3 Recommended Operating Conditions4 | | | | 6.4 Thermal Information5 | | | | 6.5 Electrical Characteristics5 | 9.3 Trademarks | 25 | | 6.6 Typical Characteristics: I <sub>OUT</sub> = 50 mA7 | 9.4 静電気放電に関する注意事項 | 25 | | 7 Detailed Description12 | | 25 | | 7.1 Overview | 10 Mechanical, Packaging, and Orderable | | | Ç | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Cł | nanges from Revision * (December 2022) to Revision A (May 2023) | Pag | |----|-----------------------------------------------------------------|-----| | • | ドキュメントのステータスを「事前情報」から「量産データ」に変更 | | # **5 Pin Configuration and Functions** 図 5-1. DRC Package, 10-Pin VSON With Thermal Pad (Top View) 表 5-1. Pin Functions | PIN | | TYPE | DESCRIPTION | | |-------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | VSON | ITPE | DESCRIPTION | | | BIAS | 4 | I | Bias input voltage for the error amplifier, reference, and internal control circuits. Use a 1-μF or larger input capacitor for optimal performance. If IN is connected to BIAS, a 4.7-μF or larger capacitor must be used. | | | EN | 5 | I | Enable pin. Driving this pin high enables the regulator. Driving this pin low puts the regulator into shutdown mode. This pin must not be left unconnected. | | | FB | 8 | ı | Feedback pin. This pin is the feedback connection to the center tap of an external resistor divider network that sets the output voltage. This pin must not be left floating. | | | GND | 6 | _ | Ground | | | IN | 1, 2 | I | Input to the device. Use a 1-µF or larger input capacitor for optimal performance. | | | NC | N/A | _ | No connection. This pin can be left floating or connected to GND to allow better thermal contact to the top-side plane. | | | OUT | 9, 10 | 0 | Regulated output voltage. A small capacitor (total typical capacitance ≥ 2.2 µF, ceramic) is needed from this pin to ground to assure stability. | | | PG | 3 | 0 | Power-good pin. An open-drain, active-high output that indicates the status of $V_{OUT}$ . When $V_{OUT}$ exceeds the PG trip threshold, the PG pin goes into a high-impedance state. When $V_{OUT}$ is below this threshold the pin is driven to a low-impedance state. Connect a pullup resistor (10 k $\Omega$ to 1 M $\Omega$ ) from this pin to a supply of up to 6.0 V. The supply can be higher than the input voltage. Alternatively, the PG pin can be left unconnected if output monitoring is not necessary. | | | ss | 7 | _ | Soft-start pin. A capacitor connected on this pin to ground sets the start-up time. If this pin is left unconnected, the regulator output soft-start ramp time is typically 200 µs. | | | Thermal pad | | _ | Must be soldered to the ground plane for increased thermal performance. Internally connected to ground. | | ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating temperature range (unless otherwise noted)(1) | | 1 3 ( ) | N | IIN | MAX | UNIT | |-------------|-------------------------------------------------------|---------|------------|-----------------------|------| | | IN, BIAS | _ | 0.3 | 6.5 | | | | EN | - | 0.3 | 6.5 | | | | PG | - | 0.3 | 6.5 | | | Voltage | SS | _ | 0.3 | 6.5 | V | | | FB | _ | 0.3 | $V_{BIAS}$ | | | | OUT | - | 0.3 | V <sub>IN</sub> + 0.3 | | | | PG | | 0 | 1.5 | mA | | Current | OUT Internally | | nally lir | nited | | | Current | Output short-circuit duration | lr | Indefinite | | | | | Continuous total power dissipation, P <sub>DISS</sub> | See The | mal In | formation | | | Temperature | Junction, T <sub>J</sub> | _ | 40 | 150 | °C | | | Storage, T <sub>stg</sub> | _ | 55 | 150 | C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|---------------------------------------------------------|------------------------------------------------------------|-------|-------| | V Clastrostatia disebarga | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> Electrostatic discharge | | Charged device model (CDM), per AEC specification Q100-011 | ±500 | \ \ \ | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | • | 3 1 3 ( ) | MIN | NOM | MAX | UNIT | |-------------------|--------------------------------|--------------------------------------------------------------|---------------------------------------|-----|------| | V <sub>IN</sub> | Input supply voltage | $V_{OUT} + V_{DO}$<br>$(V_{IN})$ | VOUT + 0.3 | 6.0 | V | | V <sub>EN</sub> | Enable supply voltage | | V <sub>IN</sub> | 6.0 | V | | $V_{\text{BIAS}}$ | BIAS supply voltage | V <sub>OUT</sub> + V <sub>DO</sub><br>(VBIAS) <sup>(1)</sup> | V <sub>OUT</sub> + 1.6 <sup>(1)</sup> | 6.0 | V | | V <sub>OUT</sub> | Output voltage | 0.8 | | 3.3 | V | | I <sub>OUT</sub> | Output current | 0 | | 1.5 | Α | | C <sub>OUT</sub> | Output capacitor (3) | 10 | | | μF | | C <sub>IN</sub> | Input capacitor (1) (2) | 1 | | | μF | | C <sub>BIAS</sub> | Bias capacitor | 0.1 | 1 | | μF | | C <sub>SS</sub> | Soft-start capacitor | 1 | 10 | 100 | nF | | TJ | Operating junction temperature | -40 | | 150 | °C | - (1) $V_{BIAS}$ has a minimum voltage of 2.7 V or $V_{OUT} + V_{DO}$ ( $V_{BIAS}$ ), whichever is higher. - (2) If V<sub>IN</sub> and V<sub>BIAS</sub> are connected to the same supply, the recommended minimum capacitor for the supply is 4.7 μF. - 3) A maximum capacitor derating of 25% is considered for minimum capacitance ### **6.4 Thermal Information** | | | TPS748A-Q1 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRC (VSON) | UNIT | | | | 10 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 47.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 63.7 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 19.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 4.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 19.4 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.3 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. ### 6.5 Electrical Characteristics At $V_{EN}$ = 1.1 V, $V_{IN}$ = $V_{OUT}$ + 0.3 V, $C_{BIAS}$ = 0.1 $\mu$ F, $C_{IN}$ = $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 1 nF, $I_{OUT}$ = 50 mA, $V_{BIAS}$ = 5.0 V <sup>(4)</sup>, and $T_{J}$ = $-40^{\circ}$ C to 150°C, (unless otherwise noted); typical values are at $T_{J}$ = 25°C | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------|-------|-------|-----------------| | V <sub>IN</sub> | Input voltage range | | V <sub>OUT</sub> + V <sub>DO</sub> | | 6.0 | V | | V <sub>BIAS</sub> | BIAS pin voltage range | | 2.7 | | 6.0 | V | | V <sub>REF</sub> | Internal reference (Adj.) | T <sub>A</sub> = +25°C | 0.796 | 0.8 | 0.804 | V | | V <sub>BIAS(UVLO)</sub> | Rising bias supply UVLO | | 1.0 | 1.25 | 1.75 | V | | V <sub>BIAS(UVLO),</sub><br>HYST | Bias supply UVLO hysteresis | | 20 | 43 | 65 | mV | | A) / | Output voltage range | V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 1.5 A | V <sub>REF</sub> | | 3.6 | V | | $\Delta V_{OUT (\Delta VIN)}$ | Accuracy (1) (5) | 2.97 V ≤ V <sub>BIAS</sub> ≤ 5.5 V, 50 mA ≤ I <sub>OUT</sub> ≤ 1.5 A | -1.25 | ±0.5 | 1.25 | % | | ΔV <sub>OUT (ΔΙΟυΤ)</sub> | Line regulation | $V_{OUT(nom)} + 0.3 \le V_{IN} \le 5.5 \text{ V}$ | | 0.03 | | %/V | | V <sub>OUT</sub> | Load regulation | 50 mA ≤ I <sub>OUT</sub> ≤ 1.5 A | | 0.09 | | %/A | | V <sub>DO(IN)</sub> | V <sub>IN</sub> dropout voltage <sup>(2)</sup> | $I_{OUT} = 1.5 \text{ A}, V_{BIAS} - V_{OUT(nom)} \ge 3.25 \text{ V}^{(3)}$ | | 75 | 150 | mV | | V <sub>DO(BIAS)</sub> | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = V <sub>BIAS</sub> | | 1.14 | 1.35 | V | | I <sub>CL</sub> | Output current limit | V <sub>OUT</sub> = 80% × V <sub>OUT(nom)</sub> | 2.3 | , | 3.1 | Α | | I <sub>BIAS</sub> | BIAS pin current | I <sub>OUT</sub> = 50 mA | | 0.67 | 1.1 | mA | | I <sub>SHDN</sub> | Shutdown supply current (I <sub>GND</sub> ) | V <sub>EN</sub> ≤ 0.4 V, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.8 V | | 0.9 | 15 | μΑ | | I <sub>FB</sub> | Feedback pin current | | -0.22 | ±0.12 | 0.22 | μA | | | Power-supply rejection | 1 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.8 V | | 69 | | dB | | PSRR | (V <sub>IN</sub> to V <sub>OUT</sub> ) | 300 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.8 V | | 30 | | dB | | FORK | Power-supply rejection | 1 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.8 V | | 59 | | dB | | | (V <sub>BIAS</sub> to V <sub>OUT</sub> ) | 300 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.8 V | | 33 | | dB | | V <sub>n</sub> | Output noise voltage | BW = 100 Hz to 100 kHz, I <sub>OUT</sub> = 1.5 A, C <sub>SS</sub> = 1 nF | | 7 | | μVrms x<br>Vout | | t <sub>STR</sub> | Minimum startup time | R <sub>LOAD</sub> for I <sub>OUT</sub> = 1.0 A, C <sub>SS</sub> = open | | 170 | | μs | | I <sub>SS</sub> | Soft-start charging current | V <sub>SS</sub> = 0.4 V | | 7.5 | | μΑ | | t <sub>SS</sub> | Soft-start time | Css = 10 nF | | 1.2 | | ms | | V <sub>EN(hi)</sub> | Enable input high level | | 1.1 | | 5.5 | V | | V <sub>EN(lo)</sub> | Enable input low level | | 0 | | 0.4 | V | | V <sub>EN(hys)</sub> | Enable pin hysteresis | | | 55 | | mV | | V <sub>EN(dg)</sub> | Enable pin deglitch time | | | 17 | | μs | ### **6.5 Electrical Characteristics (continued)** At $V_{EN}$ = 1.1 V, $V_{IN}$ = $V_{OUT}$ + 0.3 V, $C_{BIAS}$ = 0.1 $\mu$ F, $C_{IN}$ = $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 1 nF, $I_{OUT}$ = 50 mA, $V_{BIAS}$ = 5.0 V <sup>(4)</sup>, and $T_{J}$ = $-40^{\circ}$ C to 150°C, (unless otherwise noted); typical values are at $T_{J}$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------|----------------------------------------------------------------------|-----|------|-------|-------------------| | I <sub>EN</sub> | Enable pin current | V <sub>EN</sub> = 5 V | | 0.1 | 0.3 | μA | | V <sub>IT</sub> | PG trip threshold | V <sub>OUT</sub> decreasing | 85 | 90 | 94 | %V <sub>OUT</sub> | | V <sub>HYS</sub> | PG trip hysteresis | | | 2.5 | | %V <sub>OUT</sub> | | V <sub>PG(lo)</sub> | PG output low voltage | I <sub>PG</sub> = 1 mA (sinking), V <sub>OUT</sub> < V <sub>IT</sub> | | | 0.125 | V | | I <sub>PG(lkg)</sub> | PG leakage current | V <sub>PG</sub> = 5.25 V, V <sub>OUT</sub> > V <sub>IT</sub> | | 0.01 | 0.1 | μA | | T <sub>J</sub> | Operating junction temperature | | -40 | | 125 | °C | | <b>T</b> | Thermal shutdown | Shutdown, temperature increasing | | 165 | | °C | | T <sub>SD</sub> | temperature | Reset, temperature decreasing | | 140 | | C | - (1) Adjustable devices tested at 0.8 V; resistor tolerance is not taken into account. - (2) Dropout is defined as the voltage from $V_{\text{IN}}$ to $V_{\text{OUT}}$ when $V_{\text{OUT}}$ is 3% below nominal. - (3) 3.25 V is a test condition of this device and can be adjusted by referring to Figure 12. - (4) $V_{BIAS} = V_{DO MAX(BIAS)} + V_{OUT}$ for $V_{OUT} \ge 3.4 \text{ V}$ - (5) The device is not tested under conditions where V<sub>IN</sub> > V<sub>OUT</sub> + 1.65 V and I<sub>OUT</sub> = 1.5 A, because the power dissipation is higher than the maximum rating of the package. Also, this accuracy specification does not apply on any application condition that exceeds the power dissipation limit of the package under test. Product Folder Links: TPS748A-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 6.6 Typical Characteristics: I<sub>OUT</sub> = 50 mA at $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(nom)} + 0.3 \text{ V}$ , $V_{BIAS} = 5 \text{ V}$ , $I_{OUT} = 50 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \text{ }\mu\text{F}$ , $C_{BIAS} = 4.7 \text{ }\mu\text{F}$ , and $C_{OUT} = 10 \text{ }\mu\text{F}$ (unless otherwise noted) $V_{OUT}$ = 0.8 V, $I_{OUT}$ = 1.5 A, $C_{BIAS}$ = 0.1 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{SS} = 10 \text{ nF}, V_{EN} = V_{BIAS} = 6 \text{ V}$ $V_{IN} = 1.1 \text{ V}, V_{OUT} = 0.8 \text{ V}, C_{BIAS} = 0.1 \mu\text{F}, C_{OUT} = 10 \mu\text{F},$ $C_{SS}$ = 10 nF, $V_{EN}$ = $V_{BIAS}$ = 6 V 10k Frequency (Hz) 100k #### 図 6-3. IN PSRR vs Frequency and $I_{OUT}$ for $V_{OUT} = 0.8 \text{ V}$ 250 mA 500 mA 100 10 10 $V_{IN}$ = 3.6 V, $V_{OUT}$ = 3.3 V, $C_{BIAS}$ = 0.1 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{SS} = 10 \text{ nF}, V_{EN} = V_{BIAS} = 6 \text{ V}$ 図 6-5. IN PSRR vs Frequency and $I_{OUT}$ for $V_{OUT}$ = 3.3 V $V_{IN}$ = 1.1 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ = 1.5 A, $C_{BIAS}$ = 0.1 $\mu F,$ $C_{OUT} = 10 \mu F$ , $V_{EN} = V_{BIAS} = 6 V$ ### 図 6-2. IN PSRR vs Frequency and C<sub>SS</sub> $V_{IN}$ = 2.1 V, $V_{OUT}$ = 1.8 V, $C_{BIAS}$ = 0.1 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 10 nF, $V_{EN}$ = $V_{BIAS}$ = 6 V #### 図 6-4. PSRR vs Frequency and $I_{OUT}$ for $V_{OUT} = 1.8 \text{ V}$ $V_{IN}$ = 1.1 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ = 1.5 A, $C_{BIAS}$ = 0.1 $\mu F,$ $C_{SS} = 10 \text{ nF}, V_{EN} = V_{BIAS} = 6 \text{ V}$ 図 6-6. IN PSRR vs Frequency and COUT at $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(nom)} + 0.3 V$ , $V_{BIAS} = 5 V$ , $I_{OUT} = 50 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{IN} = 1 \mu F$ , $C_{BIAS} = 4.7 \mu F$ , and $C_{OUT} = 10 \mu F$ (unless otherwise noted) $V_{IN}$ = 1.1 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ = 1.5 A, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 10 nF, $V_{EN}$ = 6 V $V_{EN}$ = $V_{BIAS}$ , $V_{IN}$ = 1.1 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ = 1.5 A, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 10 nF, $C_{BIAS}$ = 0.1 $\mu$ F Frequency (Hz) #### 図 6-9. Output Voltage Noise Density vs Frequency and V<sub>BIAS</sub> $6.0 \text{ V}, 6.40 \text{ }\mu\text{V}_{\text{RMS}}$ 図 6-11. IN-to-OUT Dropout Voltage vs I<sub>OUT</sub> and Temperature (T<sub>J</sub>) 図 6-12. BIAS-to-OUT Dropout Voltage vs I<sub>OUT</sub> and Temperature $V_{EN}$ = $V_{IN}$ = 1.1 V, $V_{OUT}$ = 0.8 V, $I_{OUT}$ = 1.5 A, $C_{IN}$ = 10 $\mu$ F, $C_{OUT} = 10 \mu F$ , $C_{SS} = 10 nF$ , $V_{BIAS} = 6 V$ ## ${\bf \boxtimes}$ 6-8. BIAS PSRR vs Frequency and I $_{\rm OUT}$ $V_{EN}$ = $V_{BIAS}$ , $V_{IN}$ = 1.1 V, $V_{OUT}$ = 0.8 V, $C_{IN}$ = 10 $\mu F$ , $C_{OUT}$ = 10 $\mu$ F, $C_{SS}$ = 10 nF, $C_{BIAS}$ = 0.1 $\mu$ F ### 図 6-10. Output Voltage Noise Density vs Frequency and IOUT $V_{IN} = 1.1 \text{ V}, V_{OUT} = 0.8 \text{ V}$ 0.001 0.0005 at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.3 V, $V_{BIAS}$ = 5 V, $I_{OUT}$ = 50 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 1 $\mu$ F, $C_{BIAS}$ = 4.7 $\mu$ F, and $C_{OUT}$ = 10 $\mu$ F (unless otherwise noted) at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.3 V, $V_{BIAS}$ = 5 V, $I_{OUT}$ = 50 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 1 $\mu$ F, $C_{BIAS}$ = 4.7 $\mu$ F, and $C_{OUT}$ = 10 $\mu$ F (unless otherwise noted) at $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.3 V, $V_{BIAS}$ = 5 V, $I_{OUT}$ = 50 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 1 $\mu$ F, $C_{BIAS}$ = 4.7 $\mu$ F, and $C_{OUT}$ = 10 $\mu$ F (unless otherwise noted) ### 7 Detailed Description ### 7.1 Overview The TPS748A-Q1 is a low-input, low-output (LILO), low-quiescent-current linear regulator optimized to support excellent transient performance. This regulator uses a low-current bias rail to power all internal control circuitry, allowing the n-type field effect transistor (NMOS) pass transistor to regulate very-low input and output voltages. Using an NMOS pass transistor offers several critical advantages for many applications. Unlike a p-channel metal-oxide-semiconductor field effect transistor (PMOS) topology device, the output capacitor has little effect on loop stability. This architecture allows the TPS748A-Q1 to be stable with any ceramic capacitor 10 $\mu$ F or greater. Transient response is also superior to PMOS topologies, particularly for low $V_{IN}$ applications. The TPS748A-Q1 features a programmable, voltage-controlled, soft-start circuit that provides a smooth, monotonic start-up and limits start-up inrush currents that can be caused by large capacitive loads. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low $V_{\text{IN}}$ and $V_{\text{OUT}}$ capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often required by processor-intensive systems. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Enable and Shutdown The enable (EN) pin is active high and compatible with standard digital-signaling levels. Setting $V_{EN}$ below 0.4 V turns the regulator off, and setting $V_{EN}$ above 1.1 V turns the regulator on. Unlike many regulators, the enable circuitry has hysteresis and deglitching for use with relatively slowly ramping analog signals. This configuration allows the device to be enabled by connecting the output of another supply to the EN pin. The enable circuitry typically has 70 mV of hysteresis and a deglitch circuit to help avoid on-off cycling as a result of small glitches in the $V_{EN}$ signal. The enable threshold is typically 0.75 V and varies with temperature and process variations. Temperature variation is approximately $-1.2 \text{ mV/}^{\circ}\text{C}$ ; process variation accounts for most of the remaining variation to the 0.4-V and 1.1-V limits. If precise turn-on timing is required, a fast rise-time signal must be used. If not used, EN can be connected to BIAS. Place the connection as close as possible to the bias capacitor. ### 7.3.2 Active Discharge The TPS748A-Q1 has an internal active pulldown circuits on the OUT pin. Each active discharge function uses an internal metal-oxide-semiconductor field-effect transistor (MOSFET) that connects a resistor (R<sub>PULLDOWN</sub>) to ground when the low-dropout resistor (LDO) is disabled in order to actively discharge the output voltage. The active discharge circuit is activated when the device is disabled by driving EN to logic low, when the voltage at IN or BIAS is below the UVLO threshold, or when the regulator is in thermal shutdown. The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the pulldown resistor. The first active pulldown circuit connects the output to GND through a $600-\Omega$ resistor when the device is disabled. The second circuit connects FB to GND through a $120-\Omega$ resistor when the device is disabled. This resistor discharges the FB pin. $\pm$ 1 calculates the output capacitor discharge time constant when OUT is shorted to FB, or when the output voltage is set to 0.65 V. $$\tau_{OUT} = (600 \parallel 120 \times R_L / (600 \parallel 120 + R_L) \times C_{OUT}$$ (1) If the LDO is set to an output voltage greater than 0.65 V, a resistor divider network is in place and minimizes the FB pin pulldown. $\pm$ 2 and $\pm$ 3 calculate the time constants set by these discharge resistors. $$R_{DISCHARGE} = (120 \parallel R_2) + R_1 \tag{2}$$ $$T_{OUT} = R_{DISCHARGE} \times R_L / (R_{DISCHARGE} + R_L) \times C_{OUT}$$ (3) Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input and can cause damage to the device. Limit reverse current to no more than 5% of the device-rated current. #### 7.3.3 Power-Good Output (PG) The PG signal provides an easy solution to meet demanding sequencing requirements because PG signals when the output nears the nominal value. PG can be used to signal other devices in a system when the output voltage is near, at, or above the set output voltage $(V_{OUT(nom)})$ . $\boxed{2}$ 7-1 shows a simplified schematic. The PG signal is an open-drain digital output that requires a pullup resistor to a voltage source and is active high. The PG circuit sets the PG pin into a high-impedance state to indicate that the power is good. Using a large feed-forward capacitor ( $C_{FF}$ ) delays the output voltage and, because the PG circuit monitors the FB pin, the PG signal can indicate a false positive. 図 7-1. Simplified PG Circuit #### 7.3.4 Internal Current Limit The device has an internal current-limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current when the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. Product Folder Links: TPS748A-Q1 For this device, V<sub>FOLDBACK</sub> is approximately 60% × V<sub>OUT(nom)</sub>. The output voltage is not regulated when the device is in current limit. When a current-limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in a brick-wall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. When the device sufficiently cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note. $\boxtimes$ 7-2 shows a diagram of the foldback current limit. 図 7-2. Foldback Current Limit #### 7.3.5 Thermal Shutdown Protection (T<sub>SD</sub>) The internal thermal shutdown protection circuit disables the output when the thermal junction temperature $(T_J)$ of the pass transistor rises to the thermal shutdown temperature threshold, $T_{SD(shutdown)}$ (typical). The thermal shutdown circuit hysteresis makes sure that the LDO resets (turns on) when the temperature falls to $T_{SD(reset)}$ (typical). The thermal time constant of the semiconductor die is fairly short; thus, the device can cycle on and off when thermal shutdown is reached until the power dissipation is reduced. Power dissipation during start up can be high from large $V_{\text{IN}} - V_{\text{OUT}}$ voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start up completes. For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the regulator into thermal shutdown, or above the maximum recommended junction temperature, reduces long-term reliability. #### 7.4 Device Functional Modes 表 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values. 表 7-1. Device Functional Mode Comparison | OPERATING MODE | PARAMETER | | | | | | | |--------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------|---------------------------------------|------------------------------------|--------------------------------------------------|--|--| | OPERATING WIDDE | V <sub>IN</sub> | V <sub>BIAS</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | TJ | | | | Normal mode | $V_{IN} \ge V_{OUT (nom)} + V_{DO(IN)}$ and $V_{IN} \ge V_{IN(min)}$ | $V_{BIAS} \ge V_{OUT} + V_{DO(BIAS)}$ | $V_{EN} \ge V_{HI(EN)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for<br>shutdown | | | | | | $V_{BIAS} < V_{OUT} + V_{DO(BIAS)}$ | $V_{EN} > V_{HI(EN)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for<br>shutdown | | | | Disabled mode (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO(IN)</sub> | V <sub>BIAS</sub> < V <sub>BIAS</sub> (UVLO) | V <sub>EN</sub> < V <sub>LO(EN)</sub> | _ | $T_J \ge T_{SD}$ for shutdown | | | ### 7.4.1 Normal Operation The device regulates to the nominal output voltage when the following conditions are met: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO(IN)</sub>) - The bias voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO(BIAS)</sub>) - The output current is less than the current limit $(I_{OUT} < I_{CL})$ - The device junction temperature is less than the thermal shutdown temperature ( $T_J < T_{SD(shutdown)}$ ) - The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold ### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. Similarly, if the bias voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode as well. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and functions as a switch. Line or load transients in dropout can result in large output voltage deviations. When the device is in a steady dropout state, defined as when the device is in dropout ( $V_{IN} < V_{OUT} + V_{DO(IN)}$ or $V_{BIAS} < V_{OUT} + V_{DO(BIAS)}$ directly after being in normal regulation state, but not during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO(IN)}$ ), the output voltage can overshoot for a short time when the device pulls the pass transistor back into the linear region. ### 7.4.3 Disabled The output of the device can be shutdown by forcing the voltage of the enable pin to less than $V_{IL(EN)}$ (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground. The device is disabled under the following conditions: - The input or bias voltages are below the respective minimum specifications - The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold - The device junction temperature is greater than the thermal shutdown temperature ### 8 Application and Implementation Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information The TPS748A-Q1 is a low-input, low-output (LILO), low-dropout regulator (LDO) that features soft-start capability. This regulator uses a low-current bias input to power all internal control circuitry, allowing the NMOS pass transistor to regulate very low input and output voltages. Using an NMOS pass transistor offers several critical advantages for many applications. Unlike a PMOS topology device, the output capacitor has little effect on loop stability. This architecture allows stability with ceramic capacitors of 10 $\mu$ F or greater. Transient response is also superior to PMOS topologies, particularly for low $V_{IN}$ applications. A programmable voltage-controlled, soft-start circuit provides a smooth, monotonic start-up and limits start-up inrush currents that can be caused by large capacitive loads. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low $V_{IN}$ and $V_{OUT}$ capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often required by processor-intensive systems. ### 8.1.1 Input, Output, and Bias Capacitor Requirements The device is designed to be stable for ceramic capacitor of values $\geq$ 10 $\mu$ F. The device is also stable with multiple capacitors in parallel, which can be of any type or value. The capacitance required on the IN and BIAS pins strongly depends on the input supply source impedance. To counteract any inductance in the input, the minimum recommended capacitor for $V_{IN}$ is 1 $\mu F$ and the minimum recommended capacitor for $V_{BIAS}$ is 0.1 $\mu F$ . If $V_{IN}$ and $V_{BIAS}$ are connected to the same supply, the recommended minimum capacitor for $V_{BIAS}$ is 4.7 $\mu F$ . Use good quality, low equivalent series resistance (ESR) and equivalent series inductance (ESL) capacitors on the input; ceramic X5R and X7R capacitors are preferred. Place these capacitors as close the pins as possible for optimum performance. Low ESR and ESL capacitors improve high-frequency PSRR. ### 8.1.2 Dropout Voltage The TPS748A-Q1 offers very low dropout performance, making the device designed for high-current, low $V_{IN}$ and low $V_{OUT}$ applications. The low dropout allows the device to be used in place of a dc/dc converter and still achieve good efficiency. $\pm 4$ provides a quick estimate of the efficiency. Efficiency $$\approx \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\left(V_{\text{IN}} \times (I_{\text{IN}} + I_{\text{Q}})\right)} \approx \frac{V_{\text{OUT}}}{V_{\text{IN}}} \text{ at } I_{\text{OUT}} >> I_{\text{Q}}$$ (4) This efficiency provides designers with the power architecture for applications to achieve the smallest, simplest, and lowest cost solutions. For this architecture, there are two different specifications for dropout voltage. The first specification (see $\boxtimes$ 6-11 ) is referred to as $V_{IN}$ dropout and is used when an external bias voltage is applied to achieve low dropout. This specification assumes that $V_{BIAS}$ is at least 2.8 V above $V_{OUT}$ , which is the case for $V_{BIAS}$ when powered by a 5.0-V rail with 5% tolerance and with $V_{OUT}$ = 1.5 V. If $V_{BIAS}$ is higher than $V_{OUT}$ + 2.8 V, the $V_{IN}$ dropout is less than specified. 注 2.8 V is a test condition of this device and can be adjusted by referring to the *Electrical Characteristics* table. The second specification (illustrated in $\boxtimes$ 6-12 ) is referred to as $V_{BIAS}$ dropout and applies to applications where IN and BIAS are tied together. This option allows the device to be used in applications where an auxiliary bias voltage is not available or low dropout is not required. Dropout is limited by BIAS in these applications because $V_{BIAS}$ provides the gate drive to the pass transistor; therefore, $V_{BIAS}$ must be 1.9 V above $V_{OUT}$ . Because of this usage, having IN and BIAS tied together become a highly inefficient solution that can consume large amounts of power. Pay attention not to exceed the power rating of the device package. ### 8.1.3 Output Noise The TPS748A-Q1 provides low output noise when a soft-start capacitor is used. When the device reaches the end of the soft-start cycle, the soft-start capacitor serves as a filter for the internal reference. By using a 10-nF, soft-start capacitor, the output noise is reduced by half and is typically 7.1 $\mu$ V<sub>RMS</sub> for a 0.8-V output (10 Hz to 100 kHz). Increasing C<sub>SS</sub> has no effect on noise. Because most of the output noise is generated by the internal reference, the noise is a function of the set output voltage. $\pm$ 5 gives the RMS noise with a 10-nF, soft-start capacitor: $$V_{N}(\mu V_{RMS}) = 7.1 \cdot \left(\frac{\mu V_{RMS}}{V}\right) \cdot V_{OUT}(V)$$ (5) The low output noise makes this LDO a good choice for powering transceivers, phase-locked loops (PLLs), or other noise-sensitive circuitry. #### 8.1.4 Estimating Junction Temperature By using the thermal metrics $\Psi_{JT}$ and $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in $\pm$ 6). For backwards compatibility, an older $\theta_{JC(top)}$ parameter is listed as well. $$\Psi_{JT}: \quad T_{J} = T_{T} + \Psi_{JT} \bullet P_{D}$$ $$\Psi_{JB}: \quad T_{J} = T_{B} + \Psi_{JB} \bullet P_{D}$$ (6) #### where: - P<sub>D</sub> is the power dissipation - T<sub>T</sub> is the temperature at the center-top of the package - T<sub>B</sub> is the PCB temperature measured 1 mm away from the package on the PCB surface 注 Both $T_T$ and $T_B$ can be measured on actual application boards using a thermo-gun (an infrared thermometer). For more information about measuring $T_T$ and $T_B$ , see the *Using New Thermal Metrics* application note, available for download at www.ti.com. For a more detailed discussion of why TI does not recommend using $\theta_{JC(top)}$ to determine thermal characteristics, see the *Using New Thermal Metrics* application note, available for download at www.ti.com. For further information, see the *Semiconductor and IC Package Thermal Metrics* application note, also available on the TI website. #### 8.1.5 Soft Start, Sequencing, and Inrush Current Soft-start refers to the ramp-up characteristic of the output voltage during LDO turn-on after EN and UVLO achieve threshold voltage. The soft start current is fixed for fixed output voltage versions. Although the device does not have any sequencing requirement, following the sequencing order of BIAS, IN, and EN makes sure that the soft start starts from zero. ☑ 8-1 shows an example of the device behavior when the EN pin is enabled prior to having either power supply up. Under this condition, the output jumps from 0 V to approximately 0.3 V almost instantly when the IN voltage is sufficient to power the circuit. 図 8-1. Sequencing and Soft-Start Behavior for $V_{OUT} = 1 \text{ V}$ Inrush current is defined as the current into the LDO at the IN pin during start-up. Inrush current then consists primarily of the sum of load current and the current used to charge the output capacitor. This current is difficult to Product Folder Links: TPS748A-Q1 measure because the input capacitor must be removed, which is not recommended. However, 式 7 can estimate this soft-start current: $$I_{OUT(t)} = \left(\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right) + \left(\frac{V_{OUT}(t)}{R_{LOAD}}\right)$$ (7) #### where: - V<sub>OUT</sub>(t) is the instantaneous output voltage of the turn-on ramp - $dV_{OUT}(t)$ / dt is the slope of the $V_{OUT}$ ramp - R<sub>LOAD</sub> is the resistive load impedance ### 8.1.6 Power-Good Operation For proper operation of the power-good circuit, the pullup resistor value must be between 10 k $\Omega$ and 100 k $\Omega$ . The lower limit of 10 k $\Omega$ results from the maximum pulldown strength of the power-good transistor, and the upper limit of 100 k $\Omega$ results from the maximum leakage current at the power-good node. If the pullup resistor is outside of this range, then the power-good signal can possibly not read a valid digital logic level. The state of PG is only valid when the device operates above the minimum supply voltage. During short UVLO events and at light loads, power-good does not assert because the output voltage is sustained by the output capacitance. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 8.2 Typical Application This section discusses the implementation of the TPS748A-Q1 to regulate a 1-A load requiring good PSRR at high frequency with low noise. ☑ 8-2 provides a schematic for this typical application circuit. 図 8-2. Typical ADJ Voltage Application ### 8.2.1 Design Requirements For this design example, use the parameters listed in 表 8-1 as the input parameters. | & o i. Design i diameters | | | | | | |-----------------------------|------------------------------------------------------------------|--|--|--|--| | PARAMETER | DESIGN REQUIREMENT | | | | | | Input voltage | 2.1 V, ±3%, provided by the dc/dc converter switching at 500 kHz | | | | | | Bias voltage | 5.0 V | | | | | | Output voltage | 1.8 V, ±1% | | | | | | Output current | 1.0 A (maximum), 10 mA (minimum) | | | | | | RMS noise, 10 Hz to 100 kHz | < 10 μV <sub>RMS</sub> | | | | | | PSRR at 500 kHz | > 40 dB | | | | | | Start-up time | < 25 ms | | | | | 表 8-1. Design Parameters ### 8.2.2 Detailed Design Procedure At 1.0 A and 1.8 $V_{OUT}$ , the dropout of the TPS748A-Q1 has a 105-mV maximum dropout over temperature; thus, a 300-mV headroom is sufficient for operation over both input and output voltage accuracy. At full load and high temperature on some devices, the TPS748A can enter dropout if both the input and output supply are beyond the edges of the respective accuracy specification. To satisfy the required start-up time and still maintain low noise performance, a 10-nF $C_{SS}$ is selected. $\stackrel{1}{\rightrightarrows}$ 8 calculates this value. $$t_{SS} = (V_{SS} \times C_{SS}) / I_{SS}$$ (8) At the 1.0-A maximum load, the internal power dissipation is 0.3 W and corresponds to a 13.3°C junction temperature rise for the DRC package on a standard JEDEC board. With an 55°C maximum ambient temperature, the junction temperature is at 68.3°C. #### 8.2.3 Application Curve 図 8-3. PSRR vs Frequency for V<sub>OUT</sub> = 1.8 V ### 8.3 Power Supply Recommendations The TPS748A-Q1 is designed to operate from an input voltage up to 6.0 V, provided the bias rail is at least 1.3 V higher than the input supply and dropout requirements are met. The bias rail and the input supply must both provide adequate headroom and current for the device to operate normally. Connect a low output impedance power supply directly to the IN pin. This supply must have at least 1 $\mu$ F of capacitance near the IN pin for optimal performance. A supply with similar requirements must also be connected directly to the BIAS rail with a separate 0.1 $\mu$ F or larger capacitor. If the IN pin is tied to the BIAS pin, a minimum 4.7- $\mu$ F capacitor is required for performance. To increase the overall PSRR of the solution at higher frequencies, use a pi-filter or ferrite bead before the input capacitor. ### 8.4 Layout #### 8.4.1 Layout Guidelines An optimal layout can greatly improve transient performance, PSRR, and noise. To minimize the voltage drop on the input of the device during load transients, the capacitance on IN and BIAS must be connected as close as possible to the device. This capacitance also minimizes the effects of parasitic inductance and resistance of the input source and can, therefore, improve stability. To achieve optimal transient performance and accuracy, the top side of $R_1$ in $\boxtimes$ 8-2 must be connected as close as possible to the load. If BIAS is connected to IN, connect BIAS as close to the sense point of the input supply as possible. This connection minimizes the voltage drop on BIAS during transient conditions and can improve the turn-on response. Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the thermal pad is critical to avoiding thermal shutdown and ensuring reliable operation. Power dissipation of the device can be calculated using $\pm 9$ and depends on input voltage and load conditions. $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (9) Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation. On the VSON (DRC) package, the primary conduction path for heat is through the exposed pad to the printed circuit board (PCB). The pad can be connected to ground or left floating; however, the thermal pad must be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. The maximum junction-to-ambient thermal resistance can be calculated using 式 10 and depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device. $$R_{\theta JA} = \frac{(+125^{\circ}C - T_{A})}{P_{D}}$$ (10) The minimum amount of PCB copper area needed for appropriate heat sinking (which can be estimated using $\boxtimes$ 8-4) is determined by knowing the maximum $R_{\theta,JA}$ . The $R_{\theta JA}$ value at board size of 9 in $^2$ (that is, 3 in $\times$ 3 in) is a JEDEC standard. ### 図 8-4. R<sub>θJA</sub> vs Board Size $\boxtimes$ 8-4 shows the variation of R<sub> $\theta$ JA</sub> as a function of ground plane copper area in the board. This figure is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and is not intended to be used to estimate actual thermal performance in real application environments. 注 When the device is mounted on an application PCB, use $\Psi_{JT}$ and $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section. ## 8.4.2 Layout Example 图 8-5. Example Layout ### 9 Device and Documentation Support ### 9.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 9.2 サポート・リソース TI E2E™ サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 9.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 3-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TPS74801AQWDRCRQ1 | ACTIVE | VSON | DRC | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | 74801A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS748A-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 3-Feb-2024 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # PACKAGE MATERIALS INFORMATION www.ti.com 10-Jan-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS74801AQWDRCRQ1 | VSON | DRC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | PACKAGE MATERIALS INFORMATION www.ti.com 10-Jan-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS74801AQWDRCRQ1 | VSON | DRC | 10 | 3000 | 360.0 | 360.0 | 36.0 | ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated