















TPS7A78

JAJSH18A -MARCH 2019-REVISED SEPTEMBER 2019

# TPS7A78 120mA スマート AC/DC リニア電圧レギュレータ

## 1 特長

- 18V<sub>AC RMS</sub> 以上の非絶縁型電源ソリューション
  - 最高 75% の効率
  - スタンバイ時消費電力:15mW (標準値)
  - リニア・ソリューションの 1/4 のサイズのライン電圧 降下コンデンサ
- 固定出力電圧で提供
  - 1.3V ~ 5V (50mV 刻み)
- 電源障害検出
- パワー・グッド表示
- 精度:1%(標準値)
- パッケージ
  - 5mm x 6.5mm ∅ HTSSOP-14 (PWP)

## 2 アプリケーション

- キー・パネル
- ガレージのドア・システム
- 小型家電製品
- 電気メータ
- 煙感知器と熱感知器
- サーモスタット

#### ハーフブリッジ構成の標準的な回路図



## 3 概要

TPS7A78 は、使いやすい非磁気的 AC/DC 変換方式により、電源の総合効率とスタンバイ時電力を改善します。 TPS7A78 は、コンデンサ電圧降下アーキテクチャを使用して AC 電源電圧を降圧してから、整流された電圧をアクティブにクランプします。次に、この整流された電圧をアプリケーション固有の動作電圧まで下げてレギュレートします。本デバイスの独自のアーキテクチャを使用すると、スタンバイ時の電力をわずか数十ミリワットに低減できます。 TPS7A78 のスイッチト・キャパシタ段は、整流された入力電圧を 4 分の 1 に降圧し出力電流を入力電流の 4 倍に増やすことで、電力損失を減らします。これは、 $P_{IN}\cong P_{OUT}$  および  $V_{IN}\cong V_{OUT}\times 4$ で与えられます。従来型のコンデンサ電圧降下 (キャップドロップ) 段と比較して、この降圧方式では入力電流が減少するため、必要なコンデンサの値を最小化できます。

TPS7A78 は外付け磁気部品を必要としないため、磁気に対する耐タンパー性を備えた電源を必要とする電力メータ用途に適しています。この特長により、磁気シールドのコストを最小化しながら IEC 61000-4-8 に簡単に準拠できます。

## 製品情報<sup>(1)</sup>

| 型番      | パッケージ       | 本体サイズ(公称)       |
|---------|-------------|-----------------|
| TPS7A78 | HTSSOP (14) | 5.00mm × 6.50mm |

(1) 利用可能なすべてのパッケージについては、このデータシートの末尾にある注文情報を参照してください。

#### フルブリッジ構成の標準的な回路図





# 目次

| 24<br>30 |
|----------|
| 30       |
|          |
| 30       |
|          |
| 30       |
| 30       |
| 31       |
| 31       |
| 31       |
| 31       |
| 31       |
| 31       |
| 32       |
| 32       |
| 32       |
|          |
|          |

# 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| 20 | <b>019</b> 年3月発行のものから更新     | Page |  |
|----|-----------------------------|------|--|
| •  | デバイスのステータスを APL から量産データに 変更 |      |  |



## 5 概要(続き)

また、TPS7A78 は、電源障害に対して早期アラートを発行し電源が完全に失われる前にシャットダウンできるユーザ・プログラマブルな電源障害検出スレッショルドも備えています。マイクロコントローラのシーケンシングまたはリセット用にパワー・グッド・インジケータ (PG) も備えています。

TPS7A78 は、14 ピンの HTSSOP (PWP) パッケージで供給されます。



# 6 Pin Configuration and Functions



#### **Pin Functions**

|     | PIN     | TVDE   | DECORPORTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME    | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1   | SC1-    | _      | Negative terminal of the switched-capacitor, voltage-reduction stage pin. Connect a minimum 1- $\mu$ F, X5R (or better) dielectric, 16-V-rated capacitor between this pin and the SC1+ pin. Place the capacitor as close to the device as possible; see the <i>Recommended Operating Conditions</i> table for details.                                                                                                                                                           |
| 2   | SC1+    | _      | Positive terminal of the switched-capacitor, voltage-reduction stage pin. Connect a minimum 1- $\mu$ F, X5R (or better) dielectric, 16-V-rated capacitor between this pin and the SC1– pin. Place the capacitor as close to the device as possible; see the <i>Recommended Operating Conditions</i> table for details.                                                                                                                                                           |
| 3   | SCIN    | _      | Rectified DC-voltage pin. Place the capacitor as close to the device as possible; see the <i>Device Functional Modes</i> section for the dual-input power-supply capability and the <i>Calculating the Bulk Capacitor</i> section for the proper capacitor calculation.                                                                                                                                                                                                          |
| 4   | PFD     | Input  | Power-failure detect pin. An analog voltage input compares the reference voltage to a resistor-divided V <sub>SCIN</sub> voltage to detect a V <sub>AC</sub> power-failure; see the <i>Recommended Operating Conditions</i> table and the <i>Calculating the PFD Pin Resistor Dividers for Power-Fail Detection</i> section for details.                                                                                                                                         |
| 5   | AC+     | Power  | AC-supply line or neutral input to the device after the capacitive-drop (cap-drop) capacitor and surge resistor. Either this pin or the AC- pin must have the cap-drop capacitor and surge resistor in series with the line. See the <i>Full-Bridge (FB) and Half-Bridge (HB) Configurations</i> section for details.                                                                                                                                                            |
| 6   | GND     | Ground | Ground pin. All device ground pins must be referenced to the same ground. Connect this pin to the thermal pad at the bottom of the device; see the <i>Layout</i> section for details.                                                                                                                                                                                                                                                                                            |
| 7   | AC-     | Power  | AC-supply line or neutral input to the device pin after the cap-drop capacitor and surge resistor. Either this pin or the AC+ pin must have the cap-drop capacitor and surge resistor in series with the line. See the <i>Full-Bridge (FB)</i> and <i>Half-Bridge (HB)</i> Configurations section for details.                                                                                                                                                                   |
| 8   | LDO_OUT | Output | Regulated DC output pin. Connect a minimum 0.68-µF, X5R (or better) dielectric capacitor between this pin and the device GND pins. Place the capacitor as close to the device as possible; see the <i>Recommended Operating Conditions</i> table for the maximum capacitor value.                                                                                                                                                                                                |
| 9   | LDO_IN  | _      | Charge-pump output pin. Connect a minimum 0.68-µF, X5R (or better) dielectric capacitor between this pin and the device GND pins. This pin is internally driven and must not be driven externally. For optimal performance, connect a capacitor that is 10x the value of C <sub>LDO_OUT</sub> placed as close to the device as possible. See the <i>Recommended Operating Conditions</i> table for the maximum capacitor value.                                                  |
| 10  | PF      | Output | Power-fail indicator pin. An open-drain indicator signal indicates if the $V_{AC}$ supply has failed. Pullup this pin through an external resistor to $V_{LDO\_IN}$ or to a DC-rail that shares the same GND as the device. The PF pin goes low when $V_{PFD}$ is less than the $V_{IT(PFD,FALLING)}$ threshold, as specified in the <i>Electrical Characteristics</i> table. See the <i>Recommended Operating Conditions</i> table for proper selection of the pullup resistor. |



#### Pin Functions (continued)

| PIN                                                                                                                                                                       |               | TVDE                                                                                                                                                                                                                                                                                                                     | DECEDIPTION                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO.                                                                                                                                                                       | NO. NAME TYPE |                                                                                                                                                                                                                                                                                                                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 11                                                                                                                                                                        | PG            | Output                                                                                                                                                                                                                                                                                                                   | Power-good indication pin. An open-drain indicator signal indicates if the $V_{LDO\_OUT}$ surpassed the $V_{IT(PG,RISING)}$ threshold, as specified in the <i>Electrical Characteristics</i> table. Pullup this pin through an external resistor to $V_{LDO\_OUT}$ or to a DC rail that shares the same GND as the device. See the <i>Recommended Operating Conditions</i> table for proper selection of the pullup resistor. |  |  |
| Ground Ground Ground bins must be referenced to the same ground. Connect this pir the thermal pad at the bottom of the device; see the <i>Layout</i> section for details. |               | Ground pin. All device ground pins must be referenced to the same ground. Connect this pin to the thermal pad at the bottom of the device; see the <i>Layout</i> section for details.                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| μF, X5R (or a better) dielectric, 10-V-rated capacitor between this pin and                                                                                               |               | Positive terminal of the switched-capacitor, voltage-reduction stage pin. Connect a minimum 1- $\mu$ F, X5R (or a better) dielectric, 10-V-rated capacitor between this pin and the SC2– pin. Place the capacitor as close to the device as possible; see the <i>Recommended Operating Conditions</i> table for details. |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 14 SC2-                                                                                                                                                                   |               | _                                                                                                                                                                                                                                                                                                                        | Negative terminal of the switched-capacitor, voltage-reduction stage pin. Connect a minimum 1- $\mu$ F, X5R (or a better) dielectric, 10-V-rated capacitor between this pin and the SC2+ pin. Place the capacitor as close to the device as possible; see the <i>Recommended Operating Conditions</i> table for details.                                                                                                      |  |  |
| Thermal pad                                                                                                                                                               |               | _                                                                                                                                                                                                                                                                                                                        | Exposed pad of the package. Connect this pad to device ground pins. Connect the thermal pad to a large-area ground plane for best thermal performance.                                                                                                                                                                                                                                                                        |  |  |

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|             |                                                                  | MIN                | MAX | UNIT |
|-------------|------------------------------------------------------------------|--------------------|-----|------|
|             | AC+, AC- (V <sub>AC</sub> supply mode only)                      | -1.5               | 30  |      |
|             | SCIN (V <sub>AC</sub> supply mode only, internally driven)       | -1.5               | 30  |      |
| Valtaria    | SCIN (DC supply mode only, voltage directly applied on SCIN pin) | - 0.3              | 24  | V    |
| Voltage     | LDO_OUT                                                          | - 0.3              | 5.5 | V    |
|             | PF, PG                                                           | - 0.3              | 6   |      |
|             | PFD                                                              | -0.3               | 3   |      |
|             | LDO_OUT pin reverse current <sup>(3)</sup>                       |                    | 6   |      |
| Current     | Maximum output                                                   | Internally limited |     | mA   |
|             | I <sub>PF</sub> , I <sub>PG</sub>                                |                    | 5   |      |
| Temperature | Storage, T <sub>STG</sub>                                        | - 65               | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>           | ±2000 | \    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> All voltages are with respect to the device GND pins (not Earth GND); see the Full Bridge (FB) and Half Bridge (HB) Configurations section for details.

<sup>(3)</sup> Exceeding the maximum reverse current into the LDO\_OUT pin can cause damage to the device; see the Reverse Current section for details.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                                 |                                                                                                       | MIN               | NOM | MAX                | UNIT              |
|---------------------------------|-------------------------------------------------------------------------------------------------------|-------------------|-----|--------------------|-------------------|
| V <sub>AC</sub> <sup>(2)</sup>  | Connected via C <sub>S</sub> <sup>(3)</sup> and R <sub>S</sub> <sup>(3)(4)</sup> on either AC+ or AC- | 18 <sup>(5)</sup> |     |                    | V <sub>RMS</sub>  |
| f <sub>AC</sub>                 | Line frequency                                                                                        |                   | 50  | 20,000             | Hz                |
| I <sub>SURGE</sub>              | Peak transient current into or out of either the AC+ or AC− pins (during hot plug for ≤ 100 µs)       |                   |     | 2.5                | Α                 |
| I <sub>SHUNT</sub>              | AC current during shunt event on either AC+ or AC- pins                                               |                   |     | 200                | mA <sub>RMS</sub> |
| V <sub>SCIN</sub>               | DC supply mode, voltage applied to the SCIN pin for devices with $V_{LDO\_OUT} \le 3.4 \text{ V}$     | 17 <sup>(6)</sup> |     | 23                 | V                 |
| C <sub>SCIN</sub>               | Bulk capacitor for V <sub>AC</sub> supply mode                                                        | 22                |     |                    |                   |
| C <sub>SCIN</sub>               | Bulk capacitor for DC-supply mode                                                                     | 1.0               |     |                    | μF                |
| C <sub>SC1</sub>                | Switched-capacitor stage 1                                                                            | 1                 |     | 4.7 <sup>(7)</sup> | μF                |
| C <sub>SC2</sub>                | Switched-capacitor stage 2                                                                            | 1                 |     | 4.7 <sup>(7)</sup> | μF                |
| C <sub>LDO_IN</sub>             | LDO_IN capacitor                                                                                      | 0.68              | 10  | 1000               | μF                |
| C <sub>LDO_OUT</sub>            | LDO_OUT capacitor                                                                                     | 0.68              | 1   | 100                | μF                |
| R <sub>1</sub>                  | PFD top resistor divider                                                                              | 0                 |     | 200                | kΩ                |
| R <sub>3</sub> & R <sub>4</sub> | Power-good and power-fail pullup resistors                                                            | 10                |     | 100                | kΩ                |
| I <sub>OUT</sub>                | Output current                                                                                        | 0                 |     | 120                | mA                |
| TJ                              | Operating junction temperature                                                                        | -40               |     | 125                | °C                |

- (1) All voltages are with respect to the device GND pins (not Earth GND); see the Full Bridge (FB) and Half Bridge (HB) Configurations section for details.
- (2) Theoretically there is no upper limit to the V<sub>AC</sub> supply voltage because this voltage is dropped across the C<sub>S</sub> capacitor; see the Calculating the Cap-Drop Capacitor section for details.
- (3) The voltage ratings for the cap-drop capacitor C<sub>S</sub> and the surge resistor R<sub>S</sub> must be able to handle the peak V<sub>AC</sub> supply voltage; see the *Typical Application* section for details.
- (4) The surge resistor R<sub>S</sub> is required to limit the inrush current into or out off either AC+ or AC- pins during hot-plug or surge current events; see the *Calculating the Surge Resistor* section for details.
- (5) Only available for devices with ≤ 3.3-V output voltage options.
- (6) DC-supply mode is also availabe for 3.6-V devices but with a minmum required V<sub>SCIN</sub> supply voltage of 18 V.
- (7) A 16 V or higher voltage rating is recommended for the C<sub>SC1</sub> capacitor, and a 10 V or higher voltage rating is recommeded for the C<sub>SC2</sub> capacitor.

#### 7.4 Thermal Information

|                        |                                              | TPS7A78     |      |
|------------------------|----------------------------------------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)(2)</sup>             | PWP (TSSOP) | UNIT |
|                        |                                              | 14 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 48.0        | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 44.0        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 24.2        | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 1.6         | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 24.1        | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 7.2         | °C/W |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) Thermal metrics were modeled on a JEDEC Hi-K board in order to provide a standardized layout and measurement technique for comparison purposes. The An empirical analysis of the impact of board layout on LDO thermal performance application report goes into detail on how board layout impacts the thermal performance of linear regulators.



#### 7.5 Electrical Characteristics

 $V_{SCIN}{}^{(1)} = 4 \; (V_{LDO\_OUT \; (nom)} + 0.6 \; V) + 1 \; V \; or \; 17 \; V \; (whichever is greater), \\ C_{SCIN} = 10 \; \mu F, \; C_{S1} = 1.0 \; \mu F, \; C_{S2} = 2.2 \; \mu F \; , \; C_{LDO\_IN} = 10 \; \mu F, \; C_{LDO\_OUT} = 1.0 \; \mu F, \; and \; I_{OUT} = 1 \; mA \; (unless otherwise noted); \\ typical \; values \; are \; at \; T_J = 25 °C^{(2)} \; (values of the transfer of the tra$ 

| PARAMETER                          |                                               | TEST CONDITIONS                                                                                                                                                                                          | MIN   | TYP | MAX   | UNIT                   |
|------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------------------------|
| V <sub>UVLO_SCIN</sub>             | UVLO_SCIN threshold rising                    | V <sub>SCIN</sub> rising, V <sub>LDO_OUT(nom)</sub> ≤ 3.4 V                                                                                                                                              | 17    |     |       | V                      |
|                                    | UVLO_LDO_IN threshold rising                  | V <sub>SCIN</sub> rising                                                                                                                                                                                 | 3.9   |     |       | V                      |
| V <sub>UVLO_LDO_IN</sub>           | UVLO_LDO_IN threshold falling                 | V <sub>SCIN</sub> falling                                                                                                                                                                                |       |     | 3.5   | ٧                      |
| $\Delta V_{LDO\_OUT(\Delta IOUT)}$ | Load regulation                               | 0 mA ≤ I <sub>OUT</sub> ≤ 120 mA                                                                                                                                                                         |       |     | 0.21  | mV/mA                  |
| V <sub>LDO_OUT</sub>               | Output voltage accuracy                       | $V_{SCIN}^{(1)(3)} = 4 (V_{LDO\_OUT (nom)} + 0.6 V) + 3 V,$<br>$0 \text{ mA} \le I_{OUT} \le 120 \text{ mA}$                                                                                             | -2    | 1   | 2     | %                      |
| I <sub>CL</sub>                    | Output current limit                          | $V_{LDO\_OUT} = 0.9 \text{ x } V_{LDO\_OUT(nom)}$                                                                                                                                                        | 145   | 215 | 300   | mA                     |
| I <sub>DD_SCIN</sub>               | SCIN pin quiescent current                    | $V_{LDO\_OUT(nom)} = 3.3 \text{ V}, I_{OUT} = 0 \text{ mA}, \text{ no R}_{3}, R_4$                                                                                                                       |       | 280 |       | μA                     |
| $V_{Ripple}$                       | Output voltage ripple                         | $V_{AC} = 120 \text{ V}, 60 \text{ Hz}, \text{FB}, \text{C}_{S} = 1.0 \text{ µF}, \text{C}_{SCIN} = 180 \text{ µF}, V_{LDO\_OUT(nom)} = 5 \text{ V}, I_{OUT} = 10 \text{ mA}, scope BW = 10 \text{ MHz}$ |       | 3   |       | mV                     |
| V <sub>IT(PFD,RISING)</sub>        | PFD pin rising threshold                      | $V_{PFD}$ rising, $R_4 = 100 \text{ k}\Omega$                                                                                                                                                            | 1.24  |     | 1.42  | V                      |
| V <sub>IT(PFD,FALLING)</sub>       | PFD pin falling threshold                     | $V_{PFD}$ falling, $R_4$ = 100 kΩ                                                                                                                                                                        | 1.17  |     | 1.25  | V                      |
| V <sub>HYS(PFD)</sub>              | PFD pin hysteresis                            |                                                                                                                                                                                                          |       | 110 |       | mV                     |
| V <sub>IT(PG,RISING)</sub>         | PG pin rising threshold                       | $R_3 = 100 \text{ k}\Omega, V_{SCIN} \text{ rising}$                                                                                                                                                     | 90.16 | 92  | 93.84 |                        |
| V <sub>IT(PG,FALLING)</sub>        | PG pin falling threshold                      | $R_3 = 100 \text{ k}\Omega$                                                                                                                                                                              | 88.5  | 90  | 91.5  | %V <sub>LDO_OU</sub> - |
| V <sub>HYS(PG)</sub>               | PG pin hysteresis                             |                                                                                                                                                                                                          |       | 2   |       |                        |
| V <sub>OL(PF),(PG)</sub>           | PF and PG pins low-level ouput voltage        | I <sub>PF,PG</sub> = 500 μA                                                                                                                                                                              |       |     | 0.2   | V                      |
| I <sub>LKG(PF),(PG)</sub>          | PF and PG pins open-<br>drain leakage current | V <sub>PF,PG</sub> = 5 V                                                                                                                                                                                 |       |     | 50    | nA                     |
| T <sub>SD(Shutdown)</sub>          | Thermal shutdown temperature                  | Shutdown, temperature increasing                                                                                                                                                                         |       | 162 |       | °C                     |
| T <sub>SD(Reset)</sub>             | Thermal shutdown reset temperature            | Reset, temperature decreasing                                                                                                                                                                            |       | 135 |       | -0                     |

## 7.6 Timing Requirements

|                     |                                              | MIN | NOM | MAX | UNIT |
|---------------------|----------------------------------------------|-----|-----|-----|------|
| t <sub>PF(HL)</sub> | PF pin going from high to low                |     | 1   |     | μs   |
| t <sub>PG(LH)</sub> | PG pin going from low to high                |     | 1   |     | μs   |
| $f_{SC}$            | Switched capacitor stage operating frequency |     | 200 |     | kHz  |

 <sup>(1)</sup> For V<sub>LDO\_OUT</sub> > 4.4 V, V<sub>SCIN</sub> is limited to 24 V for testing purposes only.
 (2) Electrical Characterestic data tested in DC supply mode equivalent to V<sub>SCIN</sub> voltage under AC supply mode. (2) Electrcial chai(3) V<sub>SCIN</sub> ≥ 19 V.



## 7.7 Typical Characteristics

at operating temperature  $T_J$  = 25°C,  $V_{AC}$  supply = 120  $V_{RMS}$  per 60 Hz, full-bridge (FB) bridge configuration,  $C_S$  = 1.0  $\mu$ F,  $C_{SCIN}$  = 220  $\mu$ F,  $C_{SCI}$  = 1.0  $\mu$ F,  $C_{SC2}$  = 2.2  $\mu$ F,  $C_{LDO\_IN}$  = 10  $\mu$ F,  $C_{LDO\_OUT}$  = 1.0  $\mu$ F, and  $I_{OUT}$  = 1 mA (unless otherwise noted)





## **Typical Characteristics (continued)**

at operating temperature  $T_J$  = 25°C,  $V_{AC}$  supply = 120  $V_{RMS}$  per 60 Hz, full-bridge (FB) bridge configuration,  $C_S$  = 1.0  $\mu$ F,  $C_{SCIN}$  = 220  $\mu$ F,  $C_{SCI}$  = 1.0  $\mu$ F,  $C_{SCI}$  = 1.0  $\mu$ F,  $C_{LDO\_IN}$  = 10  $\mu$ F,  $C_{LDO\_OUT}$  = 1.0  $\mu$ F, and  $I_{OUT}$  = 1 mA (unless otherwise noted)





## **Typical Characteristics (continued)**

at operating temperature  $T_J$  = 25°C,  $V_{AC}$  supply = 120  $V_{RMS}$  per 60 Hz, full-bridge (FB) bridge configuration,  $C_S$  = 1.0  $\mu$ F,  $C_{SCIN}$  = 220  $\mu$ F,  $C_{SC1}$  = 1.0  $\mu$ F,  $C_{SC2}$  = 2.2  $\mu$ F,  $C_{LDO\_IN}$  = 10  $\mu$ F,  $C_{LDO\_OUT}$  = 1.0  $\mu$ F, and  $I_{OUT}$  = 1 mA (unless otherwise noted)





## 8 Detailed Description

#### 8.1 Overview

The TPS7A78 features an internally controlled, active bridge rectifier that can be configured either as full bridge (FB) or a half bridge (HB), a 4:1 switched-capacitor stage (charge pump), an internally controlled low-dropout (LDO) linear-voltage regulator, as well as current-limit, thermal-shutdown, programmable power-fail detection, and power-good detection.

The TPS7A78 is a non-isolated, smart linear-voltage regulator that uses an external high-voltage, capacitor-drop (cap-drop) capacitor ( $C_S$ ) and an internally controlled, active bridge-rectifier to create a regulated DC output voltage. The device incorporates a switched-capacitor charge pump stage that transforms the voltage and current characteristics of the rectifier stage to the voltage and current needs of the LDO stage, providing a 4-times reduction in input power for a given load power. This feature also reduces the size of the required  $C_S$  by a factor of 4. The external surge resistor  $R_S$  is used to limit the inrush-current to the device. Unlike typical AC-to-DC power solutions, the TPS7A78 does not require external magnetic components, thus making the device an excellent choice for electricity-metering applications by improving tamper resistance. This unique design allows the TPS7A78 to reduce standby power to approximately 15 mW for light-load applications while maintaining high efficiency.

For applications with output voltages of 3.6 V or less, the TPS7A78 can be powered from a DC supply connected directly to the SCIN pin. This supply mode can provide DC-only operation or DC-powered backup in case of AC supply failure. When a DC supply is used to power the device, the internally controlled dropout voltage regulation is affected as explained in the *Dropout Voltage Regulation* section. The AC+ and AC- pins must be grounded when only a DC power source is used.

#### 8.2 Functional Block Diagram





## 8.3 Feature Description

#### 8.3.1 Active Bridge Control

The TPS7A78 has an internally controlled, actively clamped, full-bridge rectifier between the AC+ and AC- pins that requires one of these pins to be connected in series with the high-voltage capacitor  $C_S$  and the surge resistor  $R_S$ . The active clamp for the bridge is designed to stabilize the rectified DC voltage at the SCIN pin to optimize performance given the LDO output voltage. The clamp circulates any excess AC charging current from the cap-drop capacitor  $C_S$  and surge resistor  $R_S$  through the AC+ or the AC- pins to the GND pins when the SCIN pin voltage surpasses its UVLO\_SCIN rising threshold during startup. The clamp maintains the SCIN pin voltage higher than this threshold to support the targeted output voltage. This excess AC charging current is also referred to as the shunt current,  $I_{SHUNT}$ ; see the *Standby Power and Output Efficiency* section for details on the shunt current.

A DC supply can also be used to provide power directly to the SCIN pin, which completely bypasses the bridge active-clamp circuit; see 表 1 for details on the DC supply mode.

#### 8.3.2 Full-Bridge (FB) and Half-Bridge (HB) Configurations

The TPS7A78 can be configured to operate either in full-bridge (FB) or half-bridge (HB) configurations. HB configuration ties the AC input pin without the series  $C_S$  and  $R_S$  components to the device GND pins. See  $\boxed{2}$  14 and  $\boxed{2}$  15 for the HB and FB configurations.



注

When FB configuration is used, do not tie the device GNDs to earth GND neither schematically nor accidentally via an earth-grounded oscilloscope or measurement equipment because the device GNDs and earth GND are at different voltage potentials. Doing so and can cause damage to the device and external equipment. Tying the device GND pins to earth GND when FB configuration is used is only acceptable if a second surge resistor  $R_S$  is used on the AC input pin side without the series  $C_S$  and first  $R_S$ , as illustrated in 2 16 with floating device GND pins and 2 17 with non-floating (earth grounded) device GND pins.



#### **Feature Description (continued)**



## 8.3.3 4:1 Switched-Capacitor Voltage Reduction

The TPS7A78 uses a switched-capacitor charge pump to reduce the rectified DC voltage at the SCIN pin by four times, providing the LDO block with an input voltage above its dropout voltage that is then regulated to the target output voltage. The DC voltage at the SCIN pin can be provided either by the active clamp for the bridge rectifying the input  $V_{AC}$  supply or by a direct DC supply connection to the SCIN pin.

## 8.3.4 Undervoltage Lockout Circuits (V<sub>UVLO SCIN</sub>) and (V<sub>UVLO LDO IN</sub>)

The TPS7A78 incorporates two undervoltage lockout (UVLO) circuits; the UVLO\_SCIN circuit and the UVLO\_LDO\_IN circuit. UVLO\_SCIN is used to make sure that the active clamp for the bridge has charged the  $C_{SCIN}$  capacitor to a voltage level that surpasses the UVLO\_SCIN rising threshold to start the switched-capacitor stage. The UVLO\_SCIN rising threshold voltage is a function of the LDO output voltage,  $V_{LDO_OUT(nom)}$ , as indicated in the *Electrical Characteristics* table.

The UVLO\_LDO\_IN circuit is used to ensure that the switched-capacitor stage has charged the  $C_{LDO\_IN}$  capacitor to a voltage level that surpasses the UVLO\_LDO\_IN rising threshold to enable the LDO circuit to begin regulation at the specified LDO output voltage. See the *Startup Behavior* section for details.



The LDO\_IN pin must not be driven externally and must not be used as a supply rail to an external load.

#### 8.3.5 Dropout Voltage Regulation

This LDO functional block follows the conventional definition of dropout voltage ( $V_{DO}$ ) between  $V_{LDO\_IN}$  and  $V_{LDO\_IN}$ . However, the supply mode can have an effect on the dropout voltage.

When the AC input is used as the supply, a fixed dropout ( $V_{DO}$ ) of 600 mV (typical) between  $V_{LDO\_IN}$  and  $V_{LDO\_OUT}$  is maintained for output voltages between 5.0 V and 3.4 V. For output voltages below 3.4 V, the  $V_{LDO\_IN}$  voltage is maintained at 4.0 V regardless of the output voltage.

A DC supply via the SCIN pin can only be used for output voltages of 3.6 V or less. Under a load condition approaching maximum output current and at high ambient temperature, the LDO can be driven into dropout; see the *Switched-Capacitor Stage Output Impedance* section for details.

#### 8.3.6 Current Limit

The LDO block has an internal current-limit circuit that protects the output during overcurrent events or short-circuit faults. The current-limit circuit limits the output current to (I<sub>CL</sub>), as specified in the *Electrical Characteristics* table.



## **Feature Description (continued)**

When in current limit, the output voltage cannot be regulated and the device heats up because of the increase in power dissipation. When in current limit, the LDO pass transistor dissipates power equal to  $V_{DO} \times I_{CL}$ , where  $V_{DO}$  is equal in the worst case to  $V_{LDO\_IN}$ . The heat generated when operating at current limit, in conjunction with the ambient temperature, can trigger the internal thermal shutdown. During thermal shutdown, both  $V_{LDO\_OUT}$  and the switched-capacitor stage are shut down to prevent further heating; see the *Load Transient* section for more details.

## 8.3.7 Programmable Power-Fail Detection

The TPS7A78 can monitor the rectified DC voltage at the SCIN pin to provide the application with an early warning via the power-fail (PF) pin if the main power fails. An external resistor-divider network connected to the VSCIN pin provides the input to the power-fail detect (PFD) analog input pin to monitor for an AC line supply failure. When the AC supply falls below its minimum level programmed by the resistor divider  $R_1$  and  $R_2$ , as illustrated in 2 14 and in 2 15, the PF output is pulled low. If this feature is not used, omit  $R_1$  and  $R_2$  and connect PFD and PF pins to the device GND pins reference.



The PFD pin can also be used to monitor another DC rail within the application to provide an early warning via the PF pin. However, this DC rail must share the same GND reference with the TPS7A78 GND and the absolute maximum voltage of the PF pin must not be exceeded.

#### 8.3.8 Power-Good (PG) Detection

The power-good (PG) circuit monitors the  $V_{LDO\_OUT}$  voltage to indicate the status of the LDO output voltage. PG is pulled low until  $V_{LDO\_OUT}$  reaches its proper regulate voltage level, then PG is released and allowed to be pulled high. If  $V_{LDO\_OUT}$  falls below the  $V_{IT(PG\_FALLING)}$  threshold, PG is asserted low to indicate the LDO output voltage is not in regulation. PG pin low assertion can happen during an overcurrent event or a short-circuit fault.

PG can be used to release the reset pin of a microcontroller. The PG pin must be pulled up to a DC rail such as  $V_{LDO\ OUT}$ .

Use the recommended pullup resistor value specified in the *Electrical Characteristics* table for the PG pin. The functionality of the power-good detection pin has no effect on the internal control logic other than to indicate the state of the output voltage. If this function is not used, connect the PG pin to the device GND pins reference.

注

An external DC rail can also be used to pull up the PG pin signal via a pullup resistor only when the external DC rail shares the same reference GND with the TPS7A78 GND and the absolute maximum voltage of the PG pin is not exceeded.

#### 8.3.9 Thermal Shutdown

A thermal shutdown protection circuit is included to disable  $V_{LDO\_OUT}$  and to stop the switched-capacitor stage from switching when the junction temperature  $T_J$  of the pass-transistor rises to  $T_{SD(SHUTDOWN)}$ . Thermal shutdown hysteresis assures that the device resets, resumes normal operation, and that  $V_{LDO\_OUT}$  turns back on when  $T_J$  falls to  $T_{SD(RESET)}$ . Based on the thermal time constant of the die and the device startup time, the device output can cycle on and off until power dissipation is reduced and the junction temperature remains below  $T_{SD(RESET)}$ .

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operating above this maximum temperature causes the device to exceed its operational specifications. Although the internal protection circuitry is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.



#### 8.4 Device Functional Modes

The unique features of the TPS7A78, along with its dual-input power-supply capability, enables the device to be used in a vast array applications. 表 1 gives a general overview of the conditions that lead to different modes of operation, given that the requirements in the *Typical Application* section are met.

#### 表 1. Device Functional Mode Comparison

| OPERATING                    | PARAMETER                                                                                                                        |                                                                                                                 |                                             |  |  |  |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
| MODE                         | DEVICE POWER-SUPPLY                                                                                                              | I <sub>оит</sub>                                                                                                | TJ                                          |  |  |  |
| Normal operation             | V <sub>AC</sub> supply <sup>(1)</sup> / DC supply <sup>(2)</sup>                                                                 | I <sub>OUT</sub> < I <sub>CL</sub> used in the <i>Calculating the Cap-Drop Capacitor</i> C <sub>S</sub> section | T <sub>J</sub> < T <sub>SD (Shutdown)</sub> |  |  |  |
| Dropout mode <sup>(3)</sup>  | $C_S$ or $C_{SCIN}$ capacitors are not sufficient to support $I_{OUT}$ ( $V_{AC}$ supply)                                        | I <sub>OUT</sub> < I <sub>CL</sub> used in the <i>Calculating the Cap-Drop Capacitor</i> C <sub>S</sub> section | T <sub>J</sub> < T <sub>SD (Shutdown)</sub> |  |  |  |
| Diopout mode                 | $V_{SCIN} \le V_{UVLO\ SCIN}$ rising threshold and $V_{LDO\ IN} > V_{UVLO\ LDO\ IN}$ rising threshold (DC supply) <sup>(4)</sup> | I <sub>OUT</sub> < I <sub>CL</sub> used in the Calculating the Cap-Drop Capacitor C <sub>S</sub> section        | T <sub>J</sub> < T <sub>SD (Shutdown)</sub> |  |  |  |
| Disabled mode <sup>(5)</sup> | $V_{LDO\_IN} < V_{UVLO\ LDO\_IN}$ falling threshold ( $V_{AC}$ supply)                                                           | Not applicable                                                                                                  | T . T                                       |  |  |  |
| Disabled mode (*)            | $V_{LDO\_IN} < V_{UVLO\ LDO\_IN}$ falling threshold (DC supply)                                                                  | Not applicable                                                                                                  | $T_J > T_{SD \text{ (Shutdown)}}$           |  |  |  |

- (1) The device can function with the V<sub>AC</sub> supply down to 18 V<sub>RMS</sub>; see the *Typical Application* section for details.
- (2) The DC supply applied on the SCIN pin must be bounded by the V<sub>SCIN</sub> (MAX) > V<sub>SCIN</sub> > V<sub>UVLO\_SCIN</sub> (RISING) threshold as specified in the Recommended Operating Conditions and Electrical Characteristics tables.
- (3) The device can be in dropout when powered by V<sub>AC</sub> or DC supplies; see the *Dropout Voltage Regulation* section for details.
- (4) This condition applies after device has started up.
- (5) Any true condition disables the device V<sub>LDO\_OUT</sub> and stops the switched-capacitor stage from switching; see the *Disabled Mode* section for details.

#### 8.4.1 Normal Operation

The device is mainly designed to be powered by the AC supply; however, a DC supply can also be used to power the TPS7A78. See the *Active Bridge Control* and *Application and Implementation* sections for proper operation.

#### 8.4.2 Dropout Mode

During dropout mode and when  $V_{LDO\_OUT}$  tracks  $V_{LDO\_IN}$ , the transient performance becomes significantly degraded because the pass-transistor is operating in the ohmic or triode region.

#### 8.4.3 Disabled Mode

There is no disable pin and disable mode simply means that the output,  $V_{LDO\_OUT}$ , is turned off and the switched capacitor (see the *4:1 Switched-Capacitor Voltage Reduction* section) is not switching. However, when  $V_{SCIN}$  is less than the  $V_{UVLO\_SCIN}$  rising threshold and  $V_{LDO\_IN}$  is greater than the  $V_{UVLO\_LDO\_IN}$  falling threshold, the internal blocks resume normal operation when either the AC or the DC supply is restored.



When the device is in disabled mode and powered by an AC supply, the bridge active control (see the *Active Bridge Control* section) continues to run until the AC supply powers off.



## 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TPS7A78 is a non-isolated smart AC/DC linear-voltage regulator capable of providing a maximum 120-mA load current; see 2 14 and 2 15 for the HB and FB configurations, respectively.

Being highly customizable, the TPS7A78 can be used in many low-power AC-to-DC or DC-to-DC applications, such as electricity meters, appliances, and thermostat controls. 

18 shows an example configuration for a single-phase AC supply.



図 18. Implementation Example for the TPS7A78 Single-Phase AC Supply

## 9.1.1 Recommended Capacitor Types

The choice of capacitor types is flexible as long as the minimum derated capacitor values and capacitor voltage ratings are met.

Based on the system design requirements, TI recommends that greater than the minimum capacitor values and voltage ratings, as well as better than minimum-required dielectric materials for all device capacitors, be specified to ensure optimal performance. Chose the correct high-voltage, safety-rated cap-drop capacitor,  $C_S$ , as required by the application. Regardless of the capacitor types selected, the effective capacitance varies with operating voltage, temperature, and time. Follow the manufacturer recommendations for component derating.

#### 9.1.2 Input and Output Capacitors Requirements

All the capacitors illustrated in  $\boxtimes$  14 or  $\boxtimes$  15 are required for proper operation. The value of  $C_S$  required to support the application current is obtained from the *Calculating the Cap-Drop Capacitor C*<sub>S</sub> section. The chosen  $C_S$  capacitor must tolerate the peak  $V_{AC}$  supply voltage of the application and meet the required safety requirements.



Choosing an a larger value of the  $C_S$  capacitor than required has an adverse effect on the standby power consumption; however, capacitance reduction over long-term service is inevitable and must be considered when selecting the value of  $C_S$ . A ceramic capacitor can be used as  $C_S$  in designs for lower AC supply voltages, but the capacitor voltage rating must be appropriate to the application.

For switching capacitors  $C_{SC1}$  and  $C_{SC2}$ , select the minimum-required capacitor values and voltage ratings specified in the *Recommended Operating Conditions* table. Using too large of a capacitor for the switching capacitors is not recommended because a large capacitor lengthens the start-up time and load transient recovery time of the entire solution. Keep the switching capacitors as close to the device as possible to eliminate any unwanted trace inductance.

For the bulk capacitor  $C_{SCIN}$ , use the minimum required capacitor value obtained from the *Calculating the Bulk Capacitor C\_{SCIN}* section and increase that value based on the expected capacitor degradation resulting from aging and operating conditions. Accounting for capacitor degradation is especially important if a relatively low life expectancy of the capacitor is expected when an electrolytic capacitor is used. If the application requires an extended hold-up time, the values of the  $C_{SCIN}$  or  $C_{LDO\_IN}$  capacitors can be increased as long as the maximum capacitor values specified in the *Recommended Operating Conditions* table are not exceeded. Using a significantly larger values of  $C_{SCIN}$  or  $C_{LDO\_IN}$  has an adverse effect on the startup time of the solution.

For the  $C_{LDO\_OUT}$  capacitor, maintain a 10:1 ratio between  $C_{LDO\_IN}$  and  $C_{LDO\_OUT}$  for applications using the maximum load current. For lesser load currents, the minimum required  $C_{LDO\_OUT}$  and  $C_{LDOU\_IN}$  capacitors are sufficient. For optimum performance, place all capacitors as close as possible to the device.

## 9.1.3 Startup Behavior

The device startup time is dependent on the circuit topology (FB versus HB configuration), AC supply voltage and frequency, input capacitors values, and output voltage. The FB configuration has a faster startup time compared to the HB configuration. Having a larger than minimum  $C_S$  capacitor value shortens the startup time without exceeding the maximum  $I_{SHUNT}$  current specified in the *Recommended Operating Conditions* table. However, startup behavior depends on which  $C_{SCIN}$  and  $C_{LDO\_IN}$  capacitor values are used.  $\boxtimes$  19 illustrates the startup behavior with the minimum required  $C_{SCIN}$  capacitor and a typical  $C_{LDO\_IN}$  capacitor to support 30 mA of load current with the FB configuration.  $\boxtimes$  20 illustrates the startup behavior with the minimum required  $C_{SCIN}$  capacitor and a large  $C_{LDO\_IN}$  capacitor in the same configuration.

Although the load current has no effect on startup time or startup behavior, the bulk capacitor  $C_{SCIN}$  and input capacitor  $C_{LDO\_IN}$  have a significant effect on the time and behavior; see 2 19 and 2 20. For some applications, larger  $C_{SCIN}$  or  $C_{LDO\_IN}$  capacitors are used to hold-up the output voltage on for a longer period of time after the input collapses.





#### 9.1.4 Load Transient

A load-transient event can trigger the internal overcharge protection circuit on the LDO\_IN pin. This condition prevents  $C_{LDO\_IN}$  from overcharging when a heavy load is abruptly removed. The overvoltage protection circuit engages and prevents the switched capacitors from switching until the excess charge on  $C_{LDO\_IN}$  is discharged into the load. This protection behavior occurs most often during heavy load-transient events on devices with higher output voltages. The value of the  $C_{LDO\_IN}$  capacitor and the load current determine how long the overvoltage protection circuit remains engaged. 21 shows the overvoltage protection circuit behavior after the load is removed without tripping the PG signal.



図 21. Overvoltage Protection Circuit Behavior for a 5.0-V Output Voltage Device During Load Transient





## 9.1.5 Standby Power and Output Efficiency

The AC input current cannot be directly calculated because of the active bridge control; see the *Active Bridge Control* section. The AC input current through the AC+ and AC- pins is a combination of two current components, as shown in  $\boxtimes$  24:  $I_{SHUNT}$  and  $I_{PEAK}$ . The  $I_{SHUNT}$  current component is identified by its wave profile because this component is the AC charging current supplied by the cap-drop capacitor  $C_S$ . The  $I_{PEAK}$  current component is identified by its instantaneous peak current profile.



図 24. The Device V<sub>AC</sub> Input Current With its Two Components

式 1 calculates the shunt current  $I_{SHUNT}$ , and 式 2 calculates the peak current  $I_{PEAK}$ .

$$I_{SHUNT} = V_{AC \text{ (MAX)}} / XC_S = V_{AC \text{ (MAX)}} \times 2 \times \pi \times f \times C_S$$
(1)

$$I_{PEAK} = V_{SCIN} / R_{S}$$
 (2)

 $V_{SCIN} = 4 \times (V_{LDO OUT (nom)} + 0.6 V)$ 

#### where

- V<sub>AC (MAX)</sub> is the maximum V<sub>AC</sub> supply RMS voltage
- XC<sub>S</sub> is the impedance of the standard C<sub>S</sub> capacitor to be used in the application
- V<sub>SCIN</sub> is the rectified DC voltage on the SCIN pin
- R<sub>S</sub> is the standard R<sub>S</sub> resistor to be used in the application

  (3)



If the application has an upstream current-limit circuit that limits any high-transient input currents, such as surge or hot-plug currents, the requirement for the surge resistor  $R_S$  can be relaxed. The input transient current-limit circuit allows the  $R_S$  resistor to be removed, thus significantly improving the standby power and output efficiency because no power loss is dissipated in  $R_S$ .



図 25. Standby Power and Output Efficiency Measurement Setup



26. Standby Power and Output Efficiency Measurement Setup With an Upstream Current-Limit Circuit



The standby power and output efficiency measurements shown in 27 to 29 were created with the measurement setup in 25.



#### 9.1.6 Reverse Current

Excessive reverse current can damage the TPS7A78. Reverse current flows through the intrinsic body diode of the pass-transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current can occur are:

- If the device has a large  $C_{\text{LDO\_OUT}}$  and the input supply collapses with little or no load current
- The LDO\_OUT pin is biased when the input supply is not present
- The LDO\_OUT pin is biased above the voltage of the LDO\_IN pin

If reverse current flow is expected in the application, external protection is recommended to provide protect. Reverse current is not limited within the device, so external limiting is required, as illustrated in  $\boxtimes$  30 and  $\boxtimes$  31, if extended reverse-voltage operation is anticipated.





図 30. Example Circuit for Reverse Current Protection Using a Schottky Diode



図 31. Example Circuit for Reverse Current Protection Using a P-Channel FET



#### 9.1.7 Switched-Capacitor Stage Output Impedance

To ensure a low output impedance of the device switched-capacitor stage (charge pump), connect a 1- $\mu$ F X5R or a better dielectric capacitor in parallel with the bulk capacitor C<sub>SCIN</sub>.  $\boxtimes$  32 shows the switched-capacitor stage output impedance versus temperature at the maximum output current of 120 mA. When a DC supply power source is used to power the device under heavy loading conditions close to the maximum current rating at high temperature, the load can run the LDO into dropout because of the degradation in the charge pump output impedance. To enhance performance with a DC supply, apply the DC supply voltage to the SCIN pin equal to 4 (VLDO\_OUT (nom) + 0.6 V) + 2 V to ensure optimal performance. See  $\boxtimes$  5 and  $\boxtimes$  6 for a 3.3-V output voltage example.



図 32. Switched-Capacitor Stage Output Impedance vs Temperature at a 120-mA Load Current

#### 9.1.8 Power Dissipation (P<sub>D</sub>)

To ensure proper thermal design, the printed circuit board (PCB) area around the TPS7A78 must include a minimal of heat-generating devices to avoid added thermal stress. The three internal sources that dissipate power are: the bridge rectifier conduction losses, the switched-capacitor stage, and the LDO. For devices with an output voltage greater 3.3 V, the maximum power dissipation under a maximum load current of 120 mA is estimated to be between 160 mW and 190 mW, assuming a nominal  $C_S$  capacitor value for the given load current. For applications with less than a 3.3-V output , the power dissipated in the LDO is the dominant power and can be calculated using  $\vec{x}$  4 because the dropout voltage between  $V_{LDO\_IN}$  and  $V_{LDO\_OUT}$  can be as high as 2.7 V for the 1.3-V output option. See the *Dropout Voltage Regulation* section for details on dropout voltage.

$$P_{D_{LDO}} = (V_{LDO_{IN}} - V_{LDO_{OUT}}) \times I_{OUT}$$
(4)

The higher dropout for less than 2.0-V output voltage options may run the device into thermal limitations at the startup ramp for higher temperatures, especially with the large LDO\_OUT pin capacitor or when close to the maximum load. The thermal pad under the TPS7A78 must contain an array of filled vias that conduct heat to additional copper planes for increased heat dissipation. The amount of thermal dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to  $\pm$  5, power dissipation and junction temperature are determined by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package as well as the temperature of the ambient air ( $T_A$ ).

$$T_{J} = T_{A} + (R_{AJA} \times P_{D}) \tag{5}$$

Thermal resistance  $(R_{\theta JA})$  is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance, but not indicative of performance in any particular implementation.

(6)



## **Application Information (continued)**

#### 9.1.9 Estimating Junction Temperature

The JEDEC standard recommends the use of psi  $(\Psi)$  thermal metrics to estimate the junction temperatures of the linear regulator when in circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter  $(\psi_{JT})$  and junction-to-board characterization parameter  $(\psi_{JB})$ . These parameters provide two methods for calculating the junction temperature  $(T_J)$ . As described in the *Semiconductor and IC Package Thermal Metrics* application report, use the junction-to-top characterization parameter  $(\psi_{JT})$  with the temperature at the center-top of device package  $(T_T)$  to calculate the junction temperature. As described in the *Semiconductor and IC Package Thermal Metrics* application report, use the junction-to-board characterization parameter  $(\psi_{JB})$  with the PCB surface temperature 1 mm from the device package  $(T_B)$  to estimate the junction temperature.

$$T_J = T_T + \psi JT \times P_{D Total}$$

#### where

- P<sub>D Total</sub> is the total dissipated power in the device
- T<sub>T</sub> is the temperature at the center-top of the device package

$$T_{J} = T_{B} + \psi JB \times P_{D}$$

where

 T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application report.

## 9.2 Typical Application

This section demonstrates the design process for a typical application of the TPS7A78, including the calculation of the values of the external components required for proper operation. 33 shows an optimized electricity meter application using an HB configuration. For this design, the AC supply line voltage is referenced to the TPS7A78 GND pins to share the same GND as the system microcontroller.



図 33. Example for a Single-Phase Electricity Meter Configuration



## **Typical Application (continued)**

#### 9.2.1 Design Requirements

表 2 summarizes the design requirement for this example.

## 表 2. Design Parameters

| PARAMETER                                | DESIGN REQUIREMENT                                                               |
|------------------------------------------|----------------------------------------------------------------------------------|
| V <sub>AC</sub> supply voltage           | 85 $V_{AC\ RMS}$ to 265 $V_{AC\ RMS}$                                            |
| V <sub>AC</sub> supply frequency         | 50 Hz (±3 Hz)                                                                    |
| Bridge configuration                     | HB, AC+ pin is tied to the device GND pins                                       |
| Device GND pins reference                | Floating device GND, AC supply line voltage is referenced to the device GND pins |
| Output voltage                           | 3.3 V                                                                            |
| Output current                           | 12 mA                                                                            |
| Electrical fast transient immunity (EFT) | (IEC 61000-4-4) level 2 (1 kV)                                                   |

## 9.2.2 Detailed Design Procedure

This section discusses how to calculate the external components required for this design example.

## 9.2.2.1 Calculating the Cap-Drop Capacitor $C_S$

Use 式 8 to calculate the minimum required cap-drop capacitance needed to support the application current. For common application conditions, 表 3 can be used to select the minimum standard cap-drop capacitor required to support the application current. However, neither 式 8 nor 表 3 account for capacitance derating under biasing voltage and operating temperature conditions. Follow the manufacturer recommendation and guidelines on capacitor derating and degradation to ensure the minimum-required capacitance needed for the application under various operating conditions. Do not use a load current less than 10 mA to calculate the  $C_S$  capacitor because the device current is a larger fraction of the load current. 式 8 and 表 3 can also be used to calculate the value of  $C_S$  depending on the application  $V_{AC\ (MIN)}$  voltage and frequency and then use the highest value for the application.

$$C_S = I_{OUT} / (16 \times f \times [\sqrt{2} \times V_{AC \text{ (MIN)}} - 4 \times (V_{LDO \text{ OUT (nom)}} + 0.6 \text{ V})])$$

#### where

- the C<sub>S</sub> value is the minimum cap-drop capacitance value in farads needed to support I<sub>OUT</sub>
- I<sub>OUT</sub> is the application nominal load current, but the application peak current must be considered if this current cannot be supported by the LDO output capacitor
- V<sub>LDO OUT</sub> is the targeted LDO output voltage
- $V_{AC\ (MIN)}$  is the minimum RMS  $V_{AC}$  supply voltage
- f is the minimum V<sub>AC</sub> line frequency

#### 表 3. The Minimum Required Cap-Drop Capacitor Cs

| $V_{AC (MIN)}(f)$ | I <sub>OUT</sub> (mA) | C <sub>S</sub> FOR FB (nF) | C <sub>S</sub> FOR HB (nF) |
|-------------------|-----------------------|----------------------------|----------------------------|
|                   | 10                    | 100                        | 220                        |
|                   | 30                    | 330                        | 470                        |
| 120 (60)          | 60                    | 560                        | 1000                       |
|                   | 90                    | 820                        | 1500                       |
|                   | 120                   | 1000                       | 2200                       |
|                   | 10                    | 47                         | 100                        |
|                   | 30                    | 150                        | 330                        |
| 240 (50)          | 60                    | 330                        | 560                        |
|                   | 90                    | 470                        | 820                        |
|                   | 120                   | 560                        | 1200                       |

(8)



The capacitance value of  $C_S$  from  $\vec{\pm}$  8 is for the FB configuration. For the HB configuration, double the calculated capacitance value, then approximate the value up to the nearest standard capacitor value after taking capacitance degradation into account. Similarly, the capacitor value of  $C_S$  from  $\vec{\pm}$  3 represents the minimum required capacitor value and is already approximated to the nearest standard value but capacitor degradation is not accounted for.

#### 9.2.2.1.1 C<sub>S</sub> Calculations for the Typical Design

式 8 yields a capacitance value of 153 nF, as given by 式 9, which results from the  $V_{AC~(MIN)}$  voltage and frequency of this application. This value is for the FB configuration. For the HB configuration, doubling the calculated capacitance value yields 306 nF, and approximate this value up to the nearest standard capacitor value, which yields a  $C_S$  value of 330 nF.

$$C_S = (0.012) / (16 \times 47 \times [\sqrt{2} \times 85 - 4(3.3 + 0.6)]) = 153 \text{ n F}$$
 (9)

As mentioned in the Calculating the Cap-Drop Capacitor C<sub>S</sub> and Input and Output Capacitors Requirements sections, capacitance loss under long-term service is inevitable and must be considered in the design. Follow the manufacturer recommendations and guidelines for capacitor derating and degradation over time.

#### 9.2.2.2 Calculating the Surge Resistor $R_S$

The device requires a surge resistor or resistors in series with the AC+ and or AC- pins, depending configuration; see the *Full-Bridge (FB)* and *Half-Bridge (HB)* Configurations section for details. The purpose of the surge resistor is to limit the hot-plug AC current into the AC+ and AC- pins when the AC supply voltage is applied.  $\pm$  10 calculates the value of the minimum surge resistor R<sub>S (MIN)</sub> required for the application.

$$R_{S \text{ (MIN)}} = V_{AC \text{ (PEAK)}} / I_{Surge \text{ (MAX)}}$$

where

- $V_{AC\ (PEAK)}$  is the peak  $V_{AC}$  supply voltage for the application
- I<sub>Surge (MAX)</sub> is the maximum V<sub>AC</sub> current into or out of out the AC+ or AC− pins for a duration of ≤100 μs, as specified in the *Recommended Operating Conditions* table. (10)

If the solution requires the use of a transient voltage surge suppressor (TVS) or a metal-oxide varistor (MOV), then use the maximum clamping voltage of the TVS or MOV instead of the peak  $V_{AC}$  voltage in  $\pm$  10. After calculating  $R_{S \ (MIN)}$ , select the next-higher standard resistor value.

#### 9.2.2.2.1 R<sub>s</sub> Calculations for the Typical Design

The peak AC supply voltage for this example is equal to 375 V ( $\sqrt{2}$  × 265) and the electrical fast transient immunity (EFT) requirement is given as 1 kV. Thus, a TVS with a maximum clamping voltage of 1000 V can be used. 式 11 shows the calculated R<sub>S (MIN)</sub> value.

$$R_{S \text{ (MIN)}} = 1000 / 2.5 = 400 \Omega$$
 (11)

Because both the device  $I_{PEAK}$  current and the device maximum  $I_{SHUNT}$  current flow through  $R_S$ , the power rating of  $R_S$  must be able to handle these currents values. See the *Checking for the Device Maximum I\_{SHUNT} Current* section for the  $I_{SHUNT}$  current calculation and  $R_S$  power rating for this application.

If the application already has an upstream hot-plug current-limit circuit, then the requirement for the surge resistor can be relaxed to significantly improve the solution standby-power; see the *Standby Power and Output Efficiency* section for details.

#### 9.2.2.3 Checking for the Device Maximum I<sub>SHUNT</sub> Current

After determining the cap-drop capacitor value, a check must be performed to confirm that the maximum  $I_{SHUNT}$  current specified in the *Recommended Operating Conditions* table is not exceeded by the standard capacitor value of  $C_S$ . Other factors that affect the  $I_{SHUNT}$  current are the maximum AC supply RMS voltage and the maximum line frequency.



## 9.2.2.3.1 I<sub>SHUNT</sub> Calculations for the Typical Design

Given the maximum AC supply voltage and the minimum frequency for this application example, the calculated I<sub>SHUNT</sub> current using 式 1 from the *Standby Power and Output Efficiency* section yields:

$$I_{SHUNT} = 265 \times 2 \times \pi \times 53 \times 330 \times 10^{-9} = 0.02912 \text{ A}$$
 (12)

注

The Recommended Operating Conditions table does not specify the maximum AC voltage that can be used because the maximum  $V_{AC}$  voltage is bound by the maximum  $I_{SHUNT}$  current and the availability of the high-voltage cap-drop capacitor.

The RMS power given in  $\pm$  13 and the peak power given in  $\pm$  14 must be used to determine the power rating of the surge resistor R<sub>s</sub>.

$$P_{RMS} = (I_{SHUNT})^2 \times R_S \tag{13}$$

$$P_{PEAK} = [I_{SHUNT} \times R_S + 4(V_{LDO\ OUT\ (nom)} + 0.6\ V)]^2 / R_S$$
(14)

Using  $\pm$  13 and  $\pm$  14 yields the following R<sub>S</sub> power ratings:

$$P_{RMS} = (0.02912)^2 \times 400 = 0.34 \text{ W}$$
 (15)

$$P_{PEAK} = [0.02912 \times 400 + 4(3.3 + 0.6)]^{2} / 400 = 1.86 W$$
(16)

Use the power rating resulting from 式 14 because this equation yields a higher power requirement. Furthermore, additional margin is always a good design practice.

#### 9.2.2.4 Calculating the Bulk Capacitor C<sub>SCIN</sub>

The TPS7A78 uses a bulk capacitor  $C_{SCIN}$  to smooth the rectified DC voltage ripple on the SCIN pin and to supply charge to the switched capacitor stage; see the *4:1 Switched-Capacitor Voltage Reduction* section. The  $C_{SCIN}$  capacitor also functions as a charge reservoir to hold-up the device output voltage for a period of time if the supply collapses. The minimum value of the  $C_{SCIN}$  capacitor required can be calculated using 式 17 through 式 20, however these equations make the following assumptions to simplify the  $C_{SCIN}$  capacitor calculation:

- The AC supply frequency is within ±5% of the nominal standard frequencies of 50 Hz and 60 Hz
- The voltage ripple on the SCIN pin is around from 0.5 V to 0.8 V.
- The AC impedance of the cap-drop capacitor C<sub>S</sub> is at least ten times lower than that of the bulk capacitor C<sub>SCIN</sub> and the surge resistor R<sub>S</sub>

Use  $\pm$  17 for the FB 60-Hz  $V_{AC}$  supply and  $\pm$  18 for the HB 60-Hz  $V_{AC}$  supply.

$$C_{SCIN} = 0.0014 \times I_{OUT} \tag{17}$$

$$C_{SCIN} = 0.0035 \times I_{OUT} \tag{18}$$

Use  $\pm$  19 for the FB 50-Hz  $V_{AC}$  supply and  $\pm$  20 for the HB 50-Hz  $V_{AC}$  supply.

$$C_{SCIN} = 0.0017 \times I_{OUT} \tag{19}$$

 $C_{SCIN} = 0.0041 \times I_{OUT}$ 

where

• I<sub>OUT</sub> is the application load current (20)

The calculated  $C_{SCIN}$  capacitor from  $\vec{\pm}$  17 through  $\vec{\pm}$  20 represents the minimum value required for the application example. However,  $\vec{\pm}$  17 through  $\vec{\pm}$  20 do not account for capacitance derating for all operating conditions. Follow the manufacturer recommendation and guidelines to ensure the minimum required capacitance needed for the application. See the *Input and Output Capacitors Requirements* section for more details.



#### 9.2.2.4.1 C<sub>SCIN</sub> Calculations for the Typical Design

式 21 shows the use of 式 20 to calculate the  $C_{SCIN}$  capacitor value for the requirements of this application example.

$$C_{SCIN} = 0.0041 \times 0.012 = 49.2 \,\mu\text{F}$$
 (21)

The calculated  $C_{SCIN}$  capacitor from the equations in the *Calculating the Bulk Capacitor C\_{SCIN}* section represents the minimum value required for the respective device configuration. Choose the nearest standard capacitor value; see the *Input and Output Capacitors Requirements* section for more details.

#### 9.2.2.5 Calculating the PFD Pin Resistor Dividers for a Power-Fail Detection

Using the device power-fail detection feature is optional as indicated in ot 2 14 and ot 2 15. The PFD pin is an analog voltage input to an internal comparator that drives the open-drain PF output. The resistor divider consisting of  $ot R_1$  and  $ot R_2$  can be used to set the minimum  $ot V_{SCIN}$  voltage that triggers the PF output. Regardless of whether an AC or DC supply is used, the PF output triggers when the supply fails to maintain the  $ot V_{SCIN}$  voltage above  $ot V_{SCIN}$  (MIN). ot 2 2 gives the calculation of the  $ot R_1 - R_2$  resistor divider that sets the PF pin trigger point.

 $V_{IT(PFD,FALLING)}$  threshold =  $(V_{SCIN (MIN)} - V_{ripple})$  on the SCIN pin  $\times [R_2 / (R_1 + R_2)]$ 

#### where

V<sub>Ripple</sub> is the peak-to-peak voltage ripple on the SCIN pin and is in the range of 0.5 V to 0.8 V

式 23 calculates the  $V_{SCIN (MIN)}$  voltage.

$$V_{SCIN (MIN)} = 4 (V_{LDO\_OUT (nom)} + 0.6 V) - 1.5 V$$
 (23)

Set  $R_1$  as close as possible to the maximum value specified in the *Recommended Operating Conditions* table. This high  $R_1$  value limits the power used by the resistors, then calculates the value of  $R_2$ . Choose the closest standard resistor value for  $R_2$ . Optionally, because the PFD pin is a high-impedance node, add a 10-pF capacitor in parallel with the  $R_2$  resistors to reduce noise coupling into  $V_{PFD}$ .

Pull up the PF pin to a DC rail, such as  $V_{LDO\_IN}$ , so that a microcontroller can monitor the PF signal as an early power-fail warning to trigger the switch to a backup power solution or to perform a controlled system shutdown. Pulling up the PF pin to  $V_{LDO\_IN}$  rather than  $V_{LDO\_OUT}$  ensures that the PF signal is continuously monitored even if  $V_{LDO\_OUT}$  is down because of a load-transient event or a short-circuit fault.

注

An external DC rail can also be used to pullup the PF pin signal via a pullup resistor only if the external DC rail shares a common ground with the device GND pins and the absolute maximum of the PF pin voltage is not exceeded.

#### 9.2.2.5.1 PFD Pin Resistor Divider Calculations for the Typical Design

Using  $\pm$  23 and then solving  $\pm$  22 for R<sub>2</sub> yields an R<sub>2</sub> value of 18.3 kΩ.

$$V_{SCIN (MIN)} = 4 (3.3 + 0.6) - 1.5 V = 14.1 V$$
 (24)

$$R_2 = (V_{\text{IT}(PFD,FALLING}) \times R_1) / (V_{\text{SCIN (MIN)}} - V_{\text{ripple}} \text{ on the SCIN pin} - V_{\text{IT}(PFD,FALLING)})$$
(25)

$$R_2 = (1.17 \times 200) / (14.1 - 0.5 - 1.17)$$
 (26)



## 9.2.2.6 Summary of the Typical Application Design Components

表 4 summarizes the component values chosen through the design process for this application example.

表 4. Typical Application Design Example Components

| COMPONENT                         | CALCULATED VALUE                                                                                                                      |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Cs                                | 330 nF, capacitance loss under long-term service is inevitable and must be considered in the design.                                  |
| R <sub>S</sub>                    | 400 $\Omega$ , see the Checking for the Device Maximum $I_{SHUNT}$ Current section for the R <sub>S</sub> power-rating calculation.   |
| C <sub>SCIN</sub>                 | 47 μF, approximate the 49.2-μF capacitor value resulting from the <i>Calculating the Bulk Capacitor C<sub>SCIN</sub></i> section.     |
| C <sub>SC1</sub>                  | 1 μF, select the minimum capacitor value specified in the <i>Recommended Operating Conditions</i> table.                              |
| C <sub>SC2</sub>                  | 1 μF, select the minimum capacitor value specified in the <i>Recommended Operating Conditions</i> table.                              |
| $C_{LDO_{IN}}$                    | 1 μF, select the typical capacitor value specified in the <i>Recommended Operating Conditions</i> table.                              |
| C <sub>LDO_OUT</sub>              | 1 μF, select the typical capacitor value specified in the <i>Recommended Operating Conditions</i> table.                              |
| R <sub>1</sub>                    | 200 k $\Omega$ , select the maximum resistor value specified in the <i>Recommended Operating Conditions</i> table.                    |
| R <sub>2</sub>                    | 18.7 kΩ, approximate the 18.3-kΩ resistor value from the <i>PFD Pin Resistor Divider Calculations for the Typical Design</i> section. |
| R <sub>3</sub> and R <sub>4</sub> | 100 k $\Omega$ , select the maximum resistor values specified in the <i>Recommended Operating Conditions</i> table.                   |

## 9.2.3 Application Curves





## 10 Power Supply Recommendations

The TPS7A78 is designed primarily to operate from an AC supply voltage  $\geq$  18  $V_{AC}$  and an input line frequency up to 20 kHz. To ensure that the output voltage is well regulated and that dynamic performance is optimum, the procedures and examples in the *Typical Application* section must be followed.

The TPS7A78 can also operate from a DC supply voltage from 17 V to 23 V depending on the output voltage. To ensure proper operation and ensure that the DC output voltage is well regulated, the DC supply voltage applied to the SCIN pin must be well regulated and greater than or equal to the minimum  $V_{UVLO\_SCIN}$  rising threshold specified in the *Electrical Characteristics* table.

## 11 Layout

## 11.1 Layout Guidelines

- Place the input and output capacitors as close to the TPS7A78 as possible
- Place the PFD resistor divider, if used, away from the AC+, AC- pins, and the switched-capacitor stage pins; if not used, tie the PFD pin to the common ground with the device GND pins
- Pull up the PG pin, if used, to the LDO\_OUT pin via a pullup resistor; otherwise, tie the PG pin to the common ground with the device GND pins
- Pull up the PF pin, if used, to the LDO\_IN pin via a pullup resistor; otherwise, tie the PF pin to the common ground with the device GND pins
- Follow the recommended creepage distance between the AC+ and AC- pin traces, and between these traces and other circuit traces
- Tie the AC+ and AC- pins to the device GND pins if only the DC input supply is used
- Place thermal vias around the device to distribute heat

## 11.2 Layout Example



 Represents via used for applicationspecific connections

図 37. Example Layout



# 12 デバイスおよびドキュメントのサポート

#### 12.1 デバイス・サポート

#### 12.1.1 開発サポート

#### 12.1.1.1 評価基板

TPS7A78 を使用する回路の性能の初期評価に役立てるため、評価基板 (EVM) を利用可能です。TPS7A78EVM-011 評価基板のユーザー・ガイドは、テキサス・インスツルメンツの Web サイトのプロダクト・フォルダから請求するか、TI eStore から直接お求めになれます。

#### 12.1.1.2 SIMPLIS モデル

このデバイス用の SIMPLIS モデルは、ツールとソフトウェアタブのTPS7A78 プロダクト・フォルダで提供しています。

#### 12.1.2 デバイスの項目表記

## 表 5. デバイスの項目表記(1)(2)

| 製品名              | V <sub>LDO_OUT</sub>                                                                                                                                                                   |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS7A78xx(x)yyyz | <b>xx(x)</b> は公称出力電圧です。出力電圧の分解能が 50mV の場合、注文番号に 2 桁が使用されます。それ以外の場合は 3 桁が使用されます (例:33 = 3.3V、135 = 1.35V)。<br><b>yyy</b> はパッケージ指定子です。<br><b>z</b> はパッケージ数量です。Rは数量の大きいリール、Tは数量の小さいリールです。 |

- (1) 最新のパッケージと発注情報については、このデータシートの末尾にある「パッケージ・オプション」の付録を参照するか、www.ti.comにあるデバイスの製品フォルダをご覧ください。
- (2) 出力電圧は、1.3V から 5.0V まで、50mV 刻みで設定できます。詳細と在庫については、工場にお問い合わせください。

#### 12.2 ドキュメントのサポート

#### 12.2.1 関連資料

関連資料については、以下を参照してください。

- テキサス・インスツルメンツ、『TPS7A78EVM-011 Evaluation module』ユーザー・ガイド (英語)
- テキサス・インスツルメンツ、『One-Phase Shunt Electricity Meter Reference Design Using Standalone ADCs』デザイン・ガイド (英語)
- テキサス・インスツルメンツ、『Off-Line (Non-Isolated) AC/DC Power Supply Architectures Reference Design for Grid Applications』デザイン・ガイド (英語)

#### 12.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

#### 12.4 コミュニティ・リソース

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 商標

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



## 12.6 静電気放電に関する注意事項



すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。

静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TPS7A7833PWPR    | ACTIVE     | HTSSOP       | PWP                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | S7A7833              | Samples |
| TPS7A7833PWPT    | ACTIVE     | HTSSOP       | PWP                | 14   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | S7A7833              | Samples |
| TPS7A7836PWPR    | ACTIVE     | HTSSOP       | PWP                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | S7A7836              | Samples |
| TPS7A7836PWPT    | ACTIVE     | HTSSOP       | PWP                | 14   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | S7A7836              | Samples |
| TPS7A7850PWPR    | ACTIVE     | HTSSOP       | PWP                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | S7A7850              | Samples |
| TPS7A7850PWPT    | ACTIVE     | HTSSOP       | PWP                | 14   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | S7A7850              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A7833PWPR | HTSSOP          | PWP                | 14 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A7833PWPT | HTSSOP          | PWP                | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A7836PWPR | HTSSOP          | PWP                | 14 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A7836PWPT | HTSSOP          | PWP                | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A7850PWPR | HTSSOP          | PWP                | 14 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS7A7850PWPT | HTSSOP          | PWP                | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A7833PWPR | HTSSOP       | PWP             | 14   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS7A7833PWPT | HTSSOP       | PWP             | 14   | 250  | 356.0       | 356.0      | 35.0        |
| TPS7A7836PWPR | HTSSOP       | PWP             | 14   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS7A7836PWPT | HTSSOP       | PWP             | 14   | 250  | 356.0       | 356.0      | 35.0        |
| TPS7A7850PWPR | HTSSOP       | PWP             | 14   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS7A7850PWPT | HTSSOP       | PWP             | 14   | 250  | 356.0       | 356.0      | 35.0        |

4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G14)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G14) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



·

Exposed Thermal Pad Dimensions

4206332-2/AO 01/16

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G14)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated