UCC21222-Q1 # UCC21222-Q1 車載用 4A、6A、3.0kV<sub>RMS</sub> 絶縁型デュアル チャネル ゲート ドラ イバ デッドタイム付き # 1 特長 - 次の結果で AEC Q100 認定済み - デバイス温度グレード 1 - デバイス HBM ESD 分類レベル H2 - デバイス CDM ESD 分類レベル C6 - 接合部温度範囲:-40°C~+150°C - 抵抗によりデッドタイムをプログラム可能 - 汎用:デュアルローサイド、デュアルハイサイド、また はハーフ ブリッジドライバ - ピークソース 4A、ピークシンク 6A の出力 - 入力 VCCI 範囲:3V~5.5V - 最大 25V の VDD 出力駆動電源 - VDD UVLO:8V - スイッチング パラメータ: - 伝搬遅延時間:28ns (代表値) - 最小パルス幅:10ns - 最大遅延マッチング:5ns - 最大パルス幅歪み:5.5ns - TTL および CMOS 互換の入力 - グリッチ除去フィルタを内蔵 - I/O の負電圧耐性:-2V、200ns - 100V/ns を超える同相過渡耐性 (CMTI) - 絶縁バリアの寿命:>40年 - 最大 7800V<sub>PK</sub> のサージ耐性 - 細幅の SOIC-16 (D) パッケージ - 安全関連認証 (予定): - DIN V VDE V 0884-11:2017-01 ≥ DIN EN 61010-1 に準拠した絶縁耐圧:4242VPK - UL 1577 に準拠した絶縁耐圧:3000V<sub>RMS</sub> (1分 - IEC 60950-1、IEC 62368-1、IEC 61010-1 最終 機器規格による CSA 認定 - GB4943.1-2011 準拠の CQC 認定 # 2 アプリケーション - HEV および EV バッテリ充電器 - AC/DC および DC/DC 電源の絶縁型コンバータ - モータドライブおよびソーラー インバータ # 3 概要 UCC21222-Q1 デバイスは、デッド タイムをプログラムで き広い温度範囲に対応する絶縁型デュアル チャネル ゲ ートドライバです。極端な温度条件下でも安定した性能を 提供し、堅牢性に優れています。ピーク電流はソース 4A、 シンク 6A で、パワー MOSFET、IGBT、GaNトランジスタ を駆動するように設計されています。 UCC21222-Q1 デバイスは、2 つのローサイドドライバ、2 つのハイサイド ドライバ、または 1 つのハーフ ブリッジド ライバとして構成可能です。5ns の遅延マッチング性能に より、内部貫通電流のリスクを伴わずに、2 つの出力を並 列化して 2 倍の駆動力で重負荷条件に対応できます。 入力側は、3.0kV<sub>RMS</sub> の絶縁バリアによって 2 つの出力ド ライバと分離されており、同相過渡耐性 (CMTI) は 100V/ns 以上です。 抵抗によるデッドタイムのプログラミングが可能なため、シ ステムの制約に合わせてデッドタイムを調整することによ り、効率を高め、出力のオーバーラップを防止できます。 その他の保護機能として、DIS を High に設定した場合に 2 つの出力を同時にシャットダウンするディスエーブル機 能、5ns 未満の入力過渡を除去する内蔵グリッチ除去フィ ルタ、入力 / 出力ピンでの 200ns にわたる最大 -2V のス パイクに対応する負電圧処理機能があります。すべての 電源が UVLO 機能を備えています。 # 製品情報 | 部品番号(1) | パッケージ | 本体サイズ (公称) | |-------------|-------------|----------------| | UCC21222-Q1 | D (SOIC 16) | 9.9mm × 3.91mm | 供給されているすべてのパッケージについては、セクション 13 を 参照してください。 機能ブロック図 # **Table of Contents** | 1 | 特長1 | | |---|----------------------------------------------------|----| | 2 | アプリケーション1 | 7 | | 3 | 概要1 | | | 4 | Pin Configuration and Functions3 | | | 5 | Specifications4 | | | | 5.1 Absolute Maximum Ratings4 | _ | | | 5.2 ESD Ratings4 | 8 | | | 5.3 Recommended Operating Conditions4 | | | | 5.4 Thermal Information5 | _ | | | 5.5 Power Raungs5 | 9 | | | 5.6 Insulation Specifications6 | 10 | | | 5.7 Safety-Related Certifications7 | | | | 5.8 Safety-Limiting Values7 | | | | 5.9 Electrical Characteristics8 | 11 | | | 5.10 Switching Characteristics9 | | | | 5.11 Thermal Derating Curves10 | | | | 5.12 Typical Characteristics11 | | | 6 | Parameter Measurement Information15 | | | | 6.1 Minimum Pulses15 | | | | 6.2 Propagation Delay and Pulse Width Distortion15 | | | | 6.3 Rising and Falling Time15 | | | | · · · · · · · · · · · · · · · · · · · | 12 | | | | 13 | | | 6.6 Power-Up UVLO Delay to OUTPUT17 | | | 6.7 CMTI Testing | 18 | |-----------------------------------------|----| | 7 Detailed Description | | | 7.1 Overview | | | 7.2 Functional Block Diagram | | | 7.3 Feature Description | | | 7.4 Device Functional Modes | | | 8 Application and Implementation | | | 8.1 Application Information | | | 8.2 Typical Application | | | 9 Power Supply Recommendations | | | 10 Layout | | | 10.1 Layout Guidelines | 36 | | 10.2 Layout Example | | | 11 Device and Documentation Support | | | 11.1 Device Support | | | 11.2 Documentation Support | | | 11.3ドキュメントの更新通知を受け取る方法 | 39 | | <b>11.4</b> サポート・リソース | | | 11.5 Trademarks | | | 11.6 静電気放電に関する注意事項 | | | 11.7 用語集 | | | 12 Revision History | | | 13 Mechanical, Packaging, and Orderable | | | Information | 40 | # **4 Pin Configuration and Functions** 図 4-1. D Package 16-Pin SOIC Top View 表 4-1. Pin Functions | IN | TVDE (1) | Description. | | | | |---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | IYPE | Description | | | | | 5 | ı | Disables both driver outputs if asserted high, enables if set low or left open. This pin is pulled low internally if left open. Tie this pin to ground if not used to achieve better noise immunity. Bypass using a ≈ 1-nF low ESR/ESL capacitor close to DIS pin when connecting to a µC with distance. | | | | | DT 6 I and GND adjusts dead time according to the equation: DT (in ns) = 10 × R <sub>DT</sub> (in | | Tying DT to VCCI or leaving DT open allows the outputs to overlap. Place a resistor ( $R_{DT}$ ) between DT and GND adjusts dead time according to the equation: DT (in ns) = $10 \times R_{DT}$ (in k $\Omega$ ). Bypass this pin with a ceramic capacitor, 2.2 nF or greater, to achieve better noise immunity. Place this capacitor and | | | | | GND 4 P Primary-side ground reference. All signals in the primary side are referenced to this ground. | | | | | | | 1 | I | Input signal for A channel. INA input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. Tie this pin to ground if not used to achieve better noise immunity. | | | | | 2 | I | Input signal for B channel. INB input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. Tie this pin to ground if not used to achieve better noise immunity. | | | | | 7 | | | | | | | 12 | ] — | No internal connection | | | | | 13 | | | | | | | 15 | 0 | Output of driver A. Connect to the gate of the A channel FET or IGBT. | | | | | 10 | 0 | Output of driver B. Connect to the gate of the B channel FET or IGBT. | | | | | 3 | Р | Primary-side supply voltage. Locally decoupled to GND using a low ESR/ESL capacitor located as close to the device as possible | | | | | 8 | Р | This pin is internally shorted to pin 3. | | | | | 16 | Р | Secondary-side power for driver A. Locally decoupled to VSSA using a low ESR/ESL capacitor located as close to the device as possible | | | | | VDDB 11 P Secondary-side power for driver B. Locally decoupled to VSSB using a low ESR/ESL capacitor as close to the device as possible. | | Secondary-side power for driver B. Locally decoupled to VSSB using a low ESR/ESL capacitor located as close to the device as possible. | | | | | 14 | Р | Ground for secondary-side driver A. Ground reference for secondary side A channel | | | | | 9 | Р | Ground for secondary-side driver B. Ground reference for secondary side B channel | | | | | | 5 6 4 1 2 7 12 13 15 10 3 8 16 11 14 | NO. TYPE (1) 5 | | | | <sup>(1)</sup> P = power, I = input, O = output # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------------------------------|--------------------------------------------------------------------|------|---------------------------------------------------|------| | Input bias pin supply voltage | VCCI to GND | -0.5 | 6 | V | | Driver bias supply | VDDA-VSSA, VDDB-VSSB | -0.5 | 20 | V | | Output signal voltage | OUTA to VSSA, OUTB to VSSB | -0.5 | V <sub>VDDA</sub> +0.5,<br>V <sub>VDDB</sub> +0.5 | V | | output signal voltage | OUTA to VSSA, OUTB to VSSB,<br>Transient for 200 ns <sup>(3)</sup> | -2 | V <sub>VDDA</sub> +0.5,<br>V <sub>VDDB</sub> +0.5 | V | | | INA, INB, DIS to GND | -0.5 | V <sub>VCCI</sub> +0.5 | V | | Input signal voltage | INA, INB<br>Transient to GND for 200 ns <sup>(3)</sup> | -2 | V <sub>VCCI</sub> +0.5 | V | | Junction temperature, T <sub>J</sub> <sup>(2)</sup> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------------------|---------------------------------------------------------|-------|----------| | V | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V | | V <sub>(ESD)</sub> | Liecti ostatio discriarge | Charged-device model (CDM), per AEC Q100-011 | ±1500 | <b>V</b> | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **5.3 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----------------|---------------------------|-----|-----|------| | VCCI | VCCI Input supply voltage | 3 | 5.5 | V | | VDDA,<br>VDDB | Driver output bias supply | 9.2 | 18 | V | | TJ | Junction Temperature | -40 | 150 | °C | | T <sub>A</sub> | Ambient Temperature | -40 | 125 | °C | Product Folder Links: UCC21222-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> To maintain the recommended operating conditions for $T_J$ , see the セクション 5.4. <sup>(3)</sup> Values are verified by characterization and are not production tested. ### **5.4 Thermal Information** | | | UCC21222-Q1 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 68.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 30.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 22.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 17.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 22.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics Application Report (SPRA953). # 5.5 Power Ratings | | | | VALUE | UNIT | |-----------------------------------|---------------------------------------|------------------------------------------------|-------|------| | P <sub>D</sub> | Power dissipation | VCCI = 5.5 V, VDDA/B = 12 V, INA/B = 3.3 V, | 1825 | mW | | P <sub>DI</sub> | Power dissipation by transmitter side | 5.4 MHz 50% duty cycle square wave 1.0-nF load | 15 | mW | | P <sub>DA</sub> , P <sub>DB</sub> | Power dissipation by each driver side | | 905 | mW | #### 5.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------| | CLR | External clearance <sup>(1)</sup> | Shortest pin-to-pin distance through air | > 4 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest pin-to-pin distance across the package surface | > 4 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | >17 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 400 | V | | | Material group | | II | | | | 2 " ' | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV | | | | Overvoltage category per IEC 60664-1 | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-III | | | | | Rated mains voltage ≤ 600 V <sub>RMS</sub> | 1-11 | | | DIN V VDE | V 0884-11:2017-01 <sup>(2)</sup> | | | | | $V_{IORM}$ | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 990(6) | $V_{PK}$ | | V <sub>IOWM</sub> | Maximum working isolation | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test; | 700 <sup>(6)</sup> | $V_{RMS}$ | | | voltage | DC Voltage | 990(6) | $V_{DC}$ | | V <sub>IOTM</sub> | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1 s (100% production) | 4242 | $V_{PK}$ | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, V <sub>TEST</sub> = 1.3 × V <sub>IOSM</sub> = 7800 V <sub>PK</sub> (qualification) | 6000 | $V_{PK}$ | | | | Method a, After Input/Output safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$ | <5 | | | q <sub>pd</sub> | Apparent charge <sup>(4)</sup> | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}, t_{ini} = 60s; \\ V_{pd(m)} = 1.2 \times V_{IORM}, t_m = 10s$ | <5 | рС | | | | Method b1; At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}; \ t_{ini} = 1 \ s; \\ V_{pd(m)} = 1.5 \times V_{IORM} \ , \ t_m = 1 s$ | <5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO} = 0.4 \sin (2\pi ft), f = 1 \text{ MHz}$ | 0.5 | pF | | | | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | R <sub>IO</sub> | Isolation resistance, input to output | V <sub>IO</sub> = 500 V at 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> =150°C | > 109 | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO} = 3000 V_{RMS}$ , t = 60 sec. (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO} = 3600 V_{RMS}$ , t = 1 sec (100% production) | 3000 | $V_{RMS}$ | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. - (2) This coupler is suitable for basic electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. - (6) System isolation working voltages need to be verified according to application parameters. Copyright © 2024 Texas Instruments Incorporated # 5.7 Safety-Related Certifications | VDE | CSA | UL | CQC | |-----|----------------------------------|-------------------------------------------------------------------------|---------------------------------------------| | | Plan to certify according to IEC | Plan to be recognized under<br>UL 1577 Component<br>Recognition Program | Plan to certify according to GB 4943.1-2011 | # 5.8 Safety-Limiting Values Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | | PARAMETER | TEST CONDITIONS | SIDE | MIN | TYP | MAX | UNIT | |----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|------| | I <sub>S</sub> | Safety output supply current | $\theta_{JA}$ = 68.5°C/W, V <sub>VDDA/B</sub> = 12 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C<br>See | DRIVER A,<br>DRIVER B | | | 75 | mA | | | Safety supply power T <sub>A</sub> | $\theta_{JA} = 68.5^{\circ}\text{C/W}, \text{V}_{\text{VCCI}} = 5.5 \text{V}, \text{T}_{\text{J}} = 150^{\circ}\text{C},$ afety supply power $T_{\text{A}} = 25^{\circ}\text{C}$ See | INPUT | | | 15 | | | Б | | | DRIVER A | | | 905 | mW | | P <sub>S</sub> | | | DRIVER B | | | 905 | HIVV | | | | | TOTAL | | | 1825 | | | Ts | Safety temperature <sup>(1)</sup> | | | | | 150 | °C | (1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, $R_{\theta JA}$ , in the 200 5.4 table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. ### **5.9 Electrical Characteristics** $V_{VCCI}$ = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitor from VCCI to GND and 1- $\mu$ F capacitor from VDDA/B to VSSA/B, $V_{VDDA}$ = $V_{VDDB}$ = 12 V, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB, DT pin tied to VCCI, $C_L$ = 0 pF, $T_J$ = -40°C to +150°C unless otherwise noted<sup>(1)</sup> (2). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|----------|------| | SUPPLY CURRE | NTS | | | | <u>'</u> | | | I <sub>VCCI</sub> | VCCI quiescent current $V_{INA} = 0 \text{ V}, V_{INB} = 0 \text{ V}$ | | | 1.5 | 2.0 | mA | | I <sub>VDDA</sub> , I <sub>VDDB</sub> | VDDA and VDDB quiescent current | V <sub>INA</sub> = 0 V, V <sub>INB</sub> = 0 V | 1.0 | | 1.8 | mA | | I <sub>vccı</sub> | VCCI operating current | (f = 500 kHz) current per channel | | 2.5 | | mA | | I <sub>VDDA</sub> , I <sub>VDDB</sub> | VDDA and VDDB operating current | (f = 500 kHz) current per channel,<br>C <sub>OUT</sub> = 100 pF,<br>V <sub>VDDA</sub> , V <sub>VDDB</sub> = 12 V | 2.5 | | | mA | | VCC SUPPLY V | OLTAGE UNDERVOLTAGE THRES | SHOLDS | | | | | | V <sub>VCCI_ON</sub> | UVLO Rising threshold | | 2.55 | 2.7 | 2.85 | V | | V <sub>VCCI_OFF</sub> | UVLO Falling threshold | | 2.35 | 2.5 | 2.65 | V | | V <sub>VCCI_HYS</sub> | UVLO Threshold hysteresis | | | 0.2 | | V | | VDD SUPPLY V | OLTAGE UNDERVOLTAGE THRE | SHOLDS | | - | | | | V <sub>VDDA_ON</sub> ,<br>V <sub>VDDB_ON</sub> | UVLO Rising threshold | | 8 | 8.5 | 9 | V | | V <sub>VDDA_OFF</sub> ,<br>V <sub>VDDB_OFF</sub> | UVLO Falling threshold | | 7.5 | 8 | 8.5 | V | | V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub> | UVLO Threshold hysteresis | | | 0.5 | | V | | INA, INB AND D | ISABLE | | | | | | | V <sub>INAH</sub> , V <sub>INBH</sub> ,<br>V <sub>DISH</sub> | Input high threshold voltage | | 1.6 1.8 | | 2 | V | | V <sub>INAL</sub> , V <sub>INBL</sub> ,<br>V <sub>DISL</sub> | Input low threshold voltage | | 0.8 | 1 | 1.25 | V | | V <sub>INA_HYS</sub> ,<br>V <sub>INB_HYS</sub> ,<br>V <sub>DIS_HYS</sub> | Input threshold hysteresis | | | 0.8 | | V | | OUTPUT | | | | | | | | I <sub>OA+</sub> , I <sub>OB+</sub> | Peak output source current | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement | | 4 | | Α | | I <sub>OA-</sub> , I <sub>OB-</sub> | Peak output sink current | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement | | 6 | | Α | | R <sub>OHA</sub> , R <sub>OHB</sub> | Output resistance at high state | $I_{OUT}$ = $-10$ mA, $R_{OHA}$ , $R_{OHB}$ do not represent drive pull-up performance. See $t_{RISE}$ in セクション 5.10 and セクション 7.3.4 for details. | 5 | | | Ω | | R <sub>OLA</sub> , R <sub>OLB</sub> | Output resistance at low state | I <sub>OUT</sub> = 10 mA | | 0.55 | | Ω | | V <sub>OHA</sub> , V <sub>OHB</sub> | Output voltage at high state | V <sub>VDDA</sub> , V <sub>VDDB</sub> = 12 V, I <sub>OUT</sub> = -10 mA | | 11.95 | | ٧ | | V <sub>OLA</sub> , V <sub>OLB</sub> | Output voltage at low state | V <sub>VDDA</sub> , V <sub>VDDB</sub> = 12 V, I <sub>OUT</sub> = 10 mA | | 5.5 | | mV | | V <sub>OAPDA</sub> , V <sub>OAPDB</sub> | Driver output (V <sub>OUTA</sub> , V <sub>OUTB</sub> ) active pull down | V <sub>VDDA</sub> and V <sub>VDDB</sub> unpowered,<br>I <sub>OUTA</sub> , I <sub>OUTB</sub> = 200 mA | | 1.75 | 2.1 | V | # 5.9 Electrical Characteristics (続き) $V_{VCCI}$ = 3.3 V or 5.0 V, 0.1- $\mu$ F capacitor from VCCI to GND and 1- $\mu$ F capacitor from VDDA/B to VSSA/B, $V_{VDDA}$ = $V_{VDDB}$ = 12 V, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB, DT pin tied to VCCI, $C_L$ = 0 pF, $T_J$ = $-40^{\circ}$ C to +150°C unless otherwise noted<sup>(1)</sup> (2). | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |-----------------------------------------------|-------------------------------|------------|--------------------------------|--------|------|--|--|--| | UCC21222-Q1 DEAD TIME AND OVERLAP PROGRAMMING | | | | | | | | | | | DT pin tied to VCCI | Overlap de | Overlap determined by INA, INB | | | | | | | Dead time, DT | $R_{DT} = 10 \text{ k}\Omega$ | 80 | 100 120 | | | | | | | Dead time, DT | $R_{DT} = 20 \text{ k}\Omega$ | 160 | 200 | 240 | ns | | | | | | $R_{DT} = 50 \text{ k}\Omega$ | 400 | 500 | 600 | 1 | | | | | | R <sub>DT</sub> = 10 kΩ | _ | 0 | 10 | | | | | | Dead time matching, $ DT_{AB}-DT_{BA} $ | $R_{DT} = 20 \text{ k}\Omega$ | _ | 0 | 0 20 r | | | | | | | $R_{DT} = 50 \text{ k}\Omega$ | _ | 0 | 65 | | | | | <sup>(1)</sup> Current direction in the testing conditions are defined to be positive into the pin and negative out of the specified terminal (unless otherwise noted). ### 5.10 Switching Characteristics $V_{VCCI}$ = 3.3 V or 5.5 V, 0.1- $\mu$ F capacitor from VCCI to GND, $V_{VDDA}$ = $V_{VDDB}$ = 12 V, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB, load capacitance $C_{OUT}$ = 0 pF, $T_J$ = -40°C to +150°C unless otherwise noted<sup>(1)</sup>. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|-----|-------|------|--| | t <sub>RISE</sub> | Output rise time<br>See ☑ 6-4. | $C_{VDD}$ = 10 $\mu$ F, $C_{OUT}$ = 1.8 nF, $V_{VDDA}$ , $V_{VDDB}$ = 12 V, f = 1 kHz | | 5 | 16 | ns | | | t <sub>FALL</sub> | Output fall time<br>See ☑ 6-4. | $C_{VDD}$ = 10 $\mu$ F, $C_{OUT}$ = 1.8 nF , $V_{VDDA}$ , $V_{VDDB}$ = 12 V, f = 1 kHz | | 6 | 12 | ns | | | t <sub>PWmin</sub> | Minimum input pulse width that passes to output See 図 6-1 and 図 6-2. | Output does not change the state if input signal less than t <sub>PWmin</sub> | 10 20 | | ns | | | | t <sub>PDHL</sub> | Propagation delay at falling edge See ☑ 6-3. | INx high threshold, V <sub>INH</sub> , to 10% of the output | 28 40 | | ns | | | | t <sub>PDLH</sub> | Propagation delay at rising edge See ☑ 6-3. | INx low threshold, V <sub>INL</sub> , to 90% of the output | 28 40 | | ns | | | | t <sub>PWD</sub> | Pulse width distortion in each channel See ⊠ 6-3. | tpdlha — tpdhla , tpdlhb— tpdhlb | | | 5.5 | ns | | | t <sub>DM</sub> | Propagation delays matching,<br> tpDLHA − tpDLHB , tpDHLA − tpDHLB <br>See 図 6-3. | f = 250kHz | | | 5 | ns | | | t <sub>VCCI+ to OUT</sub> | VCCI Power-up Delay Time: UVLO<br>Rise to OUTA, OUTB,<br>See ☑ 6-7. | INA or INB tied to VCCI | | 40 | | | | | t <sub>VDD+ to OUT</sub> | VDDA, VDDB Power-up Delay Time:<br>UVLO Rise to OUTA, OUTB<br>See ☒ 6-8. | INA or INB tied to VCCI | 22 | | μs | | | | CM <sub>H</sub> | High-level common-mode transient immunity<br>See セクション 6.7. | Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; V <sub>CM</sub> =1000 V; | 100 | | | V/ns | | | CM <sub>L</sub> | Low-level common-mode transient immunity See セクション 6.7. | Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI; V <sub>CM</sub> =1000 V; | 100 | | V/115 | | | <sup>(1)</sup> Parameters with only a typical value are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty. <sup>(2)</sup> Parameters with only a typical value are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty. # **5.11 Thermal Derating Curves** 図 5-2. Thermal Derating Curve for Limiting Power Per VDE # **5.12 Typical Characteristics** VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, $T_A = 25$ °C, $C_L = 0$ pF unless otherwise noted. # 5.12 Typical Characteristics (continued) VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, $T_A$ = 25°C, $C_L$ = 0 pF unless otherwise noted. # **5.12 Typical Characteristics (continued)** VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, $T_A$ = 25°C, $C_L$ = 0 pF unless otherwise noted. # **5.12 Typical Characteristics (continued)** VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, DT pin tied to VCCI, $T_A = 25^{\circ}C$ , $C_L = 0$ pF unless otherwise noted. ### **6 Parameter Measurement Information** ### 6.1 Minimum Pulses A typical 5-ns deglitch filter removes small input pulses introduced by ground bounce or switching transients. An input pulse with duration longer than $t_{PWmin}$ , typically 10 ns, must be asserted on INA or INB to guarantee an output state change at OUTA or OUTB. See $\boxtimes$ 6-1 and $\boxtimes$ 6-2 for detailed information of the operation of deglitch filter. ### 6.2 Propagation Delay and Pulse Width Distortion $\boxtimes$ 6-3 shows calculation of pulse width distortion ( $t_{PWD}$ ) and delay matching ( $t_{DM}$ ) from the propagation delays of channels A and B. To measure delay matching, both inputs must be in phase, and the DT pin must be shorted to VCCI to enable output overlap. 図 6-3. Delay Matching and Pulse Width Distortion ### 6.3 Rising and Falling Time English Data Sheet: SLUSDA5 図 6-4. Rising and Falling Time Criteria ### 6.4 Input and Disable Response Time 図 6-5 shows the response time of the disable function. For more information, see セクション 7.4.1. 図 6-5. Disable Pin Timing ### 6.5 Programmable Dead Time Tying DT to VCCI or leaving DT open allows the outputs to overlap. Placing a resistor ( $R_{DT}$ ) between DT and GND adjusts dead time according to the equation: DT (in ns) = 10 × $R_{DT}$ (in k $\Omega$ ). TI recommends bypassing this pin with a ceramic capacitor, 2.2 nF or greater, to achieve better noise immunity. Place this capacitor and $R_{DT}$ close to the DT pin.. For more details on dead time, refer to $\forall D \in \mathcal{L}$ 7.4.2. 図 6-6. Dead Time Switching Parameters # 6.6 Power-Up UVLO Delay to OUTPUT Whenever the supply voltage VCCI crosses from below the falling threshold $V_{VCCI\_OFF}$ to above the rising threshold $V_{VCCI\_ON}$ , and whenever the supply voltage VDDx crosses from below the falling threshold $V_{VDDx\_OFF}$ to above the rising threshold $V_{VDDx\_ON}$ , there is a delay before the outputs begin responding to the inputs. For VCCI UVLO this delay is defined as $t_{VCCI+ to OUT}$ , and is typically 40 $\mu$ s. For VDDx UVLO this delay is defined as $t_{VDD+ to OUT}$ , and is typically 22 $\mu$ s. TI recommends allowing some margin before driving input signals, to ensure the driver VCCI and VDD bias supplies are fully activated. $\boxtimes$ 6-8 show the power-up UVLO delay timing diagram for VCCI and VDD. Whenever the supply voltage VCCI crosses below the falling threshold $V_{VCCI\_OFF}$ , or VDDx crosses below the falling threshold $V_{VDDx\_OFF}$ , the outputs stop responding to the inputs and are held low within 1 $\mu$ s. This asymmetric delay is designed to ensure safe operation during VCCI or VDDx brownouts. # **6.7 CMTI Testing** ☑ 6-9 is a simplified diagram of the CMTI testing configuration. Copyright © 2018, Texas Instruments Incorporated 図 6-9. Simplified CMTI Testing Setup # 7 Detailed Description ### 7.1 Overview In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA. The UCC21222-Q1 is a flexible dual gate driver which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors. The UCC21222-Q1 has many features that allow it to integrate well with control circuitry and protect the gates it drives such as: resistor-programmable dead time (DT) control, disable pin, and under voltage lock out (UVLO) for both input and output supplies. The UCC21222-Q1 also holds its outputs low when the inputs are left open or when the input pulse duration is too short. The driver inputs are CMOS and TTL compatible for interfacing with digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs. ## 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 VDD, VCCI, and Undervoltage Lock Out (UVLO) The UCC21222-Q1 has an internal under voltage lock out (UVLO) protection feature on each supply voltage between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than $V_{VDD\_OFF}$ at device start-up or lower than $V_{VDD\_OFF}$ after start-up, the VDD UVLO feature holds the channel output low, regardless of the status of the input pins. When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (illustrated in $\boxtimes$ 7-1). In this condition, the upper PMOS is resistively held off by $R_{Hi-Z}$ while the lower NMOS gate is tied to the driver output through $R_{CLAMP}$ . In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically around 1.5V, regardless of whether bias power is available. 図 7-1. Simplified Representation of Active Pull Down Feature The VDD UVLO protection has a hysteresis feature (V<sub>VDD\_HYS</sub>). This hysteresis prevents chatter when there is ground noise from the power supply. This also allows the device to accept small drops in bias voltage, which commonly occurs when the device starts switching and operating current consumption increases suddenly. The inputs of the UCC21222-Q1 also have an internal under voltage lock out (UVLO) protection feature. The inputs cannot affect the outputs unless the supply voltage VCCI exceeds $V_{VCCI\_ON}$ on start-up. The outputs are held low and cannot respond to inputs when the supply voltage VCCI drops below $V_{VCCI\_OFF}$ after start-up. Like the UVLO for VDD, there is hystersis ( $V_{VCCI\_HYS}$ ) to ensure stable operation. | <b>24</b> | | | | | | | | |--------------------------------------------------------|-----|-----|---------|------|--|--|--| | CONDITION | INP | UTS | OUTPUTS | | | | | | CONDITION | INA | INB | OUTA | OUTB | | | | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н | L | L | L | | | | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L | Н | L | L | | | | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н | Н | L | L | | | | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L | L | L | L | | | | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н | L | L | L | | | | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L | Н | L | L | | | | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н | Н | L | L | | | | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L | L | L | L | | | | Product Folder Links: UCC21222-Q1 表 7-1. VCCI UVLO Feature Logic 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 表 7-2. VDD UVLO Feature Logic | X / Z. VDD GVEG I cutaire Logic | | | | | | | | |------------------------------------------------------|-----|------|---------|------|--|--|--| | CONDITION | INF | PUTS | OUTPUTS | | | | | | CONDITION | INA | INB | OUTA | OUTB | | | | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н | L | L | L | | | | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | L | Н | L | L | | | | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н | Н | L | L | | | | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | L | L | L | L | | | | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н | L | L | L | | | | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L | Н | L | L | | | | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н | Н | L | L | | | | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L | L | L | L | | | | ### 7.3.2 Input and Output Logic Table Assume VCCI, VDDA, VDDB are powered up (see セクション 7.3.1 for more information on UVLO operation modes). 表 7-3 shows the operation with INA, INB and DIS and the corresponding output state. 表 7-3. INPUT/OUTPUT Logic Table(1) | <b>2</b> ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) | | | | | | | | | | |--------------------------------------------------|-----------|----------------|---------|------|-----------------------------------------------------------------------------------------------------------|--|--|--|--| | INPUTS | | DIS | OUTPUTS | | NOTE | | | | | | INA | INB | ы | OUTA | OUTB | NOTE | | | | | | L | L | L or Left Open | L | L | | | | | | | L | Н | L or Left Open | L | Н | If the dead time function is used, output transitions occur after the dead time expires. See セクション 7.4.2. | | | | | | Н | L | L or Left Open | Н | L | | | | | | | Н | Н | L or Left Open | L | L | DT is programmed with R <sub>DT</sub> . | | | | | | Н | Н | L or Left Open | Н | Н | DT pin is left open or pulled to VCCI. | | | | | | Left Open | Left Open | L or Left Open | L | L | | | | | | | Х | Х | Н | L | L | | | | | | <sup>(1) &</sup>quot;X" means L, H or left open. For improved noise immunity, TI recommends connecting INA, INB, and DIS to GND, and DT to VCCI, when these pins are not used. #### 7.3.3 Input Stage The input pins (INA, INB, and DIS) of the UCC21222-Q1 are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage of the output channels. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V microcontrollers), since the UCC21222-Q1 has a typical high threshold ( $V_{INAH}$ ) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see $\boxtimes$ 5-11 and $\boxtimes$ 5-13). A wide hysterisis ( $V_{INA\_HYS}$ ) of 0.8 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pull-down resistors force the pin low. These resistors are typically 200 k $\Omega$ for INA/B and 50 k $\Omega$ for DIS (see $\forall \mathcal{D} \forall \exists \mathcal{D} \forall \mathcal{D} \forall \exists \mathcal{D} \forall \mathcal{D}$ The amplitude of any signal applied to the inputs must never be at a voltage higher than VCCI. 21 Product Folder Links: UCC21222-Q1 #### 7.3.4 Output Stage The UCC21222-Q1 output stage features a pull-up structure which delivers the highest peak-source current when it is most needed: during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional *pull-up* N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The onresistance of this N-channel MOSFET ( $R_{\rm NMOS}$ ) is approximately 1.47 $\Omega$ when activated. The $R_{OH}$ parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the *pull-up* N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC21222-Q1 pull-up stage during this brief turn-on phase is much lower than what is represented by the $R_{OH}$ parameter. The pull-down structure of the UCC21222-Q1 is composed of an N-channel MOSFET. The $R_{OL}$ parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21222-Q1 are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS for rail-to-rail operation. 図 7-2. Output Stage #### 7.3.5 Diode Structure in the UCC21222-Q1 ☑ 7-3 illustrates the multiple diodes involved in the ESD protection components. This provides a pictorial representation of the absolute maximum rating for the device. 図 7-3. ESD Structure #### 7.4 Device Functional Modes ### 7.4.1 Disable Pin When the DIS pin is set high, both outputs are shut down simultaneously. When the DIS pin is set low or left open, the UCC21222-Q1 operates normally. The DIS circuit logic structure is nearly identical compared to INA or INB, and the propagation delay is similar (see $\boxtimes$ 5-20). The DIS pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is recommended to tie this pin to GND if the DIS pin is not used to achieve better noise immunity. #### 7.4.2 Programmable Dead Time (DT) Pin The UCC21222-Q1 allows the user to adjust dead time (DT) in the following ways: #### 7.4.2.1 DT Pin Tied to VCCI or DT Pin Left Open Outputs completely match inputs, so no minimum dead time is asserted. This allows the outputs to overlap. TI recommends connecting this pin directly to VCCI if it is not used to achieve better noise immunity. ### 7.4.2.2 Connecting a Programming Resistor between DT and GND Pins Program $t_{DT}$ by placing a resistor, $R_{DT}$ , between the DT pin and GND. The appropriate $R_{DT}$ value can be determined from: $$t_{\rm DT} \approx 10 \times R_{\rm DT} \tag{1}$$ where - t<sub>DT</sub> is the programmed dead time, in nanoseconds. - R<sub>DT</sub> is the value of resistance between DT pin and GND, in kilo-ohms. The steady state voltage at the DT pin is about 0.8 V. $R_{DT}$ programs a small current at this pin, which sets the dead time. As the value of $R_{DT}$ increases, the current sourced by the DT pin decreases. The DT pin current will be less than 10 $\mu$ A when $R_{DT}$ = 100 $k\Omega$ . For larger values of $R_{DT}$ , TI recommends placing $R_{DT}$ and a ceramic capacitor, 2.2 nF or greater, as close to the DT pin as possible to achieve greater noise immunity and better dead time matching between both channels. The falling edge of an input signal initiates the programmed dead time for the other signal. The programmed dead time is the minimum enforced duration in which both outputs are held low by the driver. The outputs may also be held low for a duration greater than the programmed dead time, if the INA and INB signals include a dead time duration greater than the programmed minimum. If both inputs are high simultaneously, both outputs will immediately be set low. This feature is used to prevent shoot-through in half-bridge applications, and it does not affect the programmed dead time setting for normal operation. Various driver dead time logic operating conditions are illustrated and explained in $\boxtimes$ 7-4. 図 7-4. Input and Output Logic Relationship with Input Signals **Condition A:** INB goes low, INA goes high. INB sets OUTB low immediately and assigns the programmed dead time to OUTA. OUTA is allowed to go high after the programmed dead time. **Condition B:** INB goes high, INA goes low. Now INA sets OUTA low immediately and assigns the programmed dead time to OUTB. OUTB is allowed to go high after the programmed dead time. **Condition C:** INB goes low, INA is still low. INB sets OUTB low immediately and assigns the programmed dead time for OUTA. In this case, the input signal dead time is longer than the programmed dead time. When INA goes high after the duration of the input signal dead time, it immediately sets OUTA high. **Condition D:** INA goes low, INB is still low. INA sets OUTA low immediately and assigns the programmed dead time to OUTB. In this case, the input signal dead time is longer than the programmed dead time. When INB goes high after the duration of the input signal dead time, it immediately sets OUTB high. **Condition E:** INA goes high, while INB and OUTB are still high. To avoid overshoot, OUTB is immediately pulled low. After some time OUTB goes low and assigns the programmed dead time to OUTA. OUTB is already low. After the programmed dead time, OUTA is allowed to go high. **Condition F:** INB goes high, while INA and OUTA are still high. To avoid overshoot, OUTA is immediately pulled low. After some time OUTA goes low and assigns the programmed dead time to OUTB. OUTA is already low. After the programmed dead time, OUTB is allowed to go high. # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information The UCC21222-Q1 effectively combines both isolation and buffer-drive functions. The flexible, universal capability of the UCC21222-Q1 (with up to 5.5-V VCCI and 18-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or GaN transistor. With integrated components, advanced protection features (UVLO, dead time, and disable) and optimized switching performance, the UCC21222-Q1 enables designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market. ## 8.2 Typical Application The circuit in 🗵 8-1 shows a reference design with the UCC21222-Q1 driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications. Copyright © 2018, Texas Instruments Incorporated 図 8-1. Typical Application Schematic ### 8.2.1 Design Requirements 表 8-1 lists reference design parameters for the example application: UCC21222-Q1 driving 650-V MOSFETs in a high side-low side configuration. 表 8-1. UCC21222-Q1 Design Requirements | PARAMETER | VALUE | UNITS | |---------------------------------------|--------------------------------------------------------------------|-------| | Power transistor | 650-V, 150-m $\Omega$ R <sub>DS_ON</sub> with 12-V V <sub>GS</sub> | - | | VCC | 5.0 | V | | VDD | 12 | V | | Input signal amplitude | 3.3 | V | | Switching frequency (f <sub>s</sub> ) | 100 | kHz | | Dead Time | 200 | ns | | DC link voltage | 400 | V | # 8.2.2 Detailed Design Procedure ## 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the UCC21222-Q1 device with the WEBENCH® Power Designer. - Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Designing INA/INB Input Filter It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input $R_{IN}$ - $C_{IN}$ filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces. Such a filter should use an $R_{IN}$ in the range of 0 $\Omega$ to 100 $\Omega$ and a $C_{IN}$ between 10 pF and 100 pF. In the example, an $R_{IN}$ = 51 $\Omega$ and a $C_{IN}$ = 33 pF are selected, with a corner frequency of approximately 100 MHz. When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay. #### 8.2.2.3 Select Dead Time Resistor and Capacitor From 式 1, a 20-kΩ resistor is selected to set the dead time to 200 ns. A 2.2-nF capacitor is placed in parallel close to the DT pin to improve noise immunity. #### 8.2.2.4 Select External Bootstrap Diode and its Series Resistor The bootstrap capacitor is charged by VDD through an external bootstrap diode every cycle when the low side transistor turns on. Charging the capacitor involves high-peak currents, and therefore transient power dissipation in the bootstrap diode may be significant. Conduction loss also depends on the diode's forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 English Data Sheet: SLUSDA5 When selecting external bootstrap diodes, it is recommended that one chose high voltage, fast recovery diodes or SiC Schottky diodes with a low forward voltage drop and low junction capacitance in order to minimize the loss introduced by reverse recovery and related grounding noise bouncing. In the example, the DC-link voltage is 400 V<sub>DC</sub>. The voltage rating of the bootstrap diode should be higher than the DC-link voltage with a good margin. Therefore, a 600-V ultrafast diode, MURA160T3G, is chosen in this example. A bootstrap resistor, $R_{BOOT}$ , is used to reduce the inrush current in $D_{BOOT}$ and limit the ramp up slew rate of voltage of VDDA-VSSA during each switching cycle, especially when the VSSA(SW) pin has an excessive negative transient voltage. The recommended value for $R_{BOOT}$ is between 1 $\Omega$ and 20 $\Omega$ depending on the diode used. In the example, a current limiting resistor of 2.2 $\Omega$ is selected to limit the inrush current of bootstrap diode. The estimated worst case peak current through $D_{Boot}$ is, $$I_{DBoot(pk)} = \frac{V_{DD} - V_{BDF}}{R_{Boot}} = \frac{12V - 1.5V}{2.7\Omega} \approx 4A$$ (2) where V<sub>BDF</sub> is the estimated bootstrap diode forward voltage drop around 4 A. ### 8.2.2.5 Gate Driver Output Resistor The external gate driver resistors, R<sub>ON</sub>/R<sub>OFF</sub>, are used to: - 1. Limit ringing caused by parasitic inductances/capacitances. - 2. Limit ringing caused by high voltage/current switching dv/dt, di/dt, and body-diode reverse recovery. - 3. Fine-tune gate drive strength; that is, peak sink and source current to optimize the switching loss. - 4. Reduce electromagnetic interference (EMI). As mentioned in セクション 7.3.4, the UCC21222-Q1 has a pullup structure with a P-channel MOSFET and an additional *pull-up* N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with: $$I_{OA+} = min \left( 4A, \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$ (3) $$I_{OB+} = min \left(4A, \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}}\right)$$ (4) where - R<sub>ON</sub>: External turn-on resistance. - R<sub>GFET INT</sub>: Power transistor internal gate resistance, found in the power transistor data sheet. - I<sub>O+</sub> = Peak source current The minimum value between 4 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance. In this example: $$I_{OA+} = \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.3A$$ (5) $$I_{OB+} = \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{12V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.5A$$ (6) Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 Therefore, the high-side and low-side peak source current is 2.3 A and 2.5 A respectively. Similarly, the peak sink current can be calculated with: $$I_{OA-} = min \left( 6A, \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} \mid\mid R_{ON} + R_{GFET\_Int}} \right)$$ $$(7)$$ $$I_{OB-} = min \left( 6A, \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$ (8) #### where - R<sub>OFF</sub>: External turn-off resistance, R<sub>OFF</sub>=0 in this example; - V<sub>GDF</sub>: The anti-parallel diode forward voltage drop which is in series with R<sub>OFF</sub>. The diode in this example is an MSS1P4. - I<sub>O</sub>: Peak sink current the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance. In this example, $$I_{OA-} = \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} \mid\mid R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.0A \tag{9}$$ $$I_{OB-} = \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} \mid\mid R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.4A \tag{10}$$ Therefore, the high-side and low-side peak sink current is 5.0 A and 5.4 A, respectively. Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance ( $C_{ISS}$ ) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period. ## 8.2.2.6 Estimating Gate Driver Power Loss The total loss, $P_G$ , in the gate driver subsystem includes the power losses of the UCC21222-Q1 ( $P_{GD}$ ) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in $P_G$ and not discussed in this section. P<sub>GD</sub> is the key power loss which determines the thermal safety-related limits of the UCC21222-Q1, and it can be estimated by calculating losses from several components. The first component is the static power loss, $P_{GDQ}$ , which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency. $P_{GDQ}$ is measured on the bench with no load connected to OUTA and OUTB at a given VCCI, VDDA/VDDB, switching frequency and ambient temperature. $\boxtimes$ 5-5 and $\boxtimes$ 5-8 show the operating current consumption vs. operating frequency with no load. In this example, $V_{VCCI} = 5$ V and $V_{VDD} = 12$ V. The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be $I_{VCCI} \approx 2.5$ mA, and $I_{VDDA} = I_{VDDB} \approx 1.5$ mA. Therefore, the $P_{GDQ}$ can be calculated with $$P_{GDQ} = V_{VCCI} \times I_{VCCI} + V_{VDDA} \times I_{DDA} + V_{VDDB} \times I_{DDB} = 50 \text{mW}$$ (11) The second component is switching operation loss, $P_{GDO}$ , with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching, $P_{GSW}$ , can be estimated with $$P_{GSW} = 2 \times V_{DD} \times Q_G \times f_{SW}$$ (12) where Q<sub>G</sub> is the gate charge of the power transistor. If a split rail is used to turn on and turn off, then VDD is going to be equal to difference between the positive rail to the negative rail. So, for this example application: $$P_{GSW} = 2 \times 12V \times 100nC \times 100kHz = 240mW$$ (13) $Q_G$ represents the total gate charge of the power transistor switching 480 V at 14 A provided by the datasheet, and is subject to change with different testing conditions. The UCC21222-Q1 gate driver loss on the output stage, $P_{GDO}$ , is part of $P_{GSW}$ . $P_{GDO}$ will be equal to $P_{GSW}$ if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21222-Q1. If there are external turn-on and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is saturated. Therefore, $P_{GDO}$ is different in these two scenarios. ## Case 1 - Linear Pull-Up/Down Resistor: $$P_{GDO} = \frac{P_{GSW}}{2} \times \left( \frac{R_{OH} \parallel R_{NMOS}}{R_{OH} \parallel R_{NMOS} + R_{ON} + R_{GFET\_Int}} + \frac{R_{OL}}{R_{OL} + R_{OFF} \parallel R_{ON} + R_{GFET\_Int}} \right)$$ (14) In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21222-Q1 gate driver loss can be estimated with: $$P_{GDO} = \frac{240 \text{mW}}{2} \times \left( \frac{5\Omega \| 1.47\Omega}{5\Omega \| 1.47\Omega + 2.2\Omega + 1.5\Omega} + \frac{0.55\Omega}{0.55\Omega + 0\Omega + 1.5\Omega} \right) \approx 60 \text{mW}$$ (15) #### Case 2 - Nonlinear Pull-Up/Down Resistor: $$P_{GDO} = 2 \times f_{SW} \times \left[ 4A \times \int_{0}^{T_{R\_Sys}} \left( V_{DD} - V_{OUTA/B}(t) \right) dt + 6A \times \int_{0}^{T_{F\_Sys}} V_{OUTA/B}(t) dt \right]$$ $$(16)$$ where V<sub>OUTA/B</sub>(t) is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the V<sub>OUTA/B</sub>(t) waveform will be linear and the T<sub>R Sys</sub> and T<sub>F Sys</sub> can be easily predicted. For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the $P_{GDO}$ will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up and pull-down based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21222-Q1 $P_{GD}$ , is: $$P_{GD} = P_{GDQ} + P_{GDO} \tag{17}$$ which is equal to 127 mW in the design example. ### 8.2.2.7 Estimating Junction Temperature The junction temperature of the UCC21222-Q1 can be estimated with: $$T_{J} = T_{C} + \Psi_{JT} \times P_{GD} \tag{18}$$ where - T<sub>J</sub> is the junction temperature. - T<sub>C</sub> is the UCC21222-Q1 case-top temperature measured with a thermocouple or some other instrument. - ψ<sub>.IT</sub> is the junction-to-top characterization parameter from the セクション 5.4 table. Using the junction-to-top characterization parameter $(\Psi_{JT})$ instead of the junction-to-case thermal resistance $(R_{\Theta JC})$ can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). $R_{\Theta JC}$ can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of $R_{\Theta JC}$ will inaccurately estimate the true junction temperature. $\Psi_{JT}$ is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the $\forall D \forall \exists V \in V$ 10.1 and Semiconductor and IC Package Thermal Metrics application report. ### 8.2.2.8 Selecting VCCI, VDDA/B Capacitor Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, 1- $\mu$ F X7R capacitor is measured to be only 500 nF when a DC bias of 15 V<sub>DC</sub> is applied. #### 8.2.2.8.1 Selecting a VCCI Capacitor A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 25-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1 $\mu$ F, should be placed in parallel with the MLCC. #### 8.2.2.8.2 Selecting a VDDA (Bootstrap) Capacitor A VDDA capacitor, also referred to as a *bootstrap capacitor* in bootstrap power supply configurations, allows for gate drive current transients up to 6 A, and needs to maintain a stable gate drive voltage for the power transistor. The total charge needed per switching cycle can be estimated with $$Q_{Total} = Q_{G} + \frac{I_{VDD} @ 100 kHz (No Load)}{f_{SW}} = 100 nC + \frac{1.5 mA}{100 kHz} = 115 nC$$ (19) #### where - Q<sub>G</sub>: Gate charge of the power transistor. - I<sub>VDD</sub>: The channel self-current consumption with no load at 100kHz. Therefore, the absolute minimum C<sub>Boot</sub> requirement is: $$C_{Boot} = \frac{Q_{Total}}{\Delta V_{VDDA}} = \frac{115nC}{0.5V} = 230nF$$ (20) where ΔV<sub>VDDA</sub> is the voltage ripple at VDDA, which is 0.5 V in this example. In practice, the value of $C_{Boot}$ is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the $C_{Boot}$ value and place it as close to the VDD and VSS pins as possible. A 50-V 1- $\mu$ F capacitor is chosen in this example. $$C_{Boot} = 1 \mu F$$ (21) To further lower the AC impedance for a wide frequency range, it is recommended to have bypass capacitor with a low capacitance value, in this example a 100 nF, in parallel with $C_{Boot}$ to optimize the transient performance. 注 Too large $C_{BOOT}$ is not good. $C_{BOOT}$ may not be charged within the first few cycles and $V_{BOOT}$ could stay below UVLO. As a result, the high-side FET does not follow input signal command. Also during initial $C_{BOOT}$ charging cycles, the bootstrap diode has highest reverse recovery current and losses. #### 8.2.2.8.3 Select a VDDB Capacitor Chanel B has the same current requirements as Channel A, Therefore, a VDDB capacitor (Shown as $C_{VDD}$ in $\boxtimes$ 8-1) is needed. In this example with a bootstrap configuration, the VDDB capacitor will also supply current for VDDA through the bootstrap diode. A 50-V, 10- $\mu$ F MLCC and a 50-V, 220-nF MLCC are chosen for $C_{VDD}$ . If the bias power supply output is a relatively long distance from the VDDB pin, a tantalum or electrolytic capacitor with a value over 10 $\mu$ F, should be used in parallel with $C_{VDD}$ . #### 8.2.2.9 Application Circuits with Output Stage Negative Bias When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias. 図 8-2. Negative Bias with Zener Diode on Iso-Bias Power Supply Output $\boxtimes$ 8-3 shows another example which uses two supplies (or single-input-double-output power supply). Power supply $V_{A+}$ determines the positive drive output voltage and $V_{A-}$ determines the negative turn-off voltage. The configuration for channel B is the same as channel A. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages. 図 8-3. Negative Bias with Two Iso-Bias Power Supplies The last example, shown in 🗵 8-4, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations: 1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant convertors or phase shift convertors which favor this solution. www.ti.com/ja-jp 2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits. 図 8-4. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path #### 8.2.3 Application Curves $\boxtimes$ 8-5 and $\boxtimes$ 8-6 shows the bench test waveforms for the design example shown in $\boxtimes$ 8-1 under these conditions: VCC = 5.0 V, VDD = 12 V, $f_{SW}$ = 100 kHz, $V_{DC-Link}$ = 400 V. Channel 1 (Blue): Gate-source signal on the high side power transistor. Channel 2 (Cyan): Gate-source signal on the low side power transistor. Channel 3 (Pink): INA pin signal. Channel 4 (Green): INB pin signal. In $\boxtimes$ 8-5, INA and INB are sent complimentary 3.3-V, 20%/80% duty-cycle signals. The gate drive signals on the power transistor have a 200-ns dead time with 400V high voltage on the DC-Link, shown in the measurement section of $\boxtimes$ 8-5. Note that with high voltage present, lower bandwidth differential probes are required, which limits the achievable accuracy of the measurement. ⊠ 8-6 shows a zoomed-in version of the waveform of ⊠ 8-5, with measurements for propagation delay and dead time. Importantly, the output waveform is measured between the power transistors' gate and source pins, and is not measured directly from the driver OUTA and OUTB pins. 図 8-6. Zoomed-In bench-test waveform # 9 Power Supply Recommendations The recommended input supply voltage (VCCI) for the UCC21222-Q1 is between 3 V and 5.5 V. The output bias supply voltage (VDDA/VDDB) ranges from 9.2 V to 18 V. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. VDD and VCCI must not fall below their respective UVLO thresholds during normal operation. (For more information on UVLO see \$\frac{1}{2}\subseteq 2.3.1)\$. The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by the UCC21222-Q1. The recommended maximum VDDA/VDDB is 18 V. A local bypass capacitor should be placed between the VDD and VSS pins, to supply current when the output goes high into a capacitive load. This capacitor should be positioned as close to the device as possible to minimize parasitic impedance. A low ESR, ceramic surface mount capacitor is recommended. If the bypass capacitor impedance is too large, resistive and inductive parasitics could cause the supply voltage seen at the IC pins to dip below the UVLO threshold unexpectedly. To filter high frequency noise between VDD and VSS, it can be helpful to place a second capacitor with lower impedance at higher frequency. As an example, the primary bypass capacitor could be 1 $\mu$ F, with a secondary high frequency bypass capacitor of 100 pF. Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of the UCC21222-Q1, this bypass capacitor has a minimum recommended value of 100 nF. 35 Product Folder Links: UCC21222-Q1 # 10 Layout # 10.1 Layout Guidelines Consider these PCB layout guidelines for in order to achieve optimum performance for the UCC21222-Q1. ### 10.1.1 Component Placement Considerations - Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor. - To avoid large negative transients on the switch node VSSA (HS) pin in bridge configurations, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized. - To improve noise immunity when driving the DIS pin from a distant microcontroller, TI recommends adding a small bypass capacitor, ≥ 1000 pF, between the DIS pin and GND. - If the dead time feature is used, TI recommends placing the programming resistor R<sub>DT</sub> and capacitor close to the DT pin of the UCC21222-Q1 to prevent noise from unintentionally coupling to the internal dead time circuit. The capacitor should be ≥ 2.2 nF. # 10.1.2 Grounding Considerations - It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors. - Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSBreferenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and area on the circuit board is important for ensuring reliable operation. #### 10.1.3 High-Voltage Considerations - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the isolation performance. - For half-bridge or high-side/low-side configurations, maximize the clearance distance of the PCB layout between the high and low-side PCB traces. ### 10.1.4 Thermal Considerations - A large amount of power may be dissipated by the UCC21222-Q1 if the driving voltage is high, the load is heavy, or the switching frequency is high (refer to セクション 8.2.2.6 for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ<sub>JB</sub>). - Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended, with priority on maximizing the connection to VSSA and VSSB (see ☑ 10-2 and ☑ 10-3). However, high voltage PCB considerations mentioned above must be maintained. - If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. Ensure that no traces or copper from different high-voltage planes overlap. <u>資料に関するフィードバック (ご意見やお問い合わせ) を送信</u> Copyright © 2024 Texas Instruments Incorporated ## 10.2 Layout Example ☑ 10-1 shows a 2-layer PCB layout example with the signals and key components labeled. 図 10-1. Layout Example 注 There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance. PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling. ☑ 10-4 and ☑ 10-5 are 3-D layout pictures with top view and bottom views. 注 The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance. 80 図 10-4. 3-D PCB Top View ## 11 Device and Documentation Support ## 11.1 Device Support ## 11.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ## 11.1.2 Development Support #### 11.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the UCC21222-Q1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ## 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Semiconductor and IC Package Thermal Metrics Application Report - Isolation Glossary ## 11.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ## 11.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 39 ## 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 12 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *UCC21222-Q1* ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 14-Mar-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | UCC21222QDQ1 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 21222Q | | | UCC21222QDRQ1 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 21222Q | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 14-Mar-2024 #### OTHER QUALIFIED VERSIONS OF UCC21222-Q1: NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Dec-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC21222QDRQ1 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Dec-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | UCC21222QDRQ1 | SOIC | D | 16 | 2500 | 356.0 | 356.0 | 35.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Dec-2023 ## **TUBE** ## \*All dimensions are nominal | | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | | |---|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|--| | ĺ | UCC21222QDQ1 | D | SOIC | 16 | 40 | 505.46 | 6.76 | 3810 | 4 | | | ĺ | UCC21222QDQ1 | D | SOIC | 16 | 40 | 506.6 | 8 | 3940 | 4.32 | | # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated