**TPS56637** JAJSFQ3A -JULY 2018-REVISED SEPTEMBER 2019 # TPS56637 4.5V~28V入力、6A同期整流降圧コンバータ # 1 特長 入力電圧範囲: 4.5V~28V出力電圧範囲: 0.6V~13V 最大連続出力電流:6A - 26mΩ/12mΩ の MOSFET を内蔵 - 0.6V ±1% の基準電圧 - D-CAP3™制御モードによる高速過渡応答 - Eco-mode™と FCCM (強制連続導通モード) を軽 負荷時の動作として MODE ピンで選択可能 - 2ms のソフト・スタート内蔵 - 出力放電機能を内蔵 - 500kHz のスイッチング周波数 - パワー・グッド・インジケータにより出力電圧を 監視 - サイクルごとの過電流制限 - ラッチなしの UV、OV、OT、UVLO 保護 - 動作時接合部温度:-40℃~+150℃ - 小型の10ピン3.0mm×3.0mm HotRod™QFNパッケージ - WEBENCH<sup>®</sup> Power Designer により、カスタム設計を作成可能 # 2 アプリケーション - 企業向けシステム:多機能プリンタ、ストレージ - 家電製品:テレビ、スピーカー、セットトップ・ ボックス、ポータブル電子機器 - 産業アプリケーション:電子 POS、ファクトリ・ オートメーション/制御、モータ・ドライブ - 12V、19V、24V 電源バスに対応する汎用機器 ## 3 概要 TPS56637 は MOSFET を内蔵した高効率、高電圧入力の使いやすい同期整流降圧コンバータです。 動作入力電圧範囲が 4.5V~28V と広いため、12V、19V、24V の電源バス・レールで電力供給するシステムに理想的です。0.6V~13V の出力電圧で、最大 6A の連続出力電流をサポートします。 TPS56637 は DCAP3™制御モードを使用して高速な過渡応答と優れたラインおよび負荷レギュレーションを実現し、かつ外部補償を必要としません。 POSCAP や MLCC などの等価直列抵抗 (ESR) の低い出力コンデンサにも対応しています。 また、MODE ピンの設定により軽負荷時に選択できる FCCM と Eco-mode<sup>TM</sup>という 2 つの動作モードを備えています。軽負荷時に高効率を確保するには、Eco-mode TMを選択できます。厳しい出力電圧リップル要件に対応するには、FCCMを選択できます。 TPS56637 は完全なラッチなしの OV (過電圧)、UV (低電圧)、OC (過電流)、OT (過熱)、UVLO (低電圧誤動作防止) 保護機能に加え、パワー・グッド・インジケータ、出力放電機能も搭載しています。 TPS56637 は 10 ピンの 3.0mm x 3.0mm HotRod<sup>TM</sup>QFN パッケージで供給され、 $-40^{\circ}$ C~150 $^{\circ}$ Cの接合部温度で動作が規定されています。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | |----------|--------------|---------------| | TPS56637 | VQFN-HR (10) | 3.00mm×3.00mm | (1) 提供されているすべてのパッケージについては、データシートの末 尾にある注文情報を参照してください。 # 概略回路図 # 効率と出力電流との関係 V<sub>out</sub> = 5V # 目次 | 1 | 特長 1 | | 7.4 Device Functional Modes | 17 | |---|--------------------------------------|----|--------------------------------|----| | 2 | アプリケーション1 | 8 | Application and Implementation | 18 | | 3 | 概要1 | | 8.1 Application Information | 18 | | 4 | 改訂履歴2 | | 8.2 Typical Application | 18 | | 5 | Pin Configuration and Functions | 9 | Power Supply Recommendations | 24 | | 6 | Specifications4 | 10 | Layout | 24 | | • | 6.1 Absolute Maximum Ratings | | 10.1 Layout Guidelines | 24 | | | 6.2 Handling Ratings | | 10.2 Layout Example | 25 | | | 6.3 Recommended Operating Conditions | 11 | デバイスおよびドキュメントのサポート | 26 | | | 6.4 Thermal Information4 | | 11.1 ドキュメントのサポート | 26 | | | 6.5 Electrical Characteristics5 | | 11.2 ドキュメントの更新通知を受け取る方法 | 26 | | | 6.6 Timing Requirements 6 | | 11.3 コミュニティ・リソース | 26 | | | 6.7 Typical Characteristics7 | | 11.4 商標 | 26 | | 7 | Detailed Description 10 | | 11.5 静電気放電に関する注意事項 | 26 | | | 7.1 Overview 10 | | 11.6 Glossary | | | | 7.2 Functional Block Diagram 11 | 12 | メカニカル、パッケージ、および注文情報 | 26 | | | 7.3 Feature Description 12 | | 12.1 Package Option Addendum | 27 | | | | | | | # 4 改訂履歴 | 2018年7月発行のものから更新 | Page | |----------------------------------------------------|------| | <ul><li>マーケティング・ステータスを「事前情報」から「量産データ」に変更</li></ul> | - | # **5 Pin Configuration and Functions** # **Pin Functions** | PIN | | TYPE | DESCRIPTION | |------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | AGND | 3 | G | Ground of internal analog circuitry. Connect AGND to PGND plane at a single point. | | воот | 7 | I | Supply input for the gate drive voltage of the high-side MOSFET. Connect a 0.1-µF bootstrap capacitor between BOOT and SW. | | EN | 1 | I | Enable input control. Driving EN high or leaving this pin floating enables the converter. A resistor divider can be used to imply an UVLO function. | | | | I | Output feedback. Connect FB to the tap of an external resistor divider from the output to GND to set the output voltage. | | MODE | | | Operation mode selection pin. Leaving this pin floating(≥500 kΩ) forces the TPS56637 into FCCM. Connecting this pin to GND(≤10 kΩ) forces the TPS56637 into Eco-mode™ under light load. | | NC | 5 | N | Not Connected, keep this pin floating. | | PG | PG 4 O | | Open Drain Power Good Indicator, it is asserted low if output voltage is out of PG threshold due to over-voltage, under-voltage, thermal shutdown, EN shutdown or during soft-start. | | PGND | PGND 9 G | | Power GND terminal. Source terminal of low side MOSFET. | | SW | 6 | 0 | Switching node terminal. Connect the output inductor to this pin with wide and short tracks | | VIN | 8 | Р | Input voltage supply pin. Drain terminal of high-side MOSFET. Connect the input decoupling capacitors between VIN and GND. | # 6 Specifications # 6.1 Absolute Maximum Ratings Over the recommended operating junction temperature range of -40°C to +150°C (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------------------------------|-----------------------|------|------|------| | | V <sub>IN</sub> | -0.3 | 32 | V | | | BOOT | -0.3 | SW+6 | V | | Input voltage | BOOT-SW | -0.3 | 6.0 | V | | | EN, FB, MODE | -0.3 | 6.0 | V | | | PGND, AGND | -0.3 | 0.3 | V | | | SW | -0.3 | 32 | V | | Output voltage | SW (<10 ns transient) | -4 | 32.5 | V | | | PG | -0.3 | 6 | V | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperat | ure, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 Handling Ratings | | | | VALUE | UNIT | |------------------|---------------|------------------------------------------------------------------------------------------|-------|------| | ., | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | ., | | V <sub>ESD</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted). (1) | | | MIN | NOM MAX | UNIT | |--------------------|--------------------------------|------|---------|------| | | V <sub>IN</sub> | 4.5 | 28 | V | | | BOOT | 4.5 | 33.5 | V | | Input Voltage | BOOT-SW | -0.1 | 5.5 | V | | | EN, FB, MODE | -0.1 | 5.5 | V | | | PGND, AGND | -0.1 | 0.1 | V | | Output Valtage | SW | -0.1 | 28 | V | | Output Voltage | PG | -0.1 | 5.5 | V | | Operating junction | on temperature, T <sub>J</sub> | -40 | 150 | °C | <sup>(1)</sup> Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications, see Electrical Characteristics #### 6.4 Thermal Information | | | TPS56637 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | QFN HOTROD | UNIT | | | | 10 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 49.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 28.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.1 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.8 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 16.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics The electrical ratings specified in this section apply to all specifications in this document unless otherwise noted. These specifications are interpreted as conditions that will not degrade the parametric or functional specifications of the device for the life of the product containing it. Typical values correspond to $T_J = 25^{\circ}C$ , $V_{IN} = 12$ V. Minimum and maximum limits are based on $T_J = -40^{\circ}C$ to $+150^{\circ}C$ , $V_{IN} = 4.5$ V to 28 V(unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------|----------------------------------------------------------------------------------|-------|------|----------|------| | SUPPLY CU | JRRENT | | | | <u> </u> | | | la | Quiescent current, Operating at ULQ mode (1) | | | 140 | | μΑ | | SD | Shutdown supply current | T <sub>J</sub> =25°C, V <sub>EN</sub> =0 V | | 2 | | μA | | UVLO | | | | | | | | | | Wake up V <sub>IN</sub> voltage | 4.0 | 4.2 | 4.4 | V | | UVLO | V <sub>IN</sub> Under-Voltage Lockout | Shut down V <sub>IN</sub> voltage | 3.6 | 3.7 | 3.8 | V | | | | Hysteresis V <sub>IN</sub> voltage | | 500 | | mV | | ENABLE(E | N PIN) | | | | <u> </u> | | | EN INPUT | Input current | V <sub>EN</sub> = 1.1V | | 1 | | μA | | EN_HYS | Hysteresis current | V <sub>EN</sub> = 1.3V | | 4 | | μA | | V <sub>EN(ON)</sub> | Facility through and | EN rising | | 1.18 | 1.26 | V | | V <sub>EN(OFF)</sub> | Enable threshold | EN failling | 1.04 | 1.12 | | V | | | VOLTAGE | | | | | | | | Coodbook voltogo | V <sub>OUT</sub> = 5V, continuous mode operation, T <sub>J</sub> =25°C | 0.594 | 0.6 | 0.606 | V | | V <sub>FB</sub> | Feedback voltage | V <sub>OUT</sub> = 5V, continuous mode operation, T <sub>J</sub> =-40°C to 150°C | 0.591 | 0.6 | 0.609 | V | | MOSFET | | | | | | | | R <sub>DS(on)h</sub> | High side switch resistance | $T_{J} = 25^{\circ}C, V_{BST} - V_{SW} = 5 V$ | | 26 | | mΩ | | R <sub>DS(on)I</sub> | Low side switch resistance | T <sub>J</sub> = 25°C | | 12 | | mΩ | | CURRENT | LIMIT | | | | <u> </u> | | | I <sub>OCL</sub> | Valley current limit | | 6.3 | 7.5 | 8.6 | Α | | OC_REV | Reverse current limit for FCCM Mode | | 2.3 | 3 | 3.7 | Α | | POWER GO | OOD | | | | | | | | PG lower threshold - falling | % of V <sub>FB</sub> | | 85% | | | | , | PG lower threshold - rising | % of V <sub>FB</sub> | | 90% | | | | $V_{PGTH}$ | PG upper threshold - falling | % of V <sub>FB</sub> | | 110% | | | | | PG upper threshold - rising | % of V <sub>FB</sub> | | 115% | | | | PGSINK | PG sink current | V <sub>FB</sub> = 0.5V, V <sub>PG</sub> = 0.5V | | 1.5 | | mA | | I <sub>PGLK</sub> | PG leakage current | V <sub>PG</sub> = 5.5V | -1 | | 1 | μA | | FREQUENC | ;Y | | | | | | | F <sub>sw</sub> | Switching frequency | V <sub>OUT</sub> =5V, continuous mode operation | | 500 | | kHz | | | NDERVOLTAGE AND OVERVOLTAGE P | | | | | | | | | OVP detect(L>H) | | 125% | | | | $V_{OVP}$ | Output OVP threshold | Hysteresis | | 5% | | | | | | Hiccup detect(H>L) | | 65% | | | | $V_{\text{UVP}}$ | Output UVP threshold | Hysteresis | | 5% | | | | THERMAL | SHUTDOWN | 1 - 7 | | | | | | | | Temperature Rising | | 165 | | °C | | $T_{SDN}$ | Thermal shutdown threshold (2) | Hysteresis | | 30 | | °C | | SW DISCH | ARGE RESISTANCE | · · · · · · · · · · · · · · · · · · · | | | | | | R <sub>DISCHG</sub> | V <sub>OUT</sub> discharge resistance | V <sub>EN</sub> =0, V <sub>SW</sub> =0.5V, T <sub>J</sub> =25°C | | 200 | | Ω | | -DI2CHG | -001 4100114190 10010141100 | - EIN 0, 4200-0:01, 13-20 0 | | _00 | | 34 | <sup>(1)</sup> Not representative of the total input current of the system when in regulation. Ensured by design and characterization test. <sup>2)</sup> Not production tested. Ensured by design and engineering sample correlation. # 6.6 Timing Requirements The electrical ratings specified in this section apply to all specifications in this document unless otherwise noted. These specifications are interpreted as conditions that will not degrade the parametric or functional specifications of the device for the life of the product containing it. Typical values correspond to $T_J = 25^{\circ}C$ , $V_{IN} = 12$ V. Minimum and maximum limits are based on $T_J = -40^{\circ}C$ to $+150^{\circ}C$ , $V_{IN} = 4.5$ V to 28 V(unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |-------------------------|-------------------------------------------|--------------------------------------------------------------------------|-----|------|-----|------|--|--|--| | ON-TIME TIME | ON-TIME TIMER CONTROL | | | | | | | | | | t <sub>ON(MIN)</sub> | Minimum on time <sup>(1)</sup> | | | 50 | | ns | | | | | t <sub>OFF(MIN)</sub> | Minimum off time | V <sub>FB</sub> = 0.5 V, measure SW at 50% V <sub>IN</sub> ,<br>Eco-mode | | 200 | 300 | ns | | | | | SOFT STAR | Т | | | | | | | | | | T <sub>SS</sub> | Soft start time | Internal soft-start time | | 2 | | ms | | | | | OUTPUT UN | IDERVOLTAGE PROTECTION | | | | | | | | | | T <sub>UVP_WAIT</sub> | UV protection hiccup wait time | UV triggered (V <sub>FB</sub> lower than 65% V <sub>FB_nom</sub> ) | | 0.25 | | ms | | | | | T <sub>UVP_HICCUP</sub> | UV protection hiccup time before recovery | | | 25 | | ms | | | | <sup>(1)</sup> Not production tested. Ensured by design and engineering sample correlation. # 6.7 Typical Characteristics $V_{IN}$ = 12 V (unless otherwise noted) # **Typical Characteristics (continued)** V<sub>IN</sub> = 12 V (unless otherwise noted) # **Typical Characteristics (continued)** V<sub>IN</sub> = 12 V (unless otherwise noted) # 7 Detailed Description #### 7.1 Overview The TPS56637 is a 6-A synchronous buck converter operating from 4.5V to 28V input voltage (V<sub>IN</sub>), and its output voltage ranges from 0.6V to 13V. The proprietary D-CAP3™ mode enables low external component count, ease of design, optimization of the power design for power, size and efficiency. The device employs D-CAP3™ mode control that provides fast transient response with no external compensation components and an accurate feedback voltage. The control topology provides seamless transition between CCM operating mode at higher load condition and DCM operation at lighter load condition. Eco-mode™ allows the TPS56637 to maintain high efficiency at light load. FCCM mode has the quasi-fixed switching frequency at both light and heavy load. The TPS56637 is able to adapt both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. # 7.2 Functional Block Diagram #### 7.3 Feature Description # 7.3.1 The Adaptive On-Time Control and PWM Operation The main control loop of the TPS56637 is adaptive on-time pulse width modulation (PWM) controller that supports a proprietary DCAP3<sup>TM</sup> mode control. The DCAP3<sup>TM</sup> mode control combines adaptive on-time control with an internal compensation circuit for quasi-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. The TPS56637 also includes an error amplifier that makes the output voltage very accurate. No external current sense network or loop compensation is required for DCAP3<sup>TM</sup> control topology. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one-shot timer expires. This one-shot duration is set proportional to the output voltage, $V_{OUT}$ , and is inversely proportional to the converter input voltage, $V_{IN}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. When the feedback voltage falls below the reference voltage, the one-shot timer is reset and the high-side MOSFET is turned on again . An internal ripple generation circuit is added to reference voltage for emulating the output ripple, and this enables the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). #### 7.3.2 Mode Selection TPS56637 has a MODE pin that can offer 2 different states of operations under light load condition. If MODE pin is short to GND( $\leq 10 \text{k}\Omega$ ), TPS56637 works under Eco-mode<sup>TM</sup> control scheme. If MODE pin is floating( $\geq 500 \text{k}\Omega$ ), TPS56637 works under FCCM mode. $\boxtimes$ 15 below shows the typical start-up sequence of the device once the enable signal triggers the EN turn-on threshold. After the voltage of internal VCC crosses the UVLO rising threshold, it takes about 64µs to finish the reading and setting of MODE. After this process, the MODE is latched and will not change until $V_{IN}$ or EN toggles to restart-up this device. Then after a delay of around 650µs the internal soft-start function begins to ramp up the reference voltage to the PWM comparator. 表 1. MODE Pin Settings | MODE Pin | Light Load Operation Mode | |----------------------|---------------------------| | Short to GND (≤10kΩ) | Eco-mode™ | | Floating (≥500kΩ) | FCCM | 図 15. Power-Up Sequence #### 7.3.2.1 Eco-mode™ Control Scheme When MODE pin is short to GND(≤10kΩ), the TPS56637 is set to Eco-mode™ control scheme to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to a point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases the converter runs into discontinuous conduction mode. The on-time is kept almost the same as it was in the continuous conduction mode so that longer time is needed to discharge the output capacitor with smaller load current to the level of the reference voltage. This process makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation I<sub>OUT(LL)</sub> current can be calculated by 式 1. $$I_{\text{OUT(LL)}} = \frac{1}{2 \cdot L \cdot f_{\text{SW}}} \cdot \frac{(V_{\text{IN}} - V_{\text{OUT}}) \cdot V_{\text{OUT}}}{V_{\text{IN}}}$$ (1) #### 7.3.2.2 FCCM Control When MODE pin is floating( $\geq$ 500k $\Omega$ ), the TPS56637 is set to operate in forced continuous conduction mode (FCCM) in light load conditions and allows the inductor current to become negative. In FCCM, the switching frequency is maintained at a quasi-fixed level over the entire load range which is suitable for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load compared with which under Eco-mode<sup>TM</sup>. This mode also can help to avoid switching frequency dropping into audible range that may introduces some audible "noise". #### 7.3.3 Soft Start and Pre-Biased Soft Start The TPS56637 features an internal 2-ms soft-start function. The internal soft start circuitry controls the output voltage slope during startup. This avoids excessive inrush current and ensures a controlled output voltage rise time. It also prevents unwanted voltage drops from high impedance power sources or batteries. When EN pin is set to start device operation, the internal soft-start circuitry will begin ramping up the reference voltage to the PWM comparator with a controlled slope. If the output capacitor is pre-biased at startup, the device initiates switching and start ramping up only after the internal reference voltage becomes greater than the feedback voltage V<sub>FB</sub>. This scheme ensures that the converters ramp up smoothly into regulation point. #### 7.3.4 Enable and Adjusting Undervoltage Lockout The EN pin provides electrical on and off control of the device. When the EN pin voltage exceeds the threshold voltage, the device begins operating. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters the standby operation. The EN pin has an internal pull-up current source which allows the user to float the EN pin to enable the device. If an application requires control of the EN pin, open-drain or open-collector output logic can be used to interface with the pin. The TPS56637 implements internal undervoltage-lockout (UVLO) circuitry on the $V_{IN}$ pin. The device is disabled when the VIN pin voltage falls below the internal $V_{IN}$ UVLO threshold. The internal $V_{IN}$ UVLO threshold has a hysteresis of 500 mV. If an application requires a higher UVLO threshold on the VIN pin, then the EN pin can be configured as shown in 🗵 16. When using the external UVLO function, setting the hysteresis at a value greater than 500 mV is recommended. The EN pin has a small pull-up current, $I_p$ , which sets the default state of the pin to enable when no external components are connected. The pull-up current is also used to control the voltage hysteresis for the UVLO function because it increases by $I_h$ when the EN pin crosses the enable threshold. Use $\pm$ 2, and $\pm$ 3 to calculate the values of R1 and R2 for a specified UVLO threshold. Once R1, R2 were settled down, the $V_{EN}$ voltage can be calculated by $\pm$ 4, which should be lower than 5.5V with max $V_{IN}$ . 図 16. Adjustable VIN Undervoltage Lockout $$R_{1} = \frac{V_{\text{START}} \frac{V_{\text{ENfalling}}}{V_{\text{ENrising}}} - V_{\text{STOP}}}{I_{p} \left(1 - \frac{V_{\text{ENfalling}}}{V_{\text{ENrising}}}\right) + I_{h}}$$ (2) $$R_{2} = \frac{R_{1} \times V_{\text{ENfalling}}}{V_{\text{STOP}} - V_{\text{ENfalling}} + R_{1} (I_{p} + I_{h})}$$ (3) $$V_{EN} = \frac{R_2 \times V_{IN} + R_1 R_2 (I_p + I_h)}{R_1 + R_2}$$ (4) #### Where - I<sub>D</sub> = 1 μA - $I_h = 4 \mu A$ - V<sub>ENfalling</sub> = 1.12 V - V<sub>ENrising</sub> = 1.18 V #### 7.3.5 Output Overcurrent Limit and Undervoltage Protection The output overcurrent limit (OCL) is implemented using a cycle by cycle valley detect control circuit. The switching current is monitored during off state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switching current. To improve accuracy, the voltage sensing is temperature compensated. During the on-time of the high-side FET switch, the switching current increases at a linear rate determined by $V_{IN}$ , $V_{OUT}$ , the on-time and the output inductor value. During the on-time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current $I_{OUT}$ . If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. There are some important considerations for this type of over current limit. When the load current is higher than the over current threshold by one half of the peak-to-peak inductor ripple current, the OCL is triggered and the current is being limited, output voltage tends to drop because the load demand is higher than what the converter can support. When the output voltage falls below 65% of the target voltage, the UVP comparator detects it and shuts down the device after a deglitch wait time of 0.25ms and then re-start after the hiccup time of 25ms. When the over current condition is removed, the output will be recovered. #### 7.3.6 Overvoltage Protection When the output voltage becomes higher than 125% of the target voltage, the OVP comparator output goes high after a deglitch time of 256µs and then the output will be discharged. When the over voltage condition is removed, the discharge path will still be on for a hiccup time of 25ms before a re-soft-start process to recover the output voltage. #### 7.3.7 UVLO Protection Undervoltage Lockout protection(UVLO) monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut down. This protection is non-latched. #### 7.3.8 Thermal Shutdown The junction temperature $(T_j)$ of the device is monitored by an internal temperature sensor. If $T_j$ exceeds 165°C (typical), the device goes into thermal shut down. Both the high-side and low-side power FETs are turned off and the discharge path is turned on. When $T_j$ decreases below the hysteresis amount, the converter resumes normal operation, beginning with Soft Start. To avoid unstable conditions, a hysteresis of typically 30°C is implemented on the thermal shut down temperature. #### 7.3.9 Output Voltage Discharge The TPS56637 has a built in discharge function by using an integrated MOSFET with 200- $\Omega$ R<sub>DS(on)</sub>, which is connected to the output terminal SW. The discharge is slow due to the lower current capability of the MOSFET. The discharge path will be turned on when the device is turned off due to UV, OV, OT and EN shut down conditions. #### 7.3.10 Power Good The TPS56637 has a built in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for startup sequencing of multiple rails. The PG pin is an open-drain output that requires a pull-up resistor (to any voltage below 5.5 V). A pull-up resistor of $100k\Omega$ is recommended to pull it up to 5V voltage. It can sink 1.5mA of current and maintain its specified logic low level. Once the FB pin voltage is between 90% and 110% of the internal reference voltage ( $V_{REF}$ ) and after a deglitch time of 64µs, the PG turns to high impedance status. The PG pin is pulled low after a deglitch time of 32µs when FB pin voltage is lower than 85% of the internal reference voltage or greater than 115% of the internal reference voltage, or in events of thermal shutdown, EN shutdown, UVLO conditions. $V_{IN}$ must remain present for the PG pin to stay Low. # 表 2. Power Good Pin Logic Table (TPS56637) | Devide | - Ctata | PG Logic Status | | | |----------------------|---------------------------------------------------|-----------------|--------------|--| | Device State | | High Impedance | Low | | | Fachle (FN High) | V <sub>FB</sub> doesn't trigger V <sub>PGTH</sub> | √ | | | | Enable (EN=High) | V <sub>FB</sub> triggers V <sub>PGTH</sub> | | $\checkmark$ | | | Shutdown (EN=Low) | | | √ | | | UVLO | 2 V < V <sub>IN</sub> < V <sub>UVLO</sub> | | √ | | | Thermal Shutdown | $T_{J} > T_{SD}$ | | $\checkmark$ | | | Power Supply Removal | V <sub>IN</sub> < 2 V | √ | | | #### 7.4 Device Functional Modes #### 7.4.1 Standby Operation The TPS56637 can be placed in standby mode by pulling the EN pin low. The device operates with a shutdown current of 2µA(typical) when in standby condition. #### 7.4.2 Normal Operation When the input voltage is above the UVLO threshold voltage and EN pin is high, TPS56637 can operate in its normal switching modes. Normal continuous conduction mode (CCM) occurs when the minimum switch current is above 0 A. In CCM, the TPS56637 operates at a quasi-fixed frequency of 500kHz (typical). #### 7.4.3 Light Load Operation When the MODE pin is selected to operate in FCCM mode, the converter operates in continuous conduction mode (FCCM) during light-load conditions. During FCCM, the switching frequency is maintained at an almost constant level over the entire load range which is suitable for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load. If the MODE pin is selected to operate in Eco-mode<sup>TM</sup> control scheme, the device enters pulse skip mode after the valley of the inductor ripple current crosses zero. The Eco-mode<sup>TM</sup> control scheme maintains higher efficiency at light load with a lower switching frequency. If the TPS56637 works at Eco-mode<sup>TM</sup> and the load current is light enough to a specific value, the TPS56637 will enter ULQ mode that the TPS56637 will disable some internal circuits to further increase the light load efficiency. # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information The schematic of 🗵 17 shows a typical application for TPS56637. This design converts an input voltage range of 8V to 28V down to 5V with a maximum output current of 6 A. # 8.2 Typical Application The application schematic in 2 17 shows the TPS56637 8-V to 28-V Input, 5-V output converter design meeting the requirements for 6-A output. This circuit is available as the evaluation module (EVM). The sections provide the design procedure. Copyright © 2017, Texas Instruments Incorporated 図 17. TPS56637 5-V, 6-A Reference Design #### 8.2.1 Design Requirements 表 3 shows the design parameters for this application. 表 3. Design Parameters | _ | | | | | | | |-----------------------------------|----------------------------|--|--|--|--|--| | PARAMETER | EXAMPLE VALUE | | | | | | | Input voltage range | 24V nominal, 8V to 28V | | | | | | | Output voltage | 5V | | | | | | | Transient response, 6-A load step | $\Delta V_{OUT} = \pm 5\%$ | | | | | | | Output ripple voltage | <30 mV @ CCM | | | | | | | Output current rating | 6A | | | | | | | Operating frequency | 500 kHz | | | | | | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Output Voltage Resistors Selection The output voltage is set with a resistor divider from the output node to the $V_{FB}$ pin. TI recommends to use 1% tolerance or better divider resistors. Start by using $\pm$ 5 to calculate $V_{OUT}$ . $R_5$ is optional and can be used to measure the control loop's frequency response. To improve efficiency at very light loads consider using larger value resistors. If the resistance is too high the device will be more susceptible to noise and voltage errors from the $V_{FB}$ input current will be more noticeable. Please note that dynamically adjusting output voltage is not recommended. $$V_{OUT} = 0.6 \times \left(1 + \frac{R6}{R7}\right) \tag{5}$$ # 8.2.2.2 Output Filter Selection The LC filter used as the output filter has double pole at: $$f_{P} = \frac{1}{2\pi\sqrt{L_{OUT} \times C_{OUT}}}$$ (6) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. D-CAP3 introduces a high frequency zero that reduces the gain roll off to -20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of $\pm$ 6 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in $\pm$ 4. | OUTPUT<br>VOLTAGE <sup>(1)</sup> | R6 <sup>(2)</sup> | R7 | L1 | | C <sub>OUT</sub> <sup>(3)</sup><br>(μ <b>F</b> ) | C9 (pF) <sup>(4)</sup> | R8 (k $\Omega$ ) <sup>(4)</sup> | | |----------------------------------|-------------------|------|------|-----|--------------------------------------------------|------------------------|---------------------------------|----| | (V) | (kΩ) | (kΩ) | (µH) | MIN | TYP | MAX | | | | 1.05 | 7.5 | 10.0 | 1 | 30 | 35 | 100 | | | | 1.2 | 10 | 10.0 | 1 | 30 | 35 | 100 | | | | 1.8 | 20 | 10.0 | 1.2 | 30 | 35 | 100 | | | | 3.3 | 45.3 | 10.0 | 2.2 | 20 | 35 | 100 | 100 to 220 | 20 | | 5 | 73.2 | 10.0 | 3.3 | 20 | 30 | 100 | 100 to 220 | 20 | | 12 | 191 | 10.0 | 5.6 | 25 | 30 | 100 | 100 to 220 | 20 | - Please use the recommended L1 and C<sub>OUT</sub> combination of the higher and closest output rail for unlisted output rails. - (2) R6= $0\Omega$ for $V_{OUT}=0.6V$ - (3) C<sub>OUT</sub> is the sum of effective output capacitance. In this datasheet the effective capacitance is defined as the actual capacitance under DC bias and temperature, not the rated or nameplate values. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. A careful study of bias and temperature variation of any capacitor bank should be made in order to ensure that the minimum value of effective capacitance is provided. Refer to the information of DC bias and temperature characteristics from manufacturers of ceramic capacitors. - (4) R8 and C9 can be used to improve the load transient response or improve the loop-phase margin. The application report Optimizing Transient Response of Internally Compensated DCDC Converters with Feed-forward Capacitor is helpful when experimenting with a feed-forward capacitor. The inductor peak-to-peak ripple current, peak current and RMS current are calculated using 式 7, 式 8, and 式 9. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. Use 500 kHz for $f_{SW}$ . Make sure the chosen inductor is rated for the peak current of $\pm$ 8 and the RMS current of $\pm$ 9. $$II_{P-P} = \frac{V_{OUT}}{V_{IN(MAX)}} \cdot \frac{V_{IN(MAX)} - V_{OUT}}{L_{O} \cdot f_{SW}}$$ (7) $$II_{PEAK} = I_O + \frac{II_{P-P}}{2} \tag{8}$$ $$I_{LO(RMS)} = \sqrt{I_O^2 + \frac{1}{12} I I_{P-P}^2}$$ (9) For this design example, the calculated peak current is 7.28A and the calculated RMS current is 6.05 A. The inductor used is IHLP3232DZER3R3M11 with a peak current rating of 10.5A and an RMS current rating of 9.7A. The capacitor value and ESR determines the amount of output voltage ripple. The TPS 56637 is intended for use with ceramic or other low ESR capacitors. Recommended values range from 20 $\mu$ F to 100 $\mu$ F. Use $\pm$ 10 to determine the required RMS current rating for the output capacitor. $$I_{\text{CO(RMS)}} = \frac{V_{\text{OUT}} \cdot (V_{\text{IN}} - V_{\text{OUT}})}{\sqrt{12} \cdot V_{\text{IN}} \cdot L_{\text{O}} \cdot f_{\text{SW}}}$$ (10) For this design two MuRata GRM32ER71E226KE15L 22- $\mu$ F output capacitors are used so that the effective capacitance is 31.08 $\mu$ F at DC biased voltage of 5V. The calculated RMS current is 0.738A and each output capacitor is rated for 4 A. #### 8.2.2.3 Input Capacitor Selection The TPS56637 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10 $\mu$ F for the decoupling capacitor. An additional 0.1- $\mu$ F capacitor (C3) from VIN to PGND pin is recommended to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage. The input voltage ripple can be calculated using $\pm$ 11. $$\Delta V_{in} = \frac{I_{outmax} \cdot 0.25}{C_{in} \cdot f_{SW}} \tag{11}$$ The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. The input ripple current is calculated by $\pm$ 12: $$I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}}} \times \frac{\left(V_{IN(min)} - V_{OUT}\right)}{V_{IN(min)}}$$ (12) #### 8.2.2.4 Bootstrap Capacitor Selection A 0.1-µF ceramic capacitor(C4) must be connected between the BOOT to SW pin for proper operation. TI recommends to use a ceramic capacitor with X5R or better grade dielectric. The capacitor must have a 10-V or higher voltage rating. # 8.2.3 Application Curves # 9 Power Supply Recommendations The TPS56637 is designed to operate from input supply voltage in the range of 4.5 V to 28 V. Buck converters require the input voltage to be higher than the output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far from the TPS56637 circuit, some additional input bulk capacitance is recommended. # 10 Layout # 10.1 Layout Guidelines - 1. Recommend a four-layer PCB for good thermal performance and with maximum ground plane. - 2. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation. - 3. Putting at least two vias for VIN and GND traces, and as close as possible to the pins. - 4. The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance. - 5. Provide sufficient vias for the input capacitor and output capacitor. - 6. Keep the SW trace as physically short and wide as practical to minimize radiated emissions. - 7. Do not allow switching current to flow under the device. - 8. A separate VOUT path should be connected to the upper feedback resistor. - 9. Make a Kelvin connection to the GND pin for the feedback path. - 10. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield. - 11. The trace of the VFB node should be as small as possible to avoid noise coupling. - 12. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance. # 10.2 Layout Example Trace on Signal Layer 図 34. TPS56637 Layout # 11 デバイスおよびドキュメントのサポート #### 11.1 ドキュメントのサポート #### 11.1.1 関連資料 関連資料については、以下を参照してください。 テキサス・インスツルメンツ、『TPS56637EVM-029 6Aレギュレータ評価 基板』ユーザー・ガイド • テキサス・インスツルメンツ、『TPS56637EVM-029 6Aレギュレータ評価基板』ユーザー・ガイド # 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 # 11.3 コミュニティ・リソース TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 商標 D-CAP3, Eco-mode, HotRod, DCAP3, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. # 11.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.tij.co.jp # 12.1 Package Option Addendum #### 12.1.1 Packaging Information | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins Package Qty Eco Plan (2) Lead/E | | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp (4) | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> | | |------------------|------------|-----------------|--------------------|--------------------------------------|------|------------------------------------|-------------------|------------------------|----------------------------------|--------| | TPS56637RPAR | ACTIVE | VQFN-HR | RPA | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1<br>YEAR | -40 to 150 | P56637 | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. - (4) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # 12.1.2 Tape and Reel Information # TAPE DIMENSIONS KO P1 BO Cavity AO Cavity | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | | | | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS56637RPAR | VQFN-HR | RPA | 10 | 3000 | 330 | 12 | 3.3 | 3.3 | 1.1 | 8 | 9.1 | 2 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS56637RPAR | VQFN-HR | RPA | 10 | 3000 | 367 | 367 | 35 | www.ti.com 12-Nov-2022 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS56637RPAR | ACTIVE | VQFN-HR | RPA | 10 | 3000 | RoHS & Green | Call TI NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | T56637 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Apr-2023 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS56637RPAR | VQFN-<br>HR | RPA | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Apr-2023 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS56637RPAR | VQFN-HR | RPA | 10 | 3000 | 346.0 | 346.0 | 33.0 | PLASTIC QUAD FLAT-NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLAT-NO LEAD NOTES: (continued) - 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLAT-NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated