







OPA855 JAJSFS3C – JULY 2018 – REVISED JANUARY 2023

# OPA855 8GHz ゲイン帯域幅積、 7V/V ゲイン安定、 バイポーラ入力アンプ

### 1 特長

- 高いゲイン帯域幅積:8GHz
- 不完全補償型、ゲイン 7V/V 以上 (安定)
- 小さい入力電圧ノイズ:0.98nV/√Hz
- スルーレート: 2750V/µs
- 低い入力容量:
  - 同相:0.6pF
  - 差動:0.2pF
- 広い入力同相範囲:
  - 正電源から 0.4 V
  - 負電源から 1.1V
- 合計出力スイング 3Vpp
- 電源電圧範囲:3.3V~5.25V
- 静止電流:17.8mA
- パッケージ:8ピン WSON
  - ベア・ダイ (プレビュー)
- 温度範囲:-40℃~+125℃

### 2 アプリケーション

- 光学時間領域反射率測定 (OTDR)
- 3D スキャナ
- レーザーによる測距
- ソリッド・ステート・スキャン LIDAR
- 光学 ToF 位置センサ
- ドローン・ビジョン
- 産業用ロボットの LIDAR
- 掃除ロボットの LIDAR
- シリコン光電子増倍素子 (SiPM) バッファ・アンプ
- フォトマルチプライヤ管のポスト・アンプ

#### Rx Q5 V TLV3501 OPA855 TDC7201 Object (Time-to Digital **95 V** Converter TLV3501 OPA855 $\prod$ 3.8 VC Stop 1 → Start 1 MSP430 Pulsed Laser Diode

高速タイム・オブ・フライト・レシーバ

### 3 概要

OPA855 は、広帯域トランスインピーダンスおよび電圧アンプ・アプリケーション用、広帯域、低ノイズのバイポーラ入力オペアンプです。デバイスがトランスインピーダンス・アンプ (TIA) として構成されているとき、8GHz のゲイン帯域幅積 (GBWP) により、数十 kΩ までのトランスインピーダンス・ゲインで高い閉ループ帯域幅が得られます。

次のグラフは、アンプが TIA として構成されているときの OPA855 の帯域幅およびノイズ特性を、フォトダイオード 容量の関数として示したものです。合計ノイズは、DC から 左側のスケールで計算された周波数 (f) までの帯域幅の 範囲にわたって計算されます。OPA855 のパッケージに はフィードバック・ピン (FB) があるため、入力と出力の間 の帰還回路接続が簡単になります。

OPA855 は、OPA855 を TDC7201 などの時間 / デジタル・コンバータと組み合わせて使用する光学的タイム・オブ・フライト (ToF) システムで動作するよう最適化されています。 OPA855 を使うと、THS4541 や LMH5401 などの差動出力アンプを接続した高分解能 LIDAR システムで高速 A/D コンバータ (ADC) を駆動できます。

#### パッケージ情報

| 部品番号 (1) | パッケージ         | 本体サイズ (公称)        |
|----------|---------------|-------------------|
| OPA855   | WSON (DSG, 8) | 2.00 mm × 2.00 mm |

### 製品情報(3)

|                     | ACHUILL IN |                   |
|---------------------|------------|-------------------|
| 部品番号 <sup>(1)</sup> | パッケージ      | ダイ・サイズ (公称)       |
| OPA855              | ベア・ダイ(2)   | 0.751mm × 0.705mm |

- (1) 利用可能なすべてのパッケージについては、データシートの末尾 にあるパッケージ・オプションについての付録を参照してください。
- (2) プレビュー版パッケージです。
- (3) 製品比較表を参照してください。



フォトダイオード容量と帯域幅およびノイズとの関係



### **Table of Contents**

| 1 特長                                 | 1      | 9.4 Device Functional Modes                        | 20                 |
|--------------------------------------|--------|----------------------------------------------------|--------------------|
| 2 アプリケーション                           |        | 10 Application, Implementation, and Layout         | <mark>2</mark> 1   |
| 3 概要                                 |        | 10.1 Application Information                       | <mark>2</mark> 1   |
| 4 Revision History                   |        | 10.2 Typical Application                           | 21                 |
| 5 Device Comparison Table            |        | 10.3 Typical Application                           | 23                 |
| 6 Pin Configuration and Functions    |        | 10.4 Power Supply Recommendations                  |                    |
| 7 Specifications                     |        | 10.5 Layout                                        | 28                 |
| 7.1 Absolute Maximum Ratings         |        | 11 Device and Documentation Support                | 30                 |
| 7.2 ESD Ratings                      |        | 11.1 Device Support                                | 30                 |
| 7.3 Thermal Information              |        | 11.2 Documentation Support                         |                    |
| 7.4 Recommended Operating Conditions |        | 11.3 Receiving Notification of Documentation Updat | es <mark>30</mark> |
| 7.5 Electrical Characteristics       |        | <b>11.4</b> サポート・リソース                              | 30                 |
| 7.6 Typical Characteristics          |        | 11.5 Trademarks                                    | 30                 |
| 8 Parameter Measurement Information  |        | 11.6 静電気放電に関する注意事項                                 | 30                 |
| 9 Detailed Description               |        | 11.7 用語集                                           |                    |
| 9.1 Overview                         |        | 12 Mechanical, Packaging, and Orderable            |                    |
| 9.2 Functional Block Diagram         |        | Information                                        | 30                 |
| 9.3 Feature Description              |        |                                                    |                    |
| ·                                    |        |                                                    |                    |
| 4 Revision History                   |        |                                                    |                    |
| 資料番号末尾の英字は改訂を表しています。そ                | の改訂履歴は | は英語版に準じています。                                       |                    |

# Changes from Revision B (January 2022) to Revision C (January 2023) **Page** Added the Typical Application, Design Requirements, Detailed Design Procedure, and Application Curves Changes from Revision A (October 2018) to Revision B (January 2022) 文書全体の表、図、相互参照の採番方法を更新......1 「特長」セクションと「製品情報」表にベア・ダイ・プレビュー・パッケージを追加.......1 Added the bare die preview package to the Pin Configuration and Functions section......4 Changes from Revision \* (July 2018) to Revision A (October 2018) Page



# **5 Device Comparison Table**

| DEVICE  | INPUT TYPE | MINIMUM STABLE<br>GAIN | VOLTAGE NOISE (nV/√<br>Hz) | INPUT<br>CAPACITANCE (pF) | GAIN BANDWIDTH<br>(GHz) |
|---------|------------|------------------------|----------------------------|---------------------------|-------------------------|
| OPA855  | Bipolar    | 7 V/V                  | 0.98                       | 0.8                       | 8                       |
| OPA856  | Bipolar    | 1 V/V                  | 0.9                        | 1.1                       | 1.1                     |
| OPA858  | CMOS       | 7 V/V                  | 2.5                        | 0.8                       | 5.5                     |
| OPA859  | CMOS       | 1 V/V                  | 3.3                        | 0.8                       | 0.9                     |
| LMH6629 | Bipolar    | 10 V/V                 | 0.69                       | 5.7                       | 4                       |



## **6 Pin Configuration and Functions**



図 6-1. DSG Package, 8-Pin WSON With Exposed Thermal Pad (Top View)



図 6-2. Bare Die Package (Preview)

表 6-1. Pin Functions

| PIN         |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                           |  |  |
|-------------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| NAME        | NO. | IIFE()              | DESCRIP HON                                                                                                           |  |  |
| FB          | 1   | I                   | Feedback connection to output of amplifier                                                                            |  |  |
| IN-         | 3   | I                   | Inverting input                                                                                                       |  |  |
| IN+ 4 I     |     | I                   | Noninverting input                                                                                                    |  |  |
| NC 2 —      |     | _                   | Do not connect                                                                                                        |  |  |
| OUT         | 6   | 0                   | Amplifier output                                                                                                      |  |  |
| PD          | 8   | I                   | Power down connection. $\overline{PD}$ = logic low = power off mode; $\overline{PD}$ = logic high = normal operation. |  |  |
| VS-         | 5   | _                   | Negative voltage supply                                                                                               |  |  |
| VS+         | 7   | _                   | Positive voltage supply                                                                                               |  |  |
| Thermal pad |     | _                   | Connect the thermal pad to VS-                                                                                        |  |  |

表 6-2. Bond Pad Functions

| PAD         |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                           |  |  |  |
|-------------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME        | NO. | ITPE('')            | DESCRIPTION                                                                                                           |  |  |  |
| FB          | 1   | I                   | Feedback connection to output of amplifier                                                                            |  |  |  |
| IN- 3 I     |     | I                   | Inverting input                                                                                                       |  |  |  |
| IN+ 4 I     |     | I                   | oninverting input                                                                                                     |  |  |  |
| NC 2,5,6, — |     | _                   | Do not connect                                                                                                        |  |  |  |
| OUT         | 9   | 0                   | Amplifier output                                                                                                      |  |  |  |
| PD          | 12  | I                   | Power down connection. $\overline{PD}$ = logic low = power off mode; $\overline{PD}$ = logic high = normal operation. |  |  |  |
| VS-         | 7,8 | _                   | Negative voltage supply                                                                                               |  |  |  |
| VS+ 10,11 — |     | _                   | Positive voltage supply                                                                                               |  |  |  |
| Backside    |     | _                   | Connect to VS-                                                                                                        |  |  |  |

(1) I = input, O = output, FB = feedback, NC = no connect

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                     |                                                           | MIN                      | MAX              | UNIT |
|-------------------------------------|-----------------------------------------------------------|--------------------------|------------------|------|
| Vs                                  | Total supply voltage (V <sub>S+</sub> – V <sub>S-</sub> ) |                          | 5.5              | V    |
| V <sub>IN+</sub> , V <sub>IN-</sub> | Input voltage                                             | (V <sub>S</sub> -) - 0.5 | $(V_{S+}) + 0.5$ | V    |
| V <sub>ID</sub>                     | Differential input voltage                                |                          | 1                | V    |
| VOUT                                | Output voltage                                            | (V <sub>S-</sub> ) - 0.5 | $(V_{S+}) + 0.5$ | V    |
| I <sub>IN</sub>                     | Continuous input current                                  |                          | ±10              | mA   |
| I <sub>OUT</sub>                    | Continuous output current <sup>(2)</sup>                  |                          | ±100             | mA   |
| T <sub>J</sub>                      | Junction temperature                                      |                          | 150              | °C   |
| T <sub>A</sub>                      | Operating free-air temperature                            | -40                      | 125              | °C   |
| T <sub>stg</sub>                    | Storage temperature                                       | -65                      | 150              | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Long-term continuous output current for electromigration limits.

### 7.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±1500 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JS-002, all pins <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Thermal Information

|                       |                                              | OPA856     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC(1)                            | DSG (WSON) | UNIT |
|                       |                                              | 8 PINS     |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 80.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 100        | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 45         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 6.8        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 45.2       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 22.7       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                | 3 1 3 (                                                   |     |     |      |      |
|----------------|-----------------------------------------------------------|-----|-----|------|------|
|                |                                                           | MIN | NOM | MAX  | UNIT |
| Vs             | Total supply voltage (V <sub>S+</sub> – V <sub>S-</sub> ) | 3.3 | 5   | 5.25 | V    |
| T <sub>A</sub> | Operating free-air temperature                            | -40 |     | 125  | °C   |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.5 Electrical Characteristics

at  $V_{S+}$  = 5 V,  $V_{S-}$  = 0 V, G = 7 V/V,  $R_F$  = 453  $\Omega$ , input common-mode biased at midsupply,  $R_L$  = 200  $\Omega$ , output load is referenced to midsupply, and  $T_A$  = 25°C (unless otherwise noted)

|                                                 | PARAMETER                                                     | TEST CONDITIONS                                                 | MIN   | TYP        | MAX | UNIT   |
|-------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------|-------|------------|-----|--------|
| AC PERF                                         | ORMANCE                                                       |                                                                 |       |            |     |        |
| SSBW                                            | Small-signal bandwidth                                        | V <sub>OUT</sub> = 100 mV <sub>PP</sub>                         |       | 2.5        |     | GHz    |
| LSBW                                            | Large-signal bandwidth                                        | V <sub>OUT</sub> = 2 V <sub>PP</sub>                            |       | 850        |     | MHz    |
| GBWP                                            | Gain-bandwidth product                                        |                                                                 |       | 8          |     | GHz    |
|                                                 | Bandwdith for 0.1-dB flatness                                 |                                                                 |       | 200        |     | MHz    |
| SR                                              | Slew rate (10%-90%)                                           | V <sub>OUT</sub> = 2-V step                                     |       | 2750       |     | V/µs   |
| t <sub>r</sub>                                  | Rise time                                                     | V <sub>OUT</sub> = 100-mV step                                  |       | 0.17       |     | ns     |
| t <sub>f</sub>                                  | Fall time                                                     | V <sub>OUT</sub> = 100-mV step                                  |       | 0.17       |     | ns     |
|                                                 | Settling time to 0.1%                                         | V <sub>OUT</sub> = 2-V step                                     |       | 2.3        |     | ns     |
|                                                 | Settling time to 0.001%                                       | V <sub>OUT</sub> = 2-V step                                     |       | 2600       |     | ns     |
|                                                 | Overshoot or undershoot                                       | V <sub>OUT</sub> = 2-V step                                     |       | 5%         |     |        |
|                                                 | Overdrive recovery                                            | 2x output overdrive                                             |       | 3          |     | ns     |
|                                                 |                                                               | f = 10 MHz, V <sub>OUT</sub> = 2 V <sub>PP</sub>                |       | 90         |     | ı.     |
| HD2                                             | Second-order harmonic distortion                              | f = 100 MHz, V <sub>OUT</sub> = 2 V <sub>PP</sub>               |       | 65         |     | dBc    |
| LIDO                                            |                                                               | f = 10 MHz, V <sub>OUT</sub> = 2 V <sub>PP</sub>                |       | 86         |     | ı.     |
| HD3                                             | Third-order harmonic distortion                               | f = 100 MHz, V <sub>OUT</sub> = 2 V <sub>PP</sub>               |       | 74         |     | dBc    |
| e <sub>n</sub>                                  | Input-referred voltage noise                                  | f = 1 MHz                                                       |       | 0.98       |     | nV/√Hz |
| e <sub>i</sub>                                  | Input-referred current noise                                  | f = 1 MHz                                                       |       | 2.5        |     | pA/√Hz |
| z <sub>O</sub>                                  | Closed-loop output impedance                                  | f = 1 MHz                                                       |       | 0.15       |     | Ω      |
| DC PERF                                         | ORMANCE                                                       |                                                                 |       |            |     |        |
| A <sub>OL</sub>                                 | Open-loop voltage gain                                        |                                                                 | 70    | 76         |     | dB     |
| V <sub>OS</sub>                                 | Input offset voltage                                          | T <sub>A</sub> = 25°C                                           | -1.5  | ±0.2       | 1.5 | mV     |
| ΔV <sub>OS</sub> /ΔT                            | Input offset voltage drift                                    | T <sub>A</sub> = -40°C to 125°C                                 |       | 0.5        |     | μV/°C  |
| I <sub>B</sub>                                  | Input bias current (1)                                        | T <sub>A</sub> = 25°C                                           | -18.5 | -12        | -5  | μA     |
| ΔΙ <sub>Β</sub> /ΔΤ                             | Input bias current drift                                      | T <sub>A</sub> = -40°C to +125°C                                |       | -0.08      |     | μΑ/°C  |
| I <sub>BOS</sub>                                | Input offset current                                          | T <sub>A</sub> = 25°C                                           | -1    | ±0.1       | 1   | μA     |
| ΔΙ <sub>ΒΟS</sub> /ΔΤ                           | Input offset current drift                                    | $T_A = -40$ °C to +125°C                                        |       | 1          |     | nA/°C  |
| CMRR                                            | Common-mode rejection ratio                                   | V <sub>CM</sub> = ±0.5 V referred to midsupply                  | 90    | 100        |     | dB     |
| INPUT                                           |                                                               |                                                                 |       |            |     |        |
|                                                 | Common-mode input resistance                                  |                                                                 |       | 2.3        |     | ΜΩ     |
| C <sub>CM</sub>                                 | Common-mode input capacitance                                 |                                                                 |       | 0.6        |     | pF     |
|                                                 | Differential input resistance                                 |                                                                 |       | 5          |     | kΩ     |
| C <sub>DIFF</sub>                               | Differential input capacitance                                |                                                                 |       | 0.2        |     | pF     |
| V <sub>IH</sub>                                 | Common-mode input range (high)                                | CMRR > 80 dB, V <sub>S+</sub> = 3.3 V                           | 2.7   | 2.9        |     | V      |
| V <sub>IL</sub>                                 | Common-mode input range (low)                                 | CMRR > 80 dB, V <sub>S+</sub> = 3.3 V                           |       | 1.1        | 1.3 | V      |
|                                                 | Common-mode input range (high)                                | CMRR > 80 dB                                                    | 4.4   | 4.6        |     | V      |
| 'V <sub>IH</sub>                                | Common-mode input range (night)                               |                                                                 |       |            |     | 1      |
| V <sub>IH</sub>                                 |                                                               | $T_A = -40$ °C to +125 °C, CMRR > 80 dB                         |       | 4.3        |     | V      |
| V <sub>IH</sub> V <sub>IH</sub> V <sub>IL</sub> | Common-mode input range (high)  Common-mode input range (low) | T <sub>A</sub> = -40°C to +125 °C, CMRR > 80 dB<br>CMRR > 80 dB |       | 4.3<br>1.1 | 1.3 | V      |

### 7.5 Electrical Characteristics (continued)

at  $V_{S+}$  = 5 V,  $V_{S-}$  = 0 V, G = 7 V/V,  $R_F$  = 453  $\Omega$ , input common-mode biased at midsupply,  $R_L$  = 200  $\Omega$ , output load is referenced to midsupply, and  $T_A$  = 25°C (unless otherwise noted)

|                 | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TEST CONDITIONS                                                                                  | MIN  | TYP  | MAX  | UNIT |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
| OUTPUT          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                  |      |      | '    |      |
| V <sub>OH</sub> | Output voltage (high) <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T <sub>A</sub> = 25°C, V <sub>S+</sub> = 3.3 V                                                   | 2.35 | 2.4  |      | V    |
| \/              | Output voltage (high)(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T <sub>A</sub> = 25°C                                                                            | 3.95 | 4.1  |      | V    |
| VOH             | Output voltage (high)(2) $T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}$ $T_A = -25^{\circ}\text{C}, V_{S+} = 3.3 \text{ V}$ $T_A = 25^{\circ}\text{C}$ Output voltage (low)(2) $T_A = 25^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}$ | T <sub>A</sub> = -40°C to +125°C                                                                 |      | 4    |      | V    |
| V <sub>OL</sub> | Output voltage (low) <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T <sub>A</sub> = 25°C, V <sub>S+</sub> = 3.3 V                                                   |      | 1.05 | 1.15 | V    |
| ·               | Output valtage (law)(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>A</sub> = 25°C                                                                            |      | 1.05 | 1.15 | V    |
| VOL             | Linear output drive (sink and source)  Output short-circuit current                                                                                                                                                                                                                                                                                                                                                                                                                            | T <sub>A</sub> = -40°C to +125°C                                                                 |      | 1.1  |      | V    |
|                 | Linear autout drive (ainly and acures)                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $R_L = 10 \Omega, A_{OL} > 60 dB$                                                                | 65   | 80   |      | mA   |
| O_LIN           | Linear output drive (sink and source)                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, R_L = 10 \ \Omega, A_{OL} > 60 \ \text{dB}$ |      | 70   |      | mA   |
| I <sub>SC</sub> | Output short-circuit current                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                  | 85   | 105  |      | mA   |
| POWER :         | SUPPLY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                  |      |      |      |      |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                  | 16   | 17.8 | 19.5 |      |
| $I_Q$           | Quiescent current                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T <sub>A</sub> = -40°C                                                                           |      | 16.7 |      | mA   |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T <sub>A</sub> = 125°C                                                                           |      | 19.5 |      |      |
| PSRR+           | Positive power-supply rejection ratio                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                  | 80   | 86   |      |      |
| PSRR-           | Negative power-supply rejection ratio                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                  | 70   | 80   |      | dB   |
| POWER           | DOWN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                  |      |      | '    |      |
|                 | Disable voltage threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Amplifier OFF below this voltage                                                                 | 0.65 | 1    |      | V    |
|                 | Enable voltage threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Amplifier ON below this voltage                                                                  |      | 1.5  | 1.8  | V    |
|                 | Power-down quiescent current                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                  |      | 70   | 140  | μA   |
|                 | PD bias current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                  |      | 70   | 140  | μA   |
|                 | Turnon time delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Time to V <sub>OUT</sub> = 90% of final value                                                    |      | 15   |      | ns   |
|                 | Turnoff time delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                  |      | 120  |      | ns   |

<sup>(1)</sup> Current flowing into the input pin is considered negative

<sup>(2)</sup> Amplifier output saturated



### 7.6 Typical Characteristics









at  $T_A$  = 25°C,  $V_{S+}$  = 2.5 V,  $V_{S-}$  = -2.5 V,  $V_{IN+}$  = 0 V,  $R_F$  = 453  $\Omega$ , Gain = 7 V/V,  $R_L$  = 200  $\Omega$ , and output load referenced to midsupply (unless otherwise noted)



Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback





at  $T_A$  = 25°C,  $V_{S+}$  = 2.5 V,  $V_{S-}$  = -2.5 V,  $V_{IN+}$  = 0 V,  $R_F$  = 453  $\Omega$ , Gain = 7 V/V,  $R_L$  = 200  $\Omega$ , and output load referenced to midsupply (unless otherwise noted)



**Ambient Temperature** 





### **8 Parameter Measurement Information**

The various test setup configurations for the OPA855 are shown in  $\boxtimes$  8-1,  $\boxtimes$  8-2, and  $\boxtimes$  8-3. When configuring the OPA855 in a gain of +39.2 V/V, feedback resistor R<sub>F</sub> was set to 953  $\Omega$ .

 $\boxtimes$  7-1 shows 5-dB of peaking with the amplifier in an inverting configuration of -7 V/V with the amplifier configured as shown in  $\boxtimes$  8-2. The 50- $\Omega$  matched termination of this circuit configuration results in the amplifier being configured in a noise gain of 5.3 V/V, which is lower than the recommended +7 V/V.



R<sub>G</sub> values depend on gain configuration

図 8-1. Noninverting Configuration





**図 8-3. Capacitive Load Driver Configuration** 

### 9 Detailed Description

#### 9.1 Overview

The ultra-wide, 8-GHz gain bandwidth product (GBWP) of the OPA855, combined with the broadband voltage noise of  $0.98~\text{nV}/\sqrt{\text{Hz}}$ , produces a viable amplifier for wideband transimpedance applications, high-speed data acquisition systems, and applications with weak signal inputs that require low-noise and high-gain front ends. The OPA855 combines multiple features to optimize dynamic performance. In addition to the wide, small-signal bandwidth, the OPA855 has 850 MHz of large-signal bandwidth (2  $V_{PP}$ ), and a slew rate of 2750  $V/\mu s$ , making the device a viable option for high-speed pulsed applications.

### 9.2 Functional Block Diagram

The OPA855 is a classic voltage feedback operational amplifier (op amp) with two high-impedance inputs and a low-impedance output. Standard application circuits are supported, like the two basic options shown in  $\boxtimes$  9-1 and  $\boxtimes$  9-2. The resistor on the noninverting pin is used for bias current cancellation to minimize the output offset voltage. In a noninverting configuration the additional resistors on the noninverting pin add noise to the system so if SNR is critical, the resistor can be eliminated. In an inverting configuration the noninverting node is typically connected to a DC voltage, so the high-frequency noise contribution from the bias cancellation resistor can be bypassed by adding a large 1- $\mu$ F capacitor in parallel to the resistor to shunt the noise. The DC operating point for each configuration is level-shifted by the reference voltage (V<sub>REF</sub>), which is typically set to midsupply in single-supply operation. V<sub>REF</sub> is typically connected to ground in split-supply applications.



図 9-1. Noninverting Amplifier

$$V_{SIG}$$

$$V_{REF}$$

$$V_{IN}$$

$$V_{SH}$$

$$V_{SH}$$

$$V_{SH}$$

$$V_{OUT}$$

$$V_{REF}$$

$$V_{REF}$$

$$V_{REF}$$

$$V_{SH}$$

$$V_{REF}$$

$$V_{REF}$$

図 9-2. Inverting Amplifier

### 9.3 Feature Description

#### 9.3.1 Input and ESD Protection

The OPA855 is fabricated on a low-voltage, high-speed, BiCMOS process. The internal, junction breakdown voltages are low for these small geometry devices, and as a result, all device pins are protected with internal ESD protection diodes to the power supplies as  $\boxtimes$  9-3 shows. There are two antiparallel diodes between the inputs of the amplifier that clamp the inputs during an overrange or fault condition.



図 9-3. Internal ESD Structure

### 9.3.2 Feedback Pin

The OPA855 pin layout is optimized to minimize parasitic inductance and capacitance, which is a critical care about in high-speed analog design. The FB pin (pin 1) is internally connected to the output of the amplifier. The FB pin is separated from the inverting input of the amplifier (pin 3) by a no connect (NC) pin (pin 2). The NC pin must be left floating. There are two advantages to this pin layout:

- 1. A feedback resistor ( $R_F$ ) can connect between the FB and IN– pin on the same side of the package (see  $\boxtimes$  9-4) rather than going around the package.
- 2. The isolation created by the NC pin minimizes the capacitive coupling between the FB and IN– pins by increasing the physical separation between the pins.



図 9-4. R<sub>F</sub> Connection Between FB and IN- Pins



#### 9.3.3 Wide Gain-Bandwidth Product

🗵 7-10 shows the open-loop magnitude and phase response of the OPA855. Calculate the gain bandwidth product of any op amp by determining the frequency at which the A<sub>OL</sub> is 40 dB and multiplying that frequency by a factor of 100. The open-loop response shows the OPA855 to have approximately 62° of phase-margin in a noise gain of 7 V/V. The second pole in the AOL response occurs before the magnitude crosses 0 dB, and the resultant phase margin is less than 0°. This indicates instability at a gain of 0 dB (1 V/V). Amplifiers that are not unity-gain stable are known as decompensated amplifiers. Decompensated amplifiers typically have higher gainbandwidth product, higher slew rate, and lower voltage noise, compared to a unity-gain stable amplifier with the same amount of guiescent power consumption.

 $\boxtimes$  9-5 shows the open-loop magnitude ( $A_{Ol}$ ) of the OPA855 as a function of temperature. The results show approximately 5° of phase-margin variation over the entire temperature range in a noise gain of 7 V/V. Semiconductor process variation is the naturally occurring variation in the attributes of a transistor (Early-voltage, β, channel-length and width) and other passive elements (resistors and capacitors) when fabricated into an integrated circuit. The process variation can occur across devices on a single wafer or across devices over multiple wafer lots over time. Typically, the variation across a single wafer is tightly controlled. 🗵 9-6 shows the A<sub>OL</sub> magnitude of the OPA855 as a function of process variation over time. The results show the A<sub>OL</sub> curve for the nominal process corner and the variation one standard deviation from the nominal. The simulated results show less than 2° of phase-margin difference within a standard deviation of process variation in a noise gain of 7 V/V.

One of the primary applications for the OPA855 is as a high-speed transimpedance amplifier (TIA). The lowfrequency noise gain of a TIA is 0 dB (1 V/V). At high frequencies the ratio of the total input capacitance and the feedback capacitance set the noise gain. To maximize the TIA closed-loop bandwidth, the feedback capacitance is typically smaller than the input capacitance, which implies that the high-frequency noise gain is greater than 0 dB. As a result, op amps configured as TIAs are not required to be unity-gain stable, which makes a decompensated amplifier a viable option for a TIA. What You Need To Know About Transimpedance Amplifiers -Part 1 and What You Need To Know About Transimpedance Amplifiers - Part 2 describe transimpedance amplifier compensation in greater detail.





図 9-6. Open-Loop Gain vs Process Variation



#### 9.3.4 Slew Rate and Output Stage

In addition to wide bandwidth, the OPA855 features a high slew rate of 2750 V/µs. The slew rate is a critical parameter in high-speed pulse applications with narrow sub-10-ns pulses, such as optical time-domain reflectometry (OTDR) and LIDAR. The high slew rate of the OPA855 implies that the device accurately reproduces a 2-V, sub-ns pulse edge, as seen in  $\boxtimes$  7-20. The wide bandwidth and slew rate of the OPA855 make it an excellent amplifier for high-speed signal-chain front ends.

☑ 9-7 shows the open-loop output impedance of the OPA855 as a function of frequency. To achieve high slew rates and low output impedance across frequency, the output swing of the OPA855 is limited to approximately 3 V. The OPA855 is typically used in conjunction with high-speed pipeline ADCs and flash ADCs that have limited input ranges. Therefore, the OPA855 output swing range coupled with the class-leading voltage noise specification maximizes the overall dynamic range of the signal chain.



図 9-7. Open-Loop Output Impedance (Z<sub>OL</sub>) vs Frequency



#### 9.4 Device Functional Modes

#### 9.4.1 Split-Supply and Single-Supply Operation

The OPA855 can be configured with single-sided supplies or split-supplies as shown in 🗵 10-11. Split-supply operation using balanced supplies with the input common-mode set to ground eases lab testing because most signal generators, network analyzers, spectrum analyzers, and other lab equipment typically reference inputs and outputs to ground. In split-supply operation, the thermal pad must be connected to the negative supply.

Newer systems use a single power supply to improve efficiency and reduce the cost of the extra power supply. The OPA855 can be used with a single positive supply (negative supply at ground) with no change in performance if the input common-mode and output swing are biased within the linear operation of the device. In single-supply operation, level shift the DC input and output reference voltages by half the difference between the power supply rails. This configuration maintains the input common-mode and output load reference at midsupply. To eliminate gain errors, the source driving the reference input common-mode voltage must have low output impedance across the frequency range of interest. In this case, the thermal pad must be connected to ground.

#### 9.4.2 Power-Down Mode

The OPA855 features a power-down mode to reduce the quiescent current to conserve power. ☑ 7-23 and ☑ 7-24 show the transient response of the OPA855 as the PD pin toggles between the disabled and enabled states.

The  $\overline{PD}$  disable and enable threshold voltages are with reference to the negative supply. If the amplifier is configured with the positive supply at 3.3 V and the negative supply at ground, then the disable and enable threshold voltages are 0.65 V and 1.8 V, respectively. If the amplifier is configured with  $\pm 1.65$  V supplies, then the threshold voltages are at -1 V and 0.15 V. If the amplifier is configured with  $\pm 2.5$  V supplies, then the threshold voltages are at -1.85 V and -0.7 V.

 $\boxtimes$  9-8 shows the switching behavior of a typical amplifier as the  $\overline{PD}$  pin is swept down from the enabled state to the disabled state. Similarly,  $\boxtimes$  9-9 shows the switching behavior of a typical amplifier as the  $\overline{PD}$  pin is swept up from the disabled state to the enabled state. The small difference in the switching thresholds between the down sweep and the up sweep is caused by the hysteresis designed into the amplifier to increase immunity to noise on the  $\overline{PD}$  pin.



図 9-8. Switching Threshold (PD Pin Swept from High to Low)



図 9-9. Switching Threshold (PD Pin Swept from Low to High)

Connecting the  $\overline{PD}$  pin low disables the amplifier and places the output in a high-impedance state. When the amplifier is configured as a noninverting amplifier, the feedback ( $R_F$ ) and gain ( $R_G$ ) resistor network form a parallel load to the output of the amplifier. To protect the input stage of the amplifier, the OPA855 uses internal, back-to-back protection diodes between the inverting and noninverting input pins as  $\boxtimes$  9-3 shows. In the power-down state, if the differential voltage between the input pins of the amplifier exceeds a diode voltage drop, an additional low-impedance path is created between the noninverting input pin and the output pin.

### 10 Application, Implementation, and Layout

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 10.1 Application Information

The OPA855 offers very high-bandwidth, high slew-rate, low noise, and better than -60 dBc of distortion performance at frequencies of up to 100 MHz. These features make this device an excellent low-noise amplifier in high-speed data acquisition systems.

### 10.2 Typical Application

☑ 10-1 shows the OPA855 configured as a transimpedance amplifier (U1) in a wide-bandwidth, optical front-end system. A second amplifier, the OPA859-Q1, configured as a unity-gain buffer (U2) sets a dc offset voltage to the THS4520. The THS4520 is used to convert the single-ended transimpedance output of the OPA855 into a differential output signal. The THS4520 drives the input of the ADS54J64, 14-bit, 1-GSPS analog-to-digital converter (ADC) that digitizes the analog signal.



図 10-1. OPA855 as a TIA in an Optical Front-End System

### 10.2.1 Design Requirements

The objective is to design a low noise, wideband optical front-end system using the OPA855 as a transimpedance amplifier. The design requirements are:

- Amplifier supply voltage: 5 V
- TIA common-mode voltage: 3.8 V
- THS4520 gain: 1 V/V
- ADC input common-mode voltage: 1.3 V
- ADC analog differential input range: 1.1 V<sub>PP</sub>

### 10.2.2 Detailed Design Procedure

The closed-loop bandwidth of a transimpedance amplifier is a function of the following:

- 1. The total input capacitance (C<sub>IN</sub>). This total includes the photodiode capacitance, the input capacitance of the amplifier (common-mode and differential capacitance) and any stray capacitance from the PCB.
- 2. The op amp gain bandwidth product (GBWP).
- 3. The transimpedance gain (R<sub>F</sub>).

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

 $\boxtimes$  10-1 shows the OPA855 configured as a TIA, with the avalanche photodiode (APD) reverse biased so that the APD cathode is tied to a large positive bias voltage. In this configuration, the APD sources current into the op amp feedback loop so that the output swings in a negative direction relative to the input common-mode voltage. To maximize the output swing in the negative direction, the OPA855 common-mode voltage is set close to the positive limit; only 1.2 V from the positive supply rail. The feedback resistance ( $R_F$ ) and the input capacitance ( $C_{IN}$ ) form a zero in the noise gain that results in instability if left unchecked. To counteract the effect of the zero, a pole is inserted into the noise gain transfer function by adding the feedback capacitor ( $C_F$ ).

The *Transimpedance Considerations for High-Speed Amplifiers Application Report* discusses theories and equations that show how to compensate a transimpedance amplifier for a particular transimpedance gain and input capacitance. The bandwidth and compensation equations from the application report are available in an Excel® calculator. *What You Need To Know About Transimpedance Amplifiers – Part 1* provides a link to the calculator.

The equations and calculators in the referenced application report and blog posts are used to model the bandwidth ( $f_{-3dB}$ ) and noise ( $I_{RN}$ ) performance of the OPA855 configured as a TIA. The resultant performance is shown in  $\boxtimes$  10-2 and  $\boxtimes$  10-3. The left-side Y-axis shows the closed-loop bandwidth performance, whereas the right side of the graph shows the integrated input-referred noise. The noise bandwidth to calculate  $I_{RN}$  for a fixed  $R_F$  and  $C_{PD}$  is set equal to the  $f_{-3dB}$  frequency.  $\boxtimes$  10-2 shows the amplifier performance as a function of photodiode capacitance ( $C_{PD}$ ) for  $R_F$  = 6 k $\Omega$  and 12 k $\Omega$ . Increasing  $C_{PD}$  decreases the closed-loop bandwidth. To maximize bandwidth, make sure to reduce any stray parasitic capacitance from the PCB. The OPA855 is designed with 0.8 pF of total input capacitance to minimize the effect of stray capacitance on system performance.  $\boxtimes$  10-3 shows the amplifier performance as a function of  $R_F$  for  $C_{PD}$  = 1.5 pF and 2.5 pF. Increasing  $R_F$  results in lower bandwidth. To maximize the signal-to-noise ratio (SNR) in an optical front-end system, maximize the gain in the TIA stage. Increasing  $R_F$  by a factor of X increases the signal level by X, but only increases the resistor noise contribution by  $\sqrt{X}$ , thereby improving SNR. Since the OPA855 is a bipolar input amplifier, increasing the feedback resistance increases the voltage offset due to the bias current and also increases the total output noise due to increased noise contributions from the amplifiers current noise.

The OPA859-Q1 configured as a unity-gain buffer drives a DC offset voltage of 3.25 V into the lower half of the THS4520. To maximize the dynamic range of the ADC, the OPA855-Q1 and OPA859-Q1 drive a differential common-mode of 3.8 V and 3.25 V respectively into the THS4520. The dc offset voltage of the buffer amplifier can be derived using ₹ 1.

$$V_{BUF\_DC} = V_{TIA\_CM} - \left(\frac{1}{2} \times \frac{V_{ADC\_DIFF\_IN}}{\left(\frac{R_F}{R_G}\right)}\right)$$

(1)

#### where

- V<sub>TIA CM</sub> is the common-mode voltage of the TIA (3.8 V)
- V<sub>ADC\_DIFF\_IN</sub> is the differential input voltage range of the ADC (1.1 V<sub>PP</sub>)
- $R_F$  and  $R_G^-$  are the feedback resistance (499  $\Omega$ ) and gain resistance (499  $\Omega$ ) of the THS4520 differential amplifier

The low-pass filter between the THS4520 and the ADC54J64 minimizes high-frequency noise and maximizes SNR. The ADC54J64 has an internal buffer that isolates the output of the THS4520 from the ADC sampling-capacitor input, so a traditional charge bucket filter is not required.



#### 10.2.3 Application Curves



### 10.3 Typical Application

There are two main approaches for current to voltage conversion. One uses a non-inverting voltage feedback amplifier in combination with a shunt resistor to first convert current and then further amplify the optical signal. The other approach configures an amplifier for transimpedance applications which combines both steps into one. 2 10-4 shows the standard configuration for both approaches.



図 10-4. Transimpedance Amplifier vs. Voltage Feedback Amplifier

Both configurations provide a low output impedance stage which provides the ability to interface with various types of loads. However, the non-inverting option comes with a few disadvantages. TIA's input impedance is near zero, since the amplifier keeps the voltage at the inverting input node at the same potential as the non-inverting input node. While the VFB's input impedance is equal to the shunt resistor  $R_L$ . In the case of the VFB amplifier, the signal response will be slowed due to a large time constant created by the shunt resistor and capacitor. Also, the linearity of the photodetector can suffer, especially for higher detector currents due to the varying voltage bias produced at the shunt resistor. And, since the voltage bias of the photodetector is no longer constant for all detector currents, the diode's internal capacitance will vary. Using a TIA, the voltage bias remains constant at the voltage set by the non-inverting node, and can provide level shifting to the signal which is especially useful for single-supply configurations.

OPA855 offers 8 GHz of gain bandwidth, high slew-rate, and low noise which makes this device suitable for a wide range of photodetectors. 🗵 10-5 shows the OPA855 configured as a transimpedance amplifier (TIA) in a wide-bandwidth, optical front-end system. Various types of optical sensors can be used as an optical input to the amplifier: photodiode (PD), avalanche photodiode (APD), Photomultiplier Tube (PMT), and Multi-Pixel Photon Counter (MPPC) or known as Solid-State Photomultiplier (SiPM). Optical detection applications have commonly used APDs, but ultra-low light source detection has been a challenge in past solutions. With technologies such as PMTs and MPPCs, their high intrinsic gain, while maintaining a fast output, requires a low noise, high-speed interface. The OPA855 can accommodate for these optical challenges and would work equally as well in these applications.



図 10-5. Transimpedance Amplifier with APD or SiPM/MPPC or PMT Inputs

Transimpedance applications require low voltage and current noise for optimal system performance. Due to its high input impedance structure, the OPA855 has a great balance between low input-referred voltage noise and current noise which is consistent over frequency. Overall, the amplifier noise should have minimal impact to the total noise of the application. We would need to examine the total input referred noise to the optical sensor.

Noise sources in optical sensors vary especially when introducing gain and photon paralleling. Optical power, gain, and applied reverse bias are the main characteristics that will affect signal to noise ratio. Standard photodiodes contribute the lowest noise at the highest quantum efficiency. Internal to photodiodes, noises sources include shot and thermal. Shot noise is a random occurrence of photodetection which arises in periods of both light and dark. Dark current is noise that occurs in the absence of an optical source which can be included with shot noise. And, thermal noise originates from the shunt resistance internal to the diode. At the lower signal levels, shot noise will dominate. 2 10-6 shows an example of the noise sources present in a transimpedance amplifier circuit. The total TIA noise is the root sum square of each component within the system: photodiode noise, amplifier current noise, amplifier voltage noise, and feedback resistor noise.



図 10-6. Photodiode and TIA Noise Model

www.tij.co.jp

Interfacing with APDs is similar to interfacing with PIN PDs, but APDs have additional noise factors due to its internal gain. APDs have increased shot noise and the addition of a multiplication excess noise factor. Decreasing capacitance, increasing diode shunt resistance, and decreasing reverse voltage bias applied to the APD deceases noise at the expense of response time. MPPCs' total noise is comparable to APDs, but with differing noise sources. This optical sensor includes digital-like noise factors such as dark count rate, after pulsing, and optical crosstalk due to its paralleling gain cells. For PMTs, dark count rate is lower. In general, PMTs' total noise is comparable to PDs' with an internal gain comparable to APDs'. However, PMTs have the lowest quantum efficiency of the optical sensor space.

#### 10.3.1 Design Requirements

The objective is to design a low noise, wideband optical front-end system using a diverse selection of optical sensors: PD, APD, PMT, and MPPC with the OPA855 as the TIA. The approximate design requirements for each type of photodetector are listed in 表 10-1.

| 2 To 1. Design Furumeters |                         |                  |                           |                           |                                         |                              |  |  |  |  |  |  |
|---------------------------|-------------------------|------------------|---------------------------|---------------------------|-----------------------------------------|------------------------------|--|--|--|--|--|--|
| Sensor                    | Intrinsic Gain<br>(A/W) | Reverse Bias (V) | Input<br>Capacitance (pF) | Target<br>Bandwidth (MHz) | Transimpedance Gain $R_F$ (k $\Omega$ ) | Total Optical<br>Gain (kV/W) |  |  |  |  |  |  |
| PD (PIN)                  | 1                       | 30               | 3                         | 15                        | 100                                     | 100                          |  |  |  |  |  |  |
| APD                       | 100                     | 150              | 1                         | 200                       | 10                                      | 1000                         |  |  |  |  |  |  |
| PMT                       | 1×10 <sup>6</sup>       | 1250             | 50                        | 100                       | 1                                       | 1×10 <sup>6</sup>            |  |  |  |  |  |  |
| MPPC (SiPM)               | 5×10 <sup>5</sup>       | 50               | 100                       | 10                        | 1                                       | 5×10 <sup>5</sup>            |  |  |  |  |  |  |

表 10-1. Design Parameters

#### 10.3.2 Detailed Design Procedure

The OPA855 is decompensated and requires a high-frequency gain of 7V/V or greater to be stable. Using the OPA855 in lower gains results in increased peaking and potential instability. Decompensated amplifiers are advantageous in TIA applications due the inherent characteristics of a TIA design. The zero and pole pair introduced by the input and feedback capacitances along with the feedback resistor increases the noise gain until it flattens out at a high gain with a magnitude shown in 式 2.

$$1 + \frac{C_{TOT}}{C_F} \tag{2}$$

#### where

- C<sub>TOT</sub> is the total input capacitance of the amplifier (includes photodetector capacitance and the commonmode and differential input capacitance of the amplifier)
- C<sub>F</sub> is the feedback capacitance of the amplifier

A decompensated amplifier allows for benefits such as increased open loop gain, increased bandwidth, increased slew rate, and lower input referred noise for the same quiescent current relative to its unity gain stable counterpart.

Similar to the concept described in セクション 10.2.2, the rise time and the internal capacitance of the photodetector will determine the closed-loop bandwidth. Both the closed-loop bandwidth and the transimpedance gain (R<sub>F</sub>) determine the necessary gain bandwidth (GBWP) of the amplifier. 表 10-1 shows the standard photodiode characteristics based on type of photodetector. Target values such as the system bandwidth and gain were calculated using these concepts with the chosen photodiode characteristics. Detailed explanations and equations can be found in the application reports discussed in セクション 10.2.2.

☑ 10-5 shows the OPA855 configured as a TIA, with the optical sensor reverse biased so that the diode cathode is tied to the positive bias voltage. A RC filter can be used at the reverse bias node as a low pass filter to eliminate high frequency noise. The internal capacitance of photodetectors will vary based on sensor type and the value of the applied reverse voltage. The setups between each sensor type will slightly differ, but the connection to the amplifier will be consistent throughout.



The difference between each optical design comprise choosing the optimal feedback resistor to set the transimpedance gain and the optimal feedback capacitance to compensate for the additional input capacitance. With an 8 GHz GBWP, the OPA855 can accommodate very fast rise times to pair with emerging optical sensors to meet the industry's demands for faster optical detections.

The DC voltage bias at the non-inverting input of the OPA855 shown in ☑ 10-5 will set the common-mode voltage which will maximize the output swing of the system in mismatched power supply configurations. The DC bias is critical to avoid clipping or saturating the output stage of the amplifier. For the later stages, a fully differential amplifier (FDA) can be used to convert single-ended signal to a differential input to drive an analog-to-digital converter (ADC) as shown in ☑ 10-1. Higher order filters can be added between the FDA and ADC for system noise reduction.

図 10-7 shows the performance that results from the design parameters provided in 表 10-1, and 図 10-8 shows the general trends. Both figures depict the closed-loop bandwidth performance of the OPA855 configured as a TIA using different sensor types and gain configurations. 図 10-7 shows the amplifier performance based on the chosen photodetector from the values provided in 表 10-1. PMTs and MPPCs have higher intrinsic gains, but requires a wide bandwidth to compensate for its higher internal capacitance. Whereas, PDs and APDs require higher gain configurations to achieve similar output voltage levels. The OPA855 is able to provide the bandwidth to accommodate for both optical challenges. 図 10-7 shows a generic view of the amplifier performance as a function of sensor capacitance and transimpedance gain. Increasing the feedback resistance and input capacitance, decreases the closed-loop bandwidth. Throughout the trends, the amount of change in closed-loop bandwidth is consistent in relationship of the changes in both terms. A photodiode capacitance of 1 pF and a feedback resistance of 1 k $\Omega$  results in a very high closed-loop system bandwidth of 1.1 GHz.

#### 10.3.3 Application Curves



図 10-7. Optical Sensor TIA Frequency Response



図 10-8. 1 Photodetector Input Characteristics TIA Frequency Response



### 10.4 Power Supply Recommendations

The OPA855 operates on supplies from 3.3 V to 5.25 V. The OPA855 operates on single-sided supplies, split and balanced bipolar supplies, and unbalanced bipolar supplies. Because the OPA855 does not feature rail-to-rail inputs or outputs, the input common-mode and output swing ranges are limited at 3.3-V supplies.



b) Split supply configuration



図 10-11. Split and Single Supply Circuit Configuration



#### 10.5 Layout

#### 10.5.1 Layout Guidelines

Achieving optimum performance with a high-frequency amplifier like the OPA855 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include:

- Minimize parasitic capacitance from the signal I/O pins to ac ground. Parasitic capacitance on the output and inverting input pins can cause instability. To reduce unwanted capacitance, cut out the power and ground traces under the signal input and output pins. Otherwise, ground and power planes must be unbroken elsewhere on the board. When configuring the amplifier as a TIA, if the required feedback capacitor is less than 0.15 pF, consider using two series resistors, each of half the value of a single resistor in the feedback loop to minimize the parasitic capacitance from the resistor.
- Minimize the distance (less than 0.25-in) from the power-supply pins to high-frequency bypass capacitors. Use high-quality, 100-pF to 0.1-µF, C0G and NPO-type decoupling capacitors with voltage ratings at least three times greater than the amplifiers maximum power supplies. This configuration makes sure that there is a low-impedance path to the amplifiers power-supply pins across the amplifiers gain bandwidth specification. At the device pins, do not allow the ground and power plane layout to be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections must always be decoupled with these capacitors. Larger (2.2-µF to 6.8-µF) decoupling capacitors that are effective at lower frequency must be used on the supply pins. Place these decoupling capacitors further from the device. Share the decoupling capacitors among several devices in the same area of the printed circuit board (PCB).
- Careful selection and placement of external components preserves the high-frequency performance of the OPA855. Use low-reactance resistors. Surface-mount resistors work best and allow a tighter overall layout. Never use wirewound resistors in a high-frequency application. Because the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close to the output pin as possible. Place other network components (such as noninverting input termination resistors) close to the package. Even with a low parasitic capacitance shunting the external resistors, high resistor values create significant time constants that can degrade performance. When configuring the OPA855 as a voltage amplifier, keep resistor values as low as possible and consistent with load driving considerations. Decreasing the resistor values keeps the resistor noise terms low and minimizes the effect of the parasitic capacitance. However, lower resistor values increase the dynamic power consumption because R<sub>F</sub> and R<sub>G</sub> become part of the output load network of the amplifier.

#### 10.5.2 Layout Example



図 10-12. Layout Recommendation

When configuring the OPA855 as a transimpedance amplifier additional care must be taken to minimize the inductance between the avalanche photodiode (APD) and the amplifier. Always place the photodiode on the same side of the PCB as the amplifier. Placing the amplifier and the APD on opposite sides of the PCB increases the parasitic effects due to via inductance. APD packaging can be quite large which often requires the APD to be placed further away from the amplifier than ideal. The added distance between the two device results in increased inductance between the APD and op amp feedback network as shown in  $\boxtimes$  10-13. The added inductance is detrimental to a decompensated amplifiers stability since it isolates the APD capacitance from the noise gain transfer function. The noise gain is given by  $\rightrightarrows$  3. The added PCB trace inductance between the feedback network increases the denominator in  $\rightrightarrows$  3 thereby reducing the noise gain and the phase margin. In cases where a leaded APD in a TO can is used inductance should be further minimized by cutting the leads of the TO can as short as possible.

The layout shown in  $\boxtimes$  10-13 can be improved by following some of the guidelines shown in  $\boxtimes$  10-14. The two key rules to follow are:

- Add an isolation resistor R<sub>ISO</sub> as close as possible to the inverting input of the amplifier. Select the value of R<sub>ISO</sub> to be between 10 Ω and 20 Ω. The resistor dampens the potential resonance caused by the trace inductance and the amplifiers internal capacitance.
- Close the loop between the feedback elements (R<sub>F</sub> and C<sub>F</sub>) and R<sub>ISO</sub> as close to the APD pins as possible.
   This ensures a more balanced layout and reduces the inductive isolation between the APD and the feedback network.

Noise Gain = 
$$\left(1 + \frac{Z_F}{Z_{IN}}\right)$$
 (3)

#### where

- Z<sub>F</sub> is the total impedance of the feedback network.
- Z<sub>IN</sub> is the total impedance of the input network.



図 10-13. Non-Ideal TIA Layout



図 10-14. Improved TIA Layout



### 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 Development Support

- LIDAR Pulsed Time of Flight Reference Design
- LIDAR-Pulsed Time-of-Flight Reference Design Using High-Speed Data Converters
- Wide Bandwidth Optical Front-end Reference Design

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, OPA855EVM user's guide
- Texas Instruments, Training Video: High-Speed Transimpedance Amplifier Design Flow
- · Texas Instruments, Training Video: How to Design Transimpedance Amplifier Circuits
- Texas Instruments, Training Video: How to Convert a TINA-TI Model into a Generic SPICE Model
- Texas Instruments, Transimpedance Considerations for High-Speed Amplifiers application report
- Texas Instruments, What You Need To Know About Transimpedance Amplifiers Part 1
- Texas Instruments What You Need To Know About Transimpedance Amplifiers Part 2

### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 11.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

Excel® is a registered trademark of Microsoft Corporation.

すべての商標は、それぞれの所有者に帰属します。

#### 11.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 11.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

www.ti.com 17-Jan-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| OPA855IDSGR      | ACTIVE | WSON         | DSG                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 855                  | Samples |
| OPA855IDSGT      | ACTIVE | WSON         | DSG                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 855                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jan-2023

#### **OTHER QUALIFIED VERSIONS OF OPA855:**

Automotive : OPA855-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jan-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA855IDSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| OPA855IDSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 17-Jan-2023



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA855IDSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| OPA855IDSGT | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated