**TPS2661** JAJSKF6C - NOVEMBER 2020 - REVISED DECEMBER 2021 ## TPS2661x:50V、汎用 4~20mA、±20mA 電流ループ・プロテクタ、入力/出力 誤配線保護機能付き ## 1 特長 - ±50Vの動作電圧、±55Vの絶対最大定格 - 内蔵の固定バイポーラ 32mA 電流制限機能 - スタートアップ時に電流制限の倍増が可能 - 代表的なディスクリート保護回路と比較して 50% のス ペース節減 - 低いオン抵抗:7.5Ω (標準値) - 低い IQ (< 100nA) 外部電源から電力を供給してい る際にループから流れ出る電流 - INとOUTの誤配線状態に対して保護 - 信号ラインのサージ (IEC61000-4-5) 中の保護 (外部 TVS 併用) - 判定基準 A EFT (IEC61000-4-4) 耐性 (外部 TVS) - 電源なしのループ・テストをサポート (TPS26610 のみ) - HART 準拠 - イネーブル制御 - SGOOD によるシステムの健全性の監視 - サーマル・シャットダウン ## 2 アプリケーション - ファクトリ・オートメーションおよび制御 PLC アナロ グ入力 / 出力モジュール - モーター・ドライブ制御 - HART 入力 - HVAC コントローラ - UART IO 保護 - 熱コントローラ #### 3 概要 TPS2661x は、アナログ入力、アナログ出力、センサ・トラ ンスミッタ、HART 入力、UART IO の保護に適したコンパ クトで機能豊富な完全統合型電流ループ・プロテクタで 代表的な回路図 す。このデバイスは、±20mA、0mA~20mA、4mA~~ 20mA の汎用入力保護機能を搭載しています。 7.5Ω とい う低い RON により、電流ループの電圧降下を最小限に抑 えて、動作範囲を拡大でき、低い電圧の電源による動作 にも対応できます。本デバイスは、±50V までの正および 負の電源電圧に耐えることができ、これらの電源電圧から 負荷を保護できます。MODE ピンにより、デバイスに流れ る電流の制限値を2倍に設定できる柔軟性があるので、2 線式トランスミッタを適切に起動できます。本デバイスは、 最小 ±2.25V から ±20V までの外部バイポーラ電源で動 作できます。また、最小 3V から 30V までのユニポーラ電 源でも電力を供給できます。TPS26610 および TPS26613 は、±Vs 電源が接続されていない無電源状態 でのループ・テストを容易にするためのループ電源モード を備えています。 また、出力側のアナログ出力とセンサ・トランスミッタの誤配 線があれば、電流経路を遮断してシステムを保護します。 TPS2661x は、堅牢な内部保護制御ブロックと 50V の定 格電圧を備えており、信号ラインのサージ (IEC61000-4-5) と EFT (IEC61000-4-4) 過渡に対する 保護に役立ちます。 本デバイスは、2.9mm × 1.6mm の 8 ピン SOT-23 パッケージによってシステムのフットプリント を大幅に低減します。 #### 制品情報(1) | | <b>表 H H I 同 十 以 </b> | | | | | | | |----------|------------------------------------------------------|---------------|--|--|--|--|--| | 部品番号 | パッケージ | 本体サイズ (公称) | | | | | | | TPS26610 | | | | | | | | | TPS26611 | | | | | | | | | TPS26612 | SOT-23 (8) | 2.9mm × 1.6mm | | | | | | | TPS26613 | | | | | | | | | TPS26614 | | | | | | | | 利用可能なすべてのパッケージについては、このデータシートの (1) 末尾にある注文情報を参照してください。 フィールド電源からの入力の誤配線保護 ## **Table of Contents** | 1 特長 | 1 | 9.1 Application Information | 26 | |----------------------------------------------------|----------------|------------------------------------------------------|---------------------| | 2 アプリケーション | | 9.2 Typical Application: Analog Input Protection for | | | 3 概要 | | Current Inputs with TPS26610 | 26 | | 4 Revision History | | 9.3 Typical Application: Analog Input Protection for | | | 5 Device Comparison Table | | Multiplexed Current and Voltage Inputs with | | | 6 Pin Configuration and Functions | | TPS26611 | 29 | | 7 Specifications | | 9.4 System Examples | | | 7.1 Absolute Maximum Ratings | | 10 Power Supply Recommendations | 35 | | 7.2 ESD Ratings | | 11 Layout | | | 7.3 Recommended Operating Conditions | | 11.1 Layout Guidelines | | | 7.4 Thermal Information | | 11.2 Layout Example | | | 7.5 Electrical Characteristics | <mark>5</mark> | 12 Device and Documentation Support | | | 7.6 Timing Requirements | | 12.1 Receiving Notification of Documentation Updat | ies <mark>37</mark> | | 7.7 Typical Characteristics | | 12.2 サポート・リソース | 37 | | 8 Detailed Description | | 12.3 Trademarks | 37 | | 8.1 Overview | | 12.4 Electrostatic Discharge Caution | 37 | | 8.2 Functional Block Diagram | | 12.5 Glossary | 37 | | 8.3 Feature Description | | 13 Mechanical, Packaging, and Orderable | | | 8.4 Device Functional Modes | | Information | 37 | | 9 Application and Implementation | | | | | <b>4 Revision History</b><br>資料番号末尾の英字は改訂を表しています。そ | その改訂履歴に | は英語版に準じています。 | | | Changes from Revision B (May 2021) to F | Revision C ( | December 2021) | Page | | • データシートに TPS26613 および TPS266 | 514 を追加 | | 1 | | Changes from Revision A (March 2021) to | Revision E | 3 (May 2021) | Page | • 「*製品情報*」表の TPS26611 と TPS26612 からプレビューの注を削除.......1 ## **5 Device Comparison Table** | PART<br>NUMBER | EN PIN | LOOP TESTING WITHOUT<br>±Vs SUPPLIES (LOOP<br>POWER MODE) | EXTENDED OVERLOAD<br>DURATION FOR FIRST<br>OVERLOAD EVENT | LATCH-OFF or AUTO-<br>RETRY WITH INPUT < -Vs | APPLICATION | |----------------|--------|-----------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS26610 | No | Yes | No | Latch-off | Current Inputs. See Typical<br>Application: Analog Input Protection<br>for Current Inputs with TPS26610. | | TPS26611 | Yes | No | No | Latch-off | Multiplexed voltage and current inputs. Analog outputs. See Typical Application: Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611. | | TPS26612 | Yes | No | Yes. Overload expiry time is increased up to 5 s ( $t_{AR\_dis}$ ). | Latch-off | Power supply protection for transmitters and Analog outputs. See Power Supply Protection of 2-Wire Transmitter with TPS26612. | | TPS26613 | No | Yes | No | Auto-retry | Current inputs | | TPS26614 | Yes | No | No | Auto-retry | Multiplexed voltage and current inputs. Analog outputs | ## **6 Pin Configuration and Functions** 図 6-1. TPS26610 and TPS26613 DDF Package 8-Pin SOT-23 (Top View) 図 6-2. TPS26611, TPS26612, and TPS26614 DDF Package 8-Pin SOT-23 (Top View) 表 6-1. Pin Functions | P | IN | TYPE | DESCRIPTION | |-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | GND | 1 | _ | Reference ground for all internal voltages. Connect to GND of the ±Vs supply. | | MODE | 2 | I | MODE selection pin for overload response. Sets current limit to $I_{OL}$ , $2 \times I_{OL}$ , or $2 \times I_{OL}$ with extended $I_{OL}$ expiry time. See the <i>Device Functional Modes</i> for details. | | -Vs | 3 | Р | Negative supply for dual supply configurations. Connect to GND when used in a single supply configuration. | | IN | 4 | Р | Signal/power input | | OUT | 5 | Р | Signal/power output | | +Vs | 6 | Р | Positive supply for powering the device | | EN | 7 | I | For the TPS26611, TPS26612, and TPS26614: Enable control. Pull EN low to turn off the device. EN has internal an pullup and it can be left floating to enable the device. | | VSNS | VSNS | | For the TPS26610 and TPS26613: Supply sensing input for transition to loop power mode. If not used, this pin can be left open or floating. | | SGOOD | 8 | 0 | Signal good indicator pin. Whenever the device is within normal operating condition, SGOOD shows low indicating signal is good to read. This pin can also be used to drive an external LED to give a visual indication about the state of system. | Copyright © 2022 Texas Instruments Incorporated ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------------------------------------------|--------------------------------|--------------------|--------------------|------| | IN, OUT, IN-OUT | | -55 | 55 | V | | SGOOD, EN,MODE, VSNS | | -0.3 | 5.5 | V | | +Vs | | -0.3 | 32 | V | | -Vs | | -22 | 0.3 | V | | I <sub>MODE</sub> , I <sub>SGOOD</sub> , I <sub>EN</sub> | Source Current | Internally Limited | | | | I <sub>EN</sub> | Sink Current | Internally Lir | nited | | | I <sub>SGOOD</sub> | - Sink Guiteni | | 200 | μΑ | | TJ | Operating Junction temperature | -40 | 150 | | | 1,1 | Transient Junction temperature | -65 | T <sub>(TSD)</sub> | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------|--------------------------------|-----|---------|------| | IN,OUT | Voltage | -50 | 50 | V | | +Vs, | Supply Voltage | 0 | 30 | | | -Vs | Supply Voltage | -20 | 0 | V | | EN, SGOOD, VSNS | Voltage | 0 | 5 | V | | MODE | | 0 | 3 | V | | T <sub>J</sub> | Operating Junction temperature | -40 | 125 | °C | #### 7.4 Thermal Information | | | TPS2661 | | |------------------------|--------------------------------------------|------------------|------| | | THERMAL METRIC(1) | DDF (SOT-23-THN) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 117.8 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 57.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 40.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.2 | °C/W | Product Folder Links: TPS2661 ## 7.4 Thermal Information (continued) | | | TPS2661 DDF (SOT-23-THN) 8 PINS 40 | | |-------------|----------------------------------------------|---------------------------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDF (SOT-23-THN) | UNIT | | | | 8 PINS | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 40 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 7.5 Electrical Characteristics $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125 $^{\circ}$ C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted)) | PARA | AMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------------|------| | SIGNAL INPUT (IN) | | | | | | | | V <sub>(IN)</sub> | IN Signal Voltage | | -50 | | 50 | V | | | Sum of Leakage Cureent | (-Vs) < V <sub>IN</sub> , V <sub>OUT</sub> < (+Vs - 0.35 V) | -0.1 | | 0.1 | μΑ | | IQ | from IN and OUT pins to GND in normal operation | (+Vs - 0.35 V) < V <sub>IN</sub> , V <sub>OUT</sub> < +Vs | | | 1 | uA | | I <sub>QFLT</sub> | Sum of leakage current<br>from IN and OUT pins to<br>-Vs pin during fault as<br>percentage of loop<br>current | V <sub>IN</sub> > +Vs, Current Limit Operation | | | 20 | % | | | Bipolar current limit | $V_{(IN)}$ - $V_{(OUT)}$ = ±1 V, -Vs connected to negative supply | ±25 | ±32 | ±40 | mA | | I <sub>(OL)</sub> | Unipolar Current limit | $V_{(IN)}-V_{(OUT)} = +1 \text{ V, -Vs connected}$ to GND | 25 | 32 | 40 | mA | | | Unipolar current limit with V <sub>IN</sub> <-V <sub>S</sub> | V <sub>(IN)</sub> = -24-V V <sub>(OUT)</sub> = -19 V, -Vs<br>= -20 V. TPS26613/14 Only | -40 | -32 | -25 | mA | | I <sub>(OL_Pulse)</sub> | Transient Pulse Over<br>Current Limit | $V_{(IN)}$ - $V_{(OUT)}$ = +1.5 V, MODE = Floating | 50 | 60 | 72 | mA | | | | MODE = GND | ±65 | | ±165 | mA | | I <sub>(FASTRIP)</sub> | Fast-trip current limit | MODE = Floating or 180 kΩ to GND | ±140 | | ±275 | mA | | | Sum of leakage current | -12.5 V < V <sub>IN</sub> <12.5 V; V <sub>OUT</sub> = 0 V;<br>EN = Low; +V <sub>s</sub> = 15V; (-V <sub>s</sub> ) = -15<br>V ,TPS26611/12/14 Only | -9.75 | | -5.25 | μA | | I <sub>Off-Lkg-IN</sub> + I <sub>Off-Lkg-OUT</sub> | from IN and OUT pins in<br>Off state (Source) | -12.5 V < V <sub>OUT</sub> < 12.5 V; V <sub>IN</sub> = 0 V;<br>EN = Low; +V <sub>s</sub> = 15V; (-V <sub>s</sub> ) = -15<br>V, TPS26611/12/14 Only | -9.75 | | -5.25 | μA | | I <sub>Off-Lkg-IN</sub> | Leakage current from IN pin in Off state (Source) | -12.5 V< V <sub>IN</sub> <12.5 V; V <sub>OUT</sub> = 0 V;<br>EN = Low; +V <sub>s</sub> = 15V; (-V <sub>s</sub> ) = -15<br>V ,TPS26611/12/14 Only | -6 | | -1 | μA | | I <sub>Off-Lkg-OUT</sub> | Leakage current from<br>OUT pin in Off state<br>(Source) | -12.5 V < V <sub>OUT</sub> < 12.5 V; V <sub>IN</sub> = 0 V;<br>EN = Low; +V <sub>s</sub> = 15V; (-V <sub>s</sub> ) = -15<br>V ,TPS26611/12/14 Only | -6 | | -1 | μA | | Overvoltage and Under | voltage Cutoff for OUT Pir | 1 | | | | | | | OUT Overvoltage | TPS26610/11/13/14 Only | (+Vs)+0.05 | | (+Vs)+0.30 | V | | V <sub>OUT_OVLO</sub> | Protection Threshold,<br>Rising | TPS26612 Only | (+Vs)+1 | | (+Vs)+1.50 | ٧ | | V <sub>OUT_OVLO_hyst</sub> | OUT Overvoltage<br>Hysterises | | 30 | | 75 | mV | | V <sub>O/I_UVLO</sub> | OUT/IN Undervoltage<br>Protection Threshold,<br>Falling | TPS26610/11/12 Only | (-Vs)-0.40 | | (-Vs)-0.20 | ٧ | Copyright © 2022 Texas Instruments Incorporated ### 7.5 Electrical Characteristics (continued) $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted)) | | d to GND, (unless otherwise | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------|--------------------------------------------------------------|-------------|------|------------|----------| | P/ | | TEST CONDITIONS | IVIIIV | 117 | IVIAX | ONII | | V <sub>O/I_UVLO_hyst</sub> | OUT/IN undervoltage<br>Hysterises | TPS26610/11/12 Only | 30 | | 75 | mV | | Vo_uvlo | OUT Undervoltage<br>Protection Threshold,<br>Falling | TPS26613/14 Only | (-Vs)-0.40 | | (-Vs)-0.20 | <b>V</b> | | $V_{O\_UVLO\_hyst}$ | OUT undervoltage<br>Hysterises | TPS26613/14 Only | 30 | | 75 | mV | | POWER SUPPLY PI | NS (+Vs/-Vs) | | | | | | | V <sub>(+Vs)</sub> | +Vs Supply Operating Voltage | TPS26610/11/13/14 | 2.25 | | 30 | V | | V <sub>(+Vs)</sub> | +Vs Supply Operating Voltage | TPS26612 only | 4 | | 30 | V | | V <sub>(-Vs)</sub> | -Vs Supply Operating Voltage | | -20 | | 0 | V | | Vs_ <sub>DIFF</sub> | Difference between +Vs and -Vs | | 3 | | 50 | V | | I <sub>(+Vs)</sub> | Current sourced from +Vs supply to GND in normal operation | SGOOD = Floating | | 1.07 | 1.65 | mA | | I <sub>(+Vs)</sub> | Current sourced from +Vs supply to GND in fault operation | SGOOD = Floating | | 1.2 | 1.75 | mA | | I <sub>(-Vs)</sub> | Current sinked by -Vs supply from GND | | | | 0.2 | mA | | I <sub>VS_OFF</sub> | OFF State Supply<br>Current | EN = Low (TPS26611/12/14 only) | | | 0.27 | mA | | Loop Testing Vs/-Vs | UNPOWERED (TPS26610/13 | only) | | | | | | V <sub>(IN-OUT)no_Vs</sub> | Current Loop Testing : IN to OUT Voltage drop | +/-20mA current through IN pin | | ±5 | ±8.5 | V | | I <sub>Qno_Vs</sub> | Percentage of forced IN current going to -Vs pin | | | | 20 | % | | $I_{OL\_noVs}$ | No supply current limit | | ±22 | | ±45.5 | mA | | PASS FET | • | | • | | | | | R <sub>ON</sub> | IN to OUT total ON resistance | -40 °C < T < 125 °C, I <sub>(IN)</sub> <<br>Overload Current | 4.8 | 7.5 | 12.5 | Ω | | ENABLE (EN) TPS26 | 6611/12/14 Only | | | | | | | V <sub>(ENR)</sub> | EN Rising Threshold | | | | 1.72 | V | | V <sub>(ENF)</sub> | EN Falling Threshold | | 1 | | | V | | I <sub>(EN_LKG)</sub> | EN Leakage Current (Sink) | V <sub>(EN)</sub> = 5.5 V | | | 10 | μA | | I <sub>(EN_LKG)</sub> | EN Leakage Current (Source) | V <sub>(EN)</sub> = 0 V | -10 | | | μA | | V <sub>(EN)</sub> | EN Open Circuit Voltage | $I_{(EN)} = -0.1 \mu A$ | | 2.1 | 2.5 | V | | | ing) TPS26610/13 only | , · · | <u>I</u> | | | <u> </u> | | V <sub>(SNSR)</sub> | VSNS Rising threshold | | | | 1.72 | V | | V <sub>(SNSF)</sub> | VSNS Falling threshold | | 1 | | | V | | SIGNAL GOOD (SG | | | <u> </u> | | | | | V <sub>OH_SGOOD</sub> | SGOOD Output Level,<br>HIGH | (+Vs) ≤ 2.5 V, 0 mA < I <sub>SGOOD</sub> < 1 mA | (+Vs)*(0.8) | | (+Vs) | V | | | _ | | | | | | Product Folder Links: *TPS2661* ## 7.5 Electrical Characteristics (continued) $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted)) | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | SGOOD Output Level,<br>HIGH | (+Vs) > 2.5 V, 0 mA < I <sub>SGOOD</sub> < 1 mA | 2 | | 3 | V | | SGOOD pull down impedance | 0 μA < I <sub>SGOOD</sub> < 200 μA | | | 6.3 | kΩ | | | | | | | | | MODE Source Current | | 1.55 | 2 | 2.4 | μA | | Mode Selection Resistor | | | 180 | | kΩ | | | | 1 | | | | | Thermal Shutdown (TSD) threshold, Rising | | | 160 | | °C | | Thermal Shutdown (TSD)<br>Hysterises | | | 11 | | °C | | | | | | | | | Input small signal bandwidth | $-25$ mA < $I_{IN}$ < 25 mA, $\Delta I_{IN}$ = 1 mA <sub>pp</sub> at 1 kΩ | | 10 | | kHz | | | SGOOD Output Level, HIGH SGOOD pull down impedance MODE Source Current Mode Selection Resistor Thermal Shutdown (TSD) threshold, Rising Thermal Shutdown (TSD) Hysterises | SGOOD Output Level, HIGH (+Vs) > 2.5 V, 0 mA < $I_{SGOOD}$ 1 mA SGOOD pull down impedance 0 μA < $I_{SGOOD}$ 200 μA MODE Source Current Mode Selection Resistor Thermal Shutdown (TSD) threshold, Rising Thermal Shutdown (TSD) Hysterises Input small signal -25 mA < $I_{IN}$ < 25 mA, $\Delta I_{IN}$ = 1 | SGOOD Output Level, HIGH (+Vs) > 2.5 V, 0 mA < I <sub>SGOOD</sub> < 1 2 SGOOD pull down impedance 0 μA < I <sub>SGOOD</sub> < 200 μA MODE Source Current 1.55 Mode Selection Resistor Thermal Shutdown (TSD) threshold, Rising Thermal Shutdown (TSD) Hysterises Input small signal -25 mA < I <sub>IN</sub> < 25 mA, ΔI <sub>IN</sub> = 1 | SGOOD Output Level, HIGH (+Vs) > 2.5 V, 0 mA < $I_{SGOOD}$ 2 SGOOD pull down impedance 0 μA < $I_{SGOOD}$ < 200 μA | SGOOD Output Level, HIGH (+Vs) > 2.5 V, 0 mA < $I_{SGOOD}$ 2 3 SGOOD pull down impedance 0 μA < $I_{SGOOD}$ < 200 μA | ## 7.6 Timing Requirements $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3V (All voltages referenced to GND, (unless otherwise noted)) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>ON_dly</sub> | Turn ON delay with Vs/-Vs supply | Delay from +Vs/-Vs supply applied to FET on, EN = Floating | | 120 | | μs | | t <sub>OFF_dly</sub> | Turn OFF delay with +Vs/-Vs supply | Delay from +Vs/-Vs supply removed to FET off, EN = Floating | | | 10 | μs | | t <sub>ON_EN_dly</sub> | Turn ON delay with EN pin | +Vs/-Vs supply present, Delay from EN HIGH to FET on, | | 120 | | μs | | t <sub>OFF_EN_dly</sub> | Turn OFF delay with EN pin | +Vs/-Vs supply present, Delay from EN LOW to FET off | | | 10 | μs | | t <sub>OL</sub> | Overload Current Limit response time | Load transient from 20 mA to 50 mA.<br>Time from Load Transient to Current<br>coming within 20%.of I <sub>OL</sub> . | | 30 | 55 | μs | | t <sub>OL_PULSE</sub> | Pulse Overload Current Limit response time | Load transient from 20 mA to 80 mA.<br>Time from Load Transient to Current<br>coming within 20% of I <sub>OL_Pulse</sub> | | 20 | 50 | μs | | + | Fast-Trip Response Time | MODE = GND, Current exceeding 120mA to FET off | | | 5 | μs | | t <sub>FASTRIP</sub> | r ast-riip ixesponse riine | MODE = 180-kΩto GND or Open,<br>Current exceeding 240 mA to FET off | | | 5 | μs | | т | SGOOD Deglitch Delay | Deglitch delay during SGOOD assertion | | 685 | | μs | | T <sub>SG_Deglitch</sub> | SGOOD Degillon Delay | Deglitch delay during SGOOD deassertion | | | 1.3 | ms | | t <sub>OUT_OV_CUT</sub> | OUT OVLO Cutoff detection-time | $V_{(OUT)}$ ↑ 100 mV above $V_{OUT\_OVLO}$ to FET OFF | 1 | | 5 | μs | | t <sub>O/I_UV_CUT</sub> | OUT OR IN UVLO Cutoff detectiontime | OUT/IN ↓ 100 mV below V <sub>O/I_UVLO</sub> to FET OFF, TPS26610/11/12 Only | 1 | | 5 | μs | | t <sub>O_UV_CUT</sub> | OUT UVLO Cutoff detection-time | OUT ↓ 100 mV below V <sub>O_UVLO</sub> to FET OFF, TPS26613/14 Ōnly | 1 | | 5 | μs | | t <sub>OUT_CUT_Rec</sub> | OUT Cutoff recovery time | V <sub>(OUT)</sub> ↓ 100 mV below<br>V <sub>OUT_OVLO_hyst</sub> to FET ON | | 21 | | μs | ## 7.6 Timing Requirements (continued) $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3V (All voltages referenced to GND, (unless otherwise noted)) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----|------| | t <sub>O/I_CUT_Rec</sub> IN OR OUT Cutoff recovery time | | OUT/IN ↑ 100 mV above VO/<br>I_UVLO_hyst to FET ON,<br>TPS26610/11/12 Only | | 23.5 | | μs | | t <sub>O_CUT_Rec</sub> | OUT Cutoff recovery time | OUT ↑ 100 mV above V <sub>O_UVLO_hyst</sub> to FET ON, TPS26613/14 Only | | 23.5 | | μs | | t <sub>OL_Expiry</sub> | Overload Current Limit expiry time | Load transient from 20 mA to 50 mA | | 100 | | ms | | t <sub>OL_Pulse_Expiry</sub> | Pulse Overload Current expiry | Load transient from 20 mA to 100 mA | | 50 | | ms | | t <sub>OL_Extend</sub> | I <sub>OL</sub> < I < I <sub>OL_PULSE</sub> expiry timer | | | 5.00 | | S | | t <sub>RETRY1</sub> | Auto Retry Timer 1 | | | 0.80 | | S | | t <sub>RETRY2</sub> | Auto Retry Timer 2 | | | 1.60 | | S | | t <sub>AR_dis</sub> | Auto Retry disabled time (TPS26612 only) | | | 5 | | s | Submit Document Feedback Product Folder Links: TPS2661 ## 7.7 Typical Characteristics +Vs = 15 V; -Vs = -15 V, MODE = OPEN, $\overline{\text{SGOOD}}$ = OPEN; EN/VSNS = OPEN; $T_A$ = 25° C (unless otherwise noted) ## 7.7 Typical Characteristics (continued) +Vs = 15 V; -Vs = -15 V, MODE = OPEN, $\overline{\text{SGOOD}}$ = OPEN; EN/VSNS = OPEN; $T_A$ = 25° C (unless otherwise noted) ## 7.7 Typical Characteristics (continued) +Vs = 15 V; -Vs = -15 V, MODE = OPEN, $\overline{\text{SGOOD}}$ = OPEN; EN/VSNS = OPEN; $T_A$ = 25° C (unless otherwise noted) ## 7.7 Typical Characteristics (continued) +Vs = 15 V; –Vs = –15 V, MODE = OPEN, $\overline{\text{SGOOD}}$ = OPEN; EN/VSNS = OPEN; T<sub>A</sub> = 25° C (unless otherwise noted) ## 8 Detailed Description #### 8.1 Overview The TPS2661x is a family of devices providing complete protection for current inputs, voltage inputs/outputs, and sensor supply in industrial and process automation systems. The device supports both unipolar 4-mA to 20-mA current loops and bipolar ±20-mA current loops. The TPS26610 and TPS26613 are tailored for current inputs. The device can be powered from an external supply and draws < 100-nA maximum current from the current loop enabling design of high accuracy analog input systems. The devices feature an accurate 32-mA current limit, which enables using low power components in the loop like the sense resistors, which reduces the overall system size and cost. The TPS26611 and TPS26614 are specifically tailored for universal current inputs and voltage/current multiplexed inputs while the TPS26612 is tailored for protection of two wire sensor transmitters. The TPS2661x devices feature a configurable MODE pin to allow higher current for powering up of a variety of two wire transmitters. The TPS26611 also has enable control for designing V/I multiplexed analog inputs or universal analog input-output modules. The device also features a signal-good output to indicate if the there is a valid current input. The signal good pin goes high in the event of any fault or during start-up of the system if there is an inrush current. The device also protects the system from output miswiring in analog output modules or sensor transmitters by cutting off the current path if the OUT pin goes outside the +/-Vs supply rails. The robust protection of the TPS2661x along with its ±50-V rating helps to simplify the system designs for surge compliance. The TPS2661x devices are immune to noise tests like electrical fast transients that are common in industrial applications. These devices also simplify the system design for protection from surge transients (IEC61000-4-5). #### 8.2 Functional Block Diagram 図 8-1. Functional Block Diagram for TPS26610 図 8-2. Functional Block Diagram for TPS26611 and TPS26612 図 8-3. Functional Block Diagram for TPS26613 図 8-4. Functional Block Diagram for TPS26614 #### 8.3 Feature Description #### 8.3.1 Overload Protection and Fast-Trip The TPS2661x devices feature a fixed $I_{OL}$ value of 32-mA typical, bidirectional current limit. For use in unipolar systems like 4–20-mA current loops where negative current is not desired, connect –Vs to GND to cut off when there is a flow of reverse current (OUT to IN). If the current tries to exceed the $I_{OL}$ limit, the device regulates the current, eventually reducing the output voltage. Overload current threshold and time for overload protection can be selected by the MODE pin. See *Device Functional Modes* for details. The power dissipation across the device during current regulation is $(V_{IN} - V_{OUT}) \times I_{OUT}$ , which can heat up the device and lead to thermal shutdown. After thermal shutdown, the device goes into auto retry. The mode pin selects the auto retry period. See $\frac{1}{1000}$ 8-24 for selection of the auto retry period. The TPS2661x devices also feature a fast-trip comparator. During fast transient events like output short circuit, miswiring, hotplug, and so forth, the current through the device increases rapidly. Due to limited bandwidth, the current limit amplifier cannot respond quickly to these events . Hence, the fast-trip comparator architecture is included for fast turn OFF of the internal FET during these events. The device turns off the internal FETs within a time of $t_{(FASTTRIP)}$ . See the *Timing Requirements* for $t_{(FASTTRIP)}$ . The fast-trip circuit holds the internal FET off for a short duration (50 $\mu$ s), after which, the device turns back on slowly, allowing the current-limit loop to regulate the output current to current limit as per MODE pin configuration. $\boxtimes$ 8-5 and $\boxtimes$ 8-7 illustrate the current limit behavior of TPS2661x devices. $\boxtimes$ 8-8 illustrates the fast-trip protection of TPS2661x devices and $\boxtimes$ 8-9 illustrates the auto-retry behavior in overload fault. 図 8-5. Overload Protection and Fast-Trip ## 8.3.2 Reverse Current Blocking for Unipolar Current Inputs TPS26610, TPS26611 and TPS26612 (4–20 mA, 0–20 mA) For reverse current blocking with TPS26610, TPS26611 and TPS26612 devices, connect burden resistor to GND and use single supply (+Vs, GND) with the device as shown in 🗵 8-10. In this configuration, the device blocks the reverse current (OUT to IN) when IN pin voltage is negative. 図 8-10. Reverse Current Blocking for Unipolar Current Inputs With TPS26610, TPS26611 and TPS26612 #### 8.3.3 OUTPUT and INPUT Cutoff During Overvoltage, Undervoltage Due to Miswiring 表 8-1 summarizes the output and input cutoff present in TPS2661 devices 表 8-1. Output and Input Miswiring Protection in TPS2661 Devices | Device | Output Overvoltage | Output Undervoltage | Input Undervoltage | |----------|--------------------|---------------------|--------------------| | TPS26610 | Y | Y | Y | | TPS26611 | Y | Y | Υ | | TPS26612 | Y | Y | Y | | TPS26613 | Y | Y | N | | TPS26614 | Y | Y | N | #### 8.3.3.1 Output Overvoltage With TPS2661x Devices The TPS2661x devices provide protection from overvoltage events on OUT pin by turning off the internal pass FETs and cutting off the signal path whenever $V_{OUT}$ goes above $V_{OUT}$ ovlo threshold. The signal path through Copyright © 2022 Texas Instruments Incorporated TPS2661x is restored again when $V_{OUT}$ goes below $[V_{OUT\_OVLO} - V_{OUT\_OVLO\_Hyst}]$ value. The device turns off the internal FETs within a time of $t_{OUT\_OV\_CUT}$ after output voltage has gone above $V_{OUT\_OVLO}$ threshold. See Timing Requirements in Specifications for $t_{OUT\_OV\_CUT}$ . The device recovers from output overvoltage within a time of $t_{OUT\_CUT\_Rec}$ after output voltage has gone below $[V_{OUT\_OVLO} - V_{OUT\_OVLO\_Hyst}]$ value. See the *Timing Requirements* in Specifications for $t_{OUT\_OV\_CUT}$ . $\boxtimes$ 8-11 illustrates the output overvoltage protection in TPS2661x devices. 図 8-11. Output Overvoltage Protection #### 8.3.3.2 Output or Input Undervoltage With TPS26610, TPS26611 and TPS26612 TPS26610, TPS26611 and TPS26612 devices provide protection from undervoltage events on IN and OUT pins by turning off the internal pass FETs and cutting off the signal path whenever $V_{OUT}$ or $V_{IN}$ goes below $V_{O/I\_UVLO}$ threshold. The signal path through the device is restored again when $V_{OUT}$ or $V_{IN}$ goes above $[V_{O/I\_UVLO} - V_{O/I\_UVLO\_Hyst}]$ value. The device turns off the internal FETs within a time of $t_{O/I\_UV\_CUT}$ after output or input voltage has gone below $V_{O/I\_UVLO}$ threshold. The device recovers from output or input undervoltage within a time of $t_{OUT\_CUT\_Rec}$ after output or input voltage has gone above $[V_{O/I\_UVLO} - V_{O/I\_UVLO\_Hyst}]$ voltage. See the *Timing Requirements* in Specifications for $t_{O/I\_UV}$ and $t_{OUT\_CUT\_Rec}$ . 図 8-12. Output and Input Undervoltage Cutoff With TPS26610, TPS26611 and TPS26612 In case of overvoltage, undervoltage and miswiring events on IN and OUT pins, voltages exceeding Absolute Maximum Ratings (see *Specifications*) for IN and OUT Pins can damage the device. ☑ 8-13 and ☑ 8-14 illustrate the output and input undervoltage protection in these devices. #### 8.3.3.3 Output Undervoltage With TPS26613 and TPS26614 TPS26613 and TPS26614 devices provide protection from undervoltage events OUT pins by turning off the internal pass FETs and cutting off the signal path whenever VOUT goes below $V_{O\_UVLO}$ threshold. The signal path through the device is restored again when VOUT goes above $[V_{O\_UVLO} - V_{O\_UVLO\_Hyst}]$ value. The device turns off the internal FETs within a time of $t_{O\_UV\_CUT}$ after output voltage has gone below $V_{O\_UVLO}$ threshold. The device recovers from output undervoltage within a time of $t_{OUT\_CUT\_Rec}$ after output voltage has gone above $[V_{O\_UVLO} - V_{O\_UVLO\_Hyst}]$ voltage. See the *Timing Requirements* in Specifications for $t_{O\_UV\_CUT}$ and $t_{OUT\_CUT\_Rec}$ . 図 8-15. Output Undervoltage Cutoff in TPS26613 and TPS26614 ## 8.3.4 External Power Supply (±Vs) The TPS2661x devices are powered from an external +Vs/–Vs supply. This feature ensures that the TPS2661x does not draw any current from the IN/OUT pins which carry current information. TPS26610 allows current conduction from IN to OUT pins when +Vs/-Vs supplies are not present. TPS26611 and TPS26612 devices need +Vs/–Vs or +Vs/GND for operation. For systems requiring positive and negative voltage on IN and OUT pins of TPS2661x, use bipolar supplies (+Vs and -Vs) with TPS2661x. Connect positive supply rail to +Vs and negative supply rail to -Vs pins. The device supports dual supplies from as low as $\pm 2.25$ V up to $\pm 20$ V. For systems requiring only positive voltage on IN and OUT pins of TPS2661x, use unipolar supply (+Vs and GND) with TPS2661x. Connect positive supply rail to +Vs, and -Vs pin must be connected to GND of device. When powered from single supplies, TPS26610, TPS26611, TPS26613 and TPS26614 devices can be powered from +3 V up to +30 V and TPS26612 can be powered from +4 V up to +30 V. The device turns on the internal FETs with a delay time of $t_{ON\_dly}$ after powering up of +Vs supply and turns off the internal FET with a delay time of $t_{OFF\_dly}$ after powering down of +Vs supply. See the *Timing Requirements* in Specifications for $t_{ON\_dly}$ and $t_{OFF\_dly}$ . #### 8.3.5 Loop Testing Without ±Vs Supply (Loop Power Mode in TPS26610, TPS26613 Only) The device provides thermal protection during loop testing, if the power dissipation in device increases above 500 mW (typical), the devices turns off internal FET for short durations to limit the power dissipation. 8-16 and 18-17 illustrate the thermal protection during loop testing. #### 8.3.5.1 Supply Sensing With VSNS for Loop Power Mode With TPS26610 and TPS26613 For the TPS26610 and TPS26613 devices, the set-point for transition to loop power mode can be set by connecting resistors (R1, R2) from +Vs pin to VSNS pin and GND pin as shown in $\boxtimes$ 8-18. The set-point can be calculated as per $\not\equiv$ 8-2. TI recommends to use resistors R1 and R2 for supply sensing when voltage across burden resistor ( $I_{LOOP} \times R_{Burden}$ ) is more than 1.8 V. If VSNS is left open or floating, the device transitions to loop power mode when +Vs is less than 1.8 V. 表 8-2. Supply Sensing With VSNS for Loop Power Mode | Device Power Mode | +Vs Voltage | |-------------------|---------------------------------------------------------------| | ±Vs supplies | $+Vs \ge V_{(SNSR)} \times (R1 + R2) / R2^{(1)}$ | | Loop power | +Vs ≤ V <sub>(SNSF)</sub> × (R1 + R2) / R2 <sup>(1) (2)</sup> | - (1) Use $(R1 + R2) \le (+Vs) / (45 \mu A)$ . For $V_{(SNSR)}$ and $V_{(SNSF)}$ values, see the *Electrical Characteristics*. - (2) Keep $V_{(SNSF)} \times (R1 + R2) / R2 > (I_{LOOP} \times R_{Burden})$ 図 8-18. Supply Sensing With VSNS #### 8.3.6 Enable Control With TPS26611, TPS26612, and TPS26614 TPS26611, TPS26612, and TPS26614 devices feature an EN pin for externally controlling the device through a GPIO pin. To enable the device, EN pin can be left floating. The pin is internally pulled up with $V_{(EN)}$ . EN can also be made high with external voltage more than $V_{(ENR)}$ but less that or equal to 5 V. The internal FETs are turned off when EN is pulled below $V_{(ENF)}$ . EN pin can source and sink a current of $I_{(EN\_LKG)}$ . See *Electrical Characteristics* for $V_{(ENF)}$ , $V_{(ENR)}$ and $I_{(EN\_LKG)}$ . The EN feature helps the system designer to design universal voltage and current analog inputs and outputs where a lot of pin multiplexing options are made available to the end user. For turn-on and turn-off delay with EN pin, see $t_{ON\_EN\_dly}$ and $t_{OFF\_EN\_dly}$ in *Timing Requirements*. $\boxtimes$ 8-23 illustrate the turn-on and turn-off control with enable pin. 図 8-21. Enable Control #### 8.3.7 Signal Good Indicator (SGOOD) The TPS2661x provides an indication of the current signal flowing through pass FETs on the SGOOD pin. Whenever the device is in normal operating condition, the SGOOD gives a signal LOW output. However in below cases when the device is outside normal operating condition, the SGOOD pin goes HIGH: - Device current is > I<sub>OI</sub> (32-mA typical) - OUT goes outside +Vs/–Vs supply - IN goes below –Vs supply rail (for TPS26610, TPS26611, and TPS26612 only) - · Device shuts down due to thermal limit or current limit The SGOOD pin is also capable of driving an external LED to give a visual indication whenever the system is outside normal operating conditions. The $\overline{\text{SGOOD}}$ pin sourcing current is derived from +Vs supply rail. For de-glitch delays in assertion and deassertion of $\overline{\text{SGOOD}}$ , see $T_{\text{SG Deglitch}}$ in $\overline{\text{Timing Requirements}}$ in Specifications. #### 8.4 Device Functional Modes The device can provide higher current up to 2 × $I_{OL}$ for short durations. MODE pin of the device configures the behavior of the device for higher current. $\frac{1}{2}$ 8-3 and $\frac{1}{2}$ 8-24 describe the device behavior in different modes for $I_{OL} > 0$ . With MODE = GND, the device limits the current to $I_{OL}$ value for $I_{OLT} > I_{OL}$ . With MODE = OPEN, the device limits the output current as: For I<sub>OL</sub> < I<sub>OUT</sub> < 2 × I<sub>OL</sub>, the device allows current up to 2 × I<sub>OL</sub> for a duration of t<sub>OL\_Pulse\_Expiry</sub> and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL\_Expiry</sub>. #### www.tij.co.jp For $2 \times I_{OL} < I_{OUT} < I_{(FASTRIP)}$ , the device limits the current $2 \times I_{OL}$ value and for a duration of $I_{OL}$ Pulse Expire and then limits the current to IOL value for a duration toL Expiry. After the completion of t<sub>OL</sub> Expiry period, the device goes into auto-retry. With MODE = 180 k $\Omega$ , the device limits the output current as: - For I<sub>OL</sub> < I<sub>OUT</sub> < 2 × I<sub>OL</sub>, the device allows current up to 2 × I<sub>OL</sub> for a duration of t<sub>OL</sub> Extend and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL</sub> Expiry. - For $2 \times I_{OL} < I_{OUT} < I_{(FASTRIP)}$ , the device limits the current $2 \times I_{OL}$ value and for a duration of $t_{OL}$ Pulse Expiry and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL</sub> Expiry. After the completion of t<sub>OL</sub> Expiry period, the device goes into auto-retry. If the device heats up during overload and the device temperature exceeds T<sub>(TSD)</sub> value, the device turns off the internal pass FETs. As the device cools down and its temperature goes below $[T_{(TSD)} - T_{(TSDHyst)}]$ value, the device goes into auto-retry. 表 8-3. Device Operation Under Different MODE Configurations for $\mathsf{I}_\mathsf{OL}$ > 0 | MODE Pin<br>Configuration | I <sub>OUT</sub> < I <sub>OL</sub><br>(32 mA) | I <sub>OL</sub> (32 mA) < I <sub>OUT</sub> < 2 × I <sub>OL</sub> (60 mA) | 2 × I <sub>OL</sub> (60 mA) < I <sub>OUT</sub> < I <sub>(FASTRIP)</sub> | Auto-<br>Retry<br>Time | |----------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | Shorted to GND | Current flows normally | Current limited to $I_{OL}$ for a duration of $t_{OL\_Expiry}$ (100 ms). $t_{OL\_Expiry}$ (100 ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ . | Current limited to $I_{OL}$ for a duration of $t_{OL\_Expiry}$ (100 ms). $t_{OL\_Expiry}$ (100 ms) timer starts when $I_{OUT}$ exceed $I_{OL}$ . | t <sub>RETRY1</sub> (800 ms) | | Open | Current flows normally | Device allows current for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $l_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50 ms) timer starts when $l_{OUT}$ exceeds $l_{OL}$ . | Current limited to $2 \times I_{OL}$ for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $I_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50 ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ . | t <sub>RETRY1</sub> (800 ms) | | 180 kΩ from<br>MODE to GND | Current flows normally | Device allows current for $t_{OL\_Extend}$ (5 s) time after which it is limited to $l_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Extend}$ (5 s) timer starts when $l_{OUT}$ exceeds $l_{OL}$ . | Current limited to 2 × $I_{OL}$ for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $I_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ . | t <sub>RETRY2</sub> (1.6 s) | Copyright © 2022 Texas Instruments Incorporated 図 8-24. Device Operation Under Different MODE Configurations for $I_{OL} > 0$ $\pm$ 8-4 and $\boxtimes$ 8-25 describe the device behavior in different modes for $I_{OL}$ < 0. 表 8-4. Device Operation Under Different MODE Configurations for $I_{OL} < 0$ | > | | | | | | | | | |-----------------------------------------------------------|--------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------|-----------------|--|--| | MODE Pin Configuration | DDE Pin Configuration I <sub>OUT</sub> > -I <sub>OL</sub> (-32 mA) | | | | -I <sub>(FASTRIP)</sub> < I <sub>OUT</sub> < -2 ×<br>I <sub>OL</sub> (-60 mA) | Auto-Retry Time | | | | Shorted to GND or Open or 180 k $\Omega$ from MODE to GND | Current flows normally | ms). toL_Expiry (100 ms) timer | Current limited to I <sub>OL</sub> for a duration of t <sub>OL_Expiry</sub> (100ms). t <sub>OL_Expiry</sub> (100ms) timer starts when I <sub>OUT</sub> exceed I <sub>OL</sub> . | t <sub>RETRY1</sub> (800 ms) | | | | | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated $extbf{2}$ 8-25. Device Operation Under Different MODE Configurations for $I_{OL}$ < 0 ## 9 Application and Implementation #### Note 以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 9.1 Application Information The TPS2661x is an industrial current loop protector, providing a robust signal line protection in a wide range of industrial and automation systems. It is suitable for protection of all kinds of current loops like the 4-20-mA or ±20-mA current loops. TPS26610 is suitable for protection in current inputs whereas TPS26611 is suitable for protection in multiplexed V/I inputs. TPS26612 is suitable for protection in power supply of two wire current transmitters. With disabled auto-retry time for first overload event, TPS26612 enables startup of power hungry transmitters requiring higher start up current for longer durations. TPS26611 and TPS26612 devices can be also used to protect voltage outputs or digital communication signals like UART from miswiring of power supplies at these outputs. The device breaks the signal path by turning off the FETs when there is a voltage higher than supply voltage and thus keeping the system protected. TPS2661x provides complete protection from industrial surge transients (IEC61000-4-5) and provides immunity from industrial fast transients (IEC610000-4-4) for signal lines. ## 9.2 Typical Application: Analog Input Protection for Current Inputs with TPS26610 図 9-1. Current Input Protection in Al Module TVS Diodes D1\*, D2\* are required for protection from surge transients (IEC61000-4-5) when burden resistor is floating (SW1 = Open). TPS26610 can be used for protection of current inputs in an Analog Input module as shown in 🗵 9-1. The current signal is measured by ADC across R<sub>burden</sub>. Bipolar current limit of ±32 mA ensures that the precision burden resistor as well as the ADC front end stays well protected against any unwanted voltages or currents caused due to faulty transmitter or miswiring. High Voltage rating of IN pin of TPS26610 ensures that it also Product Folder Links: TPS2661 INSTRUMENTS protects the system from surge and EFT events as well. For reverse current blocking (OUT to IN), connect burden resistor to GND (SW1 = Closed) and used single supply (+Vs,GND) with TPS26610. #### 9.2.1 Design Requirements Table 3 shows the design requirements for current input protection with TPS26610. 表 9-1. Design Requirements | | DESIGN PARAMETER | | | | | | |---------------------|-------------------------|-----------------|--|--|--|--| | I <sub>(IN)</sub> | ±20 mA | | | | | | | V <sub>(IN)</sub> | –V <sub>s</sub> to 50 V | | | | | | | V <sub>(OUT)</sub> | Output voltage | ±V <sub>s</sub> | | | | | | I <sub>(LIM)</sub> | ±30 mA | | | | | | | R <sub>Burden</sub> | 50 to 250 Ω | | | | | | #### 9.2.2 Detailed Design Procedure for Current Inputs with TPS26610 #### 9.2.2.1 Selecting ±Vs Supplies for TPS26610 Select the ±Vs supplies for TPS2661x devices higher than absolute analog input voltage for ADC inputs. TPS2661x devices have undervoltage and overvoltage protection on OUT pin and the internal FETs are turned off if OUT pin has voltage higher than +Vs or lower than -Vs. TPS2661x devices also have undervoltage protection on IN pin and the internal FETs are turned off if IN pin has a voltage lower than -Vs. See External Power Supply for using unipolar or bipolar supply with TPS2661x. ## 9.2.2.2 Selecting R<sub>Burden</sub> The value of R<sub>burden</sub> must be selected to meet the analog the input range of the ADC for the loop current range. In case of miswiring faults to field supplies, the maximum current and power dissipated in R<sub>burden</sub> is decided by MODE configuration of TPS26610 device. 表 9-2. Selection of R<sub>burden</sub> | R <sub>burden</sub> (Ω) | MODE Configuration | Maximum Current in R <sub>burden</sub> (mA) | Maximum Power Dissipated in R <sub>burden</sub> (mW) | |-------------------------|-----------------------|---------------------------------------------|------------------------------------------------------| | 50 | MODE = GND | 40 | 80 | | 100 | MODE = GND | 40 | 160 | | 250 | MODE = GND | 40 | 400 | | 50 | MODE = OPEN or 180 kΩ | 70 | 245 <sup>(1)</sup> | | 100 | MODE = OPEN or 180 kΩ | 70 | 490 <sup>(1)</sup> | | 250 | MODE = OPEN or 180 kΩ | 70 | 1225 <sup>(1)</sup> | <sup>(1)</sup> Power dissipated only for a pulse duration of 50 ms ## 9.2.2.3 Selecting MODE Configuration for TPS26610 For minimum power dissipation in burden resistor, use MODE = GND. See Device Functional Modes for selecting the mode configuration. Copyright © 2022 Texas Instruments Incorporated ## 9.2.3 Application Performance Plots for Current Inputs with TPS26610 # 9.3 Typical Application: Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611 図 9-8. Protection for Multiplexed V/I Inputs in Al Module - A. Bias Resistors R1\*, R2\* are required for setting the common mode voltage for voltage input (EN = 0) when burden resistor is floating (SW1 = Open). - B. Diodes D1\*, D2\* are required surge protection when burden resistor is floating (SW1 = Open). TPS26611 can be used for protection of multiplexed inputs in an Analog Input module as shown in $\boxtimes$ 9-8. For this configuration, connect the IN pin of TPS26611 to one channel of the ADC for voltage measurement and connect OUT pin of TPS26611 to the other channel of ADC for current measurement. EN pin of TPS26611 can be used to swtch between current and voltage measurements. With EN = 0, the internal FETs of TPS26611 are turned off and voltage signal can be measured by ADC between AINO and AINCOM pins. Whereas with EN = 1, the internal FETs of TPS26611 are turned on and current signal can be measured by ADC between AINx and AINCOM pins. #### 9.3.1 Design Requirements 表 9-3. Design Parameters | PARAMETER | VALUE | |--------------------------------------|-------------| | Input Current (I <sub>IN</sub> ) | ±20 mA | | Input Voltage (V <sub>IN</sub> ) | ± 10 V | | Current Limit for (I <sub>IN</sub> ) | ±32 mA | | R <sub>Burden</sub> | 50 to 250 Ω | Copyright © 2022 Texas Instruments Incorporated #### 9.3.2 Detailed Design Procedure for Analog Input Protection for Multiplexed Current and Voltage Inputs with **TPS26611** #### 9.3.2.1 Selecting ±V<sub>s</sub> Supplies for TPS26611 See Vs supply selection in Typical Application: Analog Input Protection for Current Inputs with TPS26610. #### 9.3.2.2 Selecting MODE Configuration for TPS26611 For minimum power dissipation in burden resistor, use MODE = GND. See Device Functional Modes for selecting the mode configuration. #### 9.3.2.3 Selecting Bias Resistors R1, R2 for Setting Common Mode Voltage for Voltage Inputs For setting the common mode voltage with floating burden resistor (SW1 = Open), bias resistor R1 and R2 are required. Resistors R1, R2 provide low impedance path for off state (EN = 0) leakage currents from IN and OUT pins of TPS26611. R1, R2 are selected to keep bias current less than 4 µA through these resistors for current measurements with $R_{burden}$ (EN = 1). **Bias Current Through Analog Input Voltage for** ±V<sub>s</sub> Supplies R1 R2 ADC R1, R2 ±10 V ±15 V < 4 µA 1.39 to 1.66 $\mbox{M}\mbox{\Omega}$ 6.67 to $6.94~\text{M}\Omega$ 1.35 to 1.71 MΩ ±12.5 V ±15 V < 4 µA 6.62 to 6.98 MQ ±15 V ±18 V < 4 µA 1.29 to 1.75 $M\Omega$ 6.58 to 7.04 $M\Omega$ 表 9-4. Selection of Bias Resistors R1, R2 #### 9.3.3 Application Performance Plots for V/I Inputs with TPS26611 In addition to current limiting, reduced power dissipation in burden resistor, reverse current blocking and surge protection illustrated in Application Performance Plots for Current Inputs with TPS26610, TPS26611 provides enable control for selecting between voltage and current inputs. 図 9-10. Enable Control with TPS26611 (EN = High) ## 9.4 System Examples #### 9.4.1 Power Supply Protection of 2-Wire Transmitter with TPS26612 図 9-11. Power Supply Protection for 2-Wire Transmitter with TPS26612 TPS26612 can be used for protection of power supply powering a two wire field transmitter as shown in $\boxtimes$ 9-11. Connect an external signal diode (D1) from IN to +Vs pin of TPS26612 in case of external field supply to protect the system from miswiring. In case the supply is internal to the module and miswiring is not a possibility, the signal diode (D1) is not needed. TPS26612 device includes higher threshold for overvoltage protection on OUT to accommodate the voltage drop of diode (D1) between IN and +Vs. TPS26612 has over-load expiry time ( $t_{OL\_expiry}$ ) disabled for the first overload fault after power-up up to a duration of $t_{AR\_dis}$ (5 sec). With overload expiry time disabled, TPS26612 is able to power up 2-wire transmitters requiring higher start-up for longer durations (up to 5 sec.). The current limit threshold ( $t_{OL}$ or 2 x $t_{OL}$ ) for startup can be selected by MODE pin. During the first overload fault, if the junction temperature reaches $T_{SD}$ , the device turns off the internal FETs and turns on as the junction temperature goes below $[T_{TSD} - T_{TSDHvst}]$ . #### 9.4.2 Protection of 3-Wire Transmitters and Analog Output Modules With TPS26611, TPS26612 Diode (D1) is required for Signal line Surge (IEC61000-4-5) protection. #### 図 9-14. Analog Output Protection with TPS26611 or TPS26612 TPS26611 or TPS26612 can be used for protection of the analog output a 3/4-wire transmitter and analog output module against any high voltage field miswiring as shown in $\boxtimes$ 9-14. The OUT pin voltage is monitored with respect to the +Vs/–Vs supply voltages. If the OUT voltage goes outside the +Vs/–Vs supply rails, the FETs cutoff current conduction path and protects the whole system. The voltage at OUT pin of TPS2661x can be sensed by DAC amplifier to compensate for R<sub>ON</sub> of TPS2661x ### 9.4.3 UART IO Protection With TPS26611, TPS26612 TPS26611 or TPS26612 can be used for protection of UART IO lines as shown in № 9-17. The OUT pin voltage is monitored with respect to the +Vs/–Vs supply voltages. If the OUT voltage goes outside the +Vs/–Vs supply rails, the FETs cutoff the current conduction path and protects the whole system. 図 9-17. UART IO Protection 図 9-18. 115.2-Kbps UART Signal Through TPS2661x with $V_s$ of 5 V ☑ 9-18 shows a UART signal of 115.2 Kbps through TPS2661x with amplitude of 4 V. ## 9.4.4 Higher Loop Impedance With TPS26613 and TPS26614 TPS26613 and TPS26614 devices can support higher loop impedance by providing auto-retry feature when input voltage is less than −Vs. TPS26613 and TPS26614 devices do not have UVLO protection on input and provide auto-retry for transmitter output supporting higher loop impedance. 9-19 provides the behavior of TPS26613 device with input voltage less than −Vs. 図 9-19. Auto-Retry in TPS26613 and TPS26614 for Vin < -Vs ## 10 Power Supply Recommendations ## 表 10-1. Power Supplies for TPS2661x Devices | Device | Dual Supply (±Vs) | Single Supply (+Vs, GND) | |-------------------------------------------------|----------------------------------------|----------------------------| | TPS26610,<br>TPS26611,<br>TPS26613,<br>TPS26614 | +Vs: 2.25 V to 30 V, –Vs: –20 V to 0 V | +Vs: 3 V to 30 V, –Vs: GND | | TPS26612 | +Vs: 2.25 V to 30 V, -Vs: -20 V to 0 V | +Vs: 4 V to 30 V, –Vs: GND | For operation with dual supplies, TPS2661x devices need a minimum difference of 3 V between +Vs and –Vs. For reverse current blocking with single supply, see *Reverse Current Blocking for Unipolar Current Inputs* (4–20 mA, 0–20 mA). ## 11 Layout ## 11.1 Layout Guidelines - Keep the loop current power-path as short as possible. - Place R<sub>MODE</sub> resistor close to MODE and GND pins of the device. - For protection from IEC61000-4-5 surge transients (signal lines) on input, place the TVS close to IN pin of the device. - Place at least 100-nF ceramic capacitors close to the device if power supplies for ±V<sub>s</sub> are far from the device. - Connect GND pin of the device to GND of ±V<sub>s</sub> supplies. - Route both terminals of R<sub>burden</sub> differentially to ADC inputs (AINP, AINM). - Keep EN and SGOOD signal lines away from loop current to avoid digital noise. ### 11.2 Layout Example 図 11-1. Layout Example ## 12 Device and Documentation Support ## 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 19-Dec-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TPS26610DDFR | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HSF | Samples | | TPS26611DDFR | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HTF | Samples | | TPS26612DDFR | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HUF | Samples | | TPS26613DDFR | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L4F | Samples | | TPS26614DDFR | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L5F | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** www.ti.com 19-Dec-2021 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 20-Dec-2021 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS26610DDFR | SOT-<br>23-THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26611DDFR | SOT-<br>23-THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26612DDFR | SOT-<br>23-THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26613DDFR | SOT-<br>23-THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26614DDFR | SOT-<br>23-THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 20-Dec-2021 \*All dimensions are nominal | 7 til dilliciololio die Homilia | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS26610DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26611DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26612DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26613DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26614DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated