**TLC6A598** # TLC6A598 パワー・ロジック 8 ビット・シフト・レジスタ # 1 特長 - 航空電子機器アプリケーションに適した高信頼性と堅 - 広い動作時周辺温度範囲:-55℃~+125℃ - 広い V<sub>CC</sub> 範囲:3V~5.5V - 8 つのパワー DMOS トランジスタ出力チャネル - 350mA の連続電流 - 1.1A の電流制限機能 - 50V の出力クランプ電圧 - 1Ω (標準値) の低い R<sub>ds(on)</sub> - 90mJ (最大値) のアバランシェ・エネルギー - 保護 - 過電流保護 - 開放および短絡負荷の検出 - シリアル・インターフェイス通信エラーの検出 - サーマル・シャットダウン保護機能 - 拡張カスケードにより複数段可能 - 単一の入力ですべてのレジスタをクリア - 巡回冗長性検査 (CRC) - 低い消費電力 - 24 ピン SOIC DW パッケージ # 2 アプリケーション - 飛行制御システム - PLC 制御および機能インジケータ - 計器盤 - リレーまたはソレノイド・ドライバ - 家電機器用ディスプレイ・パネル - LED 表示および照明 # 3 概要 TLC6A598 デバイスは、LED などの比較的大きな負荷電 力を必要とするシステムで使用するように設計されたモノリ シック、高電圧、大電流出力の8ビット・シフト・レジスタで す。 本デバイスは、誘導性過渡保護のために電圧クランプを 出力に組み込んでいます。パワー・ドライバ・アプリケーシ ョンには、リレー、ソレノイド、その他の大電流または高電 圧負荷が含まれます。各オープン・ドレイン DMOS トラン ジスタは、短絡発生時の損傷を防止するために独立した チョッピング電流制限回路を備えています。 このデバイスには、8ビットのシリアル・イン、パラレル・アウ トのシフト・レジスタが内蔵されており、8 ビットの D タイプ・ ストレージ・レジスタヘデータを供給します。出力は、50V の出力定格と 350mA の連続シンク電流能力を持つロー サイド・オープン・ドレイン DMOS トランジスタです。 負荷 の開放および短絡の診断機構が搭載されており、安全性 保護が強化されています。本デバイスは巡回冗長性検査 (CRC) 機能を備えており、シフト・レジスタのレジスタ値を 検証できます。読み戻しモードでは、デバイスは6ビットの CRC 剰余を返します。 MCU は CRC 剰余を読み戻して、 剰余が正しいかどうかをチェックすることで、MCU とデバイ スとの間の通信ループが良好かどうかを判定できます。 TLC6A598 の特性は、-55℃~125℃の動作時周辺温度 範囲での動作についてのものです。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |----------|-----------|------------------| | TLC6A598 | SOIC (24) | 15.70mm × 7.50mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 代表的なアプリケーション回路図 # **Table of Contents** | 1 特長 | 1 | 8.4 Device Functional Modes | 18 | |--------------------------------------|---|-----------------------------------------------------|----| | 2 アプリケーション | | 8.5 Register Maps | 18 | | 3 概要 | | 9 Application and Implementation | | | 4 Revision History | | 9.1 Application Information | | | 5 Pin Configuration and Functions | | 9.2 Typical Application 1 | | | 6 Specifications | | 9.3 Typical Application 2 | | | 6.1 Absolute Maximum Ratings | | 9.4 Typical Application 3 | | | 6.2 ESD Ratings | | 10 Power Supply Recommendations | | | 6.3 Recommended Operating Conditions | | 11 Layout | | | 6.4 Thermal Information | | 11.1 Layout Guidelines | | | 6.5 Electrical Characteristics | | 11.2 Layout Example | | | 6.6 Timing Requirements | | 12 Device and Documentation Support | 28 | | 6.7 Timing Waveforms | | 12.1 Receiving Notification of Documentation Update | | | 6.8 Typical Characteristics | | <b>12.2</b> サポート・リソース | 28 | | 7 Parameter Measurement Information | | 12.3 Trademarks | | | 8 Detailed Description | | 12.4 Electrostatic Discharge Caution | 28 | | 8.1 Overview | | 12.5 Glossary | | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 28 | | | | | | | | | | | | | | | | | 4 Revision History | | | | 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision B (December 2021) to Revision C (March 2022) | | | | | |------------------------------------------------------------------------------------------|------|--|--|--| | Updated the ESD level in the ESD Ratings, Overview, and Application Information sections | 4 | | | | | Changes from Revision A (October 2021) to Revision B (December 2021) | Page | | | | | <ul><li>データシートから車載関連の情報をすべて削除</li></ul> | 1 | | | | | Changes from Revision * (June 2021) to Revision A (October 2021) | Page | | | | | • ステータスを「事前情報」から「量産データ」に変更 | 1 | | | | # **5 Pin Configuration and Functions** 図 5-1. DW Package 24-Pin SOIC Top View 表 5-1. Pin Functions | PIN | | I/O | DESCRIPTION | |-----------------|-------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | SRCLR | 3 | I | Shift register clear, active-low. The storage register transfers data to the output buffer when SRCLR is high. Driving SRCLR low clears all the registers in the device. | | DRAIN0 | 23 | 0 | Open-drain output | | DRAIN1 | 24 | 0 | Open-drain output | | DRAIN2 | 1 | 0 | Open-drain output | | DRAIN3 | 2 | 0 | Open-drain output | | DRAIN4 | 11 | 0 | Open-drain output | | DRAIN5 | 12 | 0 | Open-drain output | | DRAIN6 | 13 | 0 | Open-drain output | | DRAIN7 | 14 | 0 | Open-drain output | | G | 4 | 1 | Output enable, active-low. Channel enable and disable input pin. Having $\overline{G}$ low enables all drain channels according to the output-latch register content. When high, all channels are off. | | PGND | 5, 6, 7, 8, 17,<br>18, 19, 20 | _ | Power ground, the ground reference pin for the device. This pin must connect to the ground plane on the PCB. | | LGND | 16 | _ | Signal ground, the ground reference pin for the device. This pin must connect to the ground plane on the PCB. | | RCK | 9 | 1 | Register clock. The data in each shift register stage transfers to the storage register at the rising edge of RCK. | | SER IN | 22 | I | Serial data input. Data on SER IN loads into the internal register on each rising edge of SRCK. | | SER OUT | 15 | 0 | Serial data output of the 8-bit serial shift register. The purpose of this pin is to cascade several devices on the serial bus. | | SRCK | 10 | 1 | Serial clock input. On each rising SRCK edge, data transfers from SER IN to the internal serial shift registers. | | V <sub>CC</sub> | 21 | I | Power supply pin for the device. TI recommends adding a 0.1-µF ceramic capacitor close to the pin. | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------|------------------------------------------------------------------------------|------|-----|------| | VCC | Supply voltage | -0.3 | 7 | V | | VI | logic input voltage, CLR, EN, G1, G2, RCK, SER IN, SRCK | -0.3 | 7 | V | | V <sub>DS</sub> | Power DMOS Drain-source voltage | -0.3 | 65 | V | | I <sub>SD</sub> | Continuous source-to-drain diode anode current | | 1 | Α | | I <sub>SD</sub> | Pulsed source-to-drain diode anode current | | 2 | Α | | I <sub>D</sub> | Pulsed drain current, each output, all outputs on, T <sub>A</sub> = 25°C | | 1.1 | А | | I <sub>D</sub> | Continuous drain current, each output, all outputs on, T <sub>A</sub> = 25°C | | 350 | mA | | I <sub>D</sub> | Peak drain current single output, T <sub>A</sub> = 25°C | | 1.1 | Α | | E <sub>AS</sub> | Single-pulse avalanche energy, T <sub>A</sub> = 25°C | | 90 | mJ | | I <sub>AS</sub> | Avalanche current, T <sub>A</sub> = 25°C | | 500 | mA | | Operating jur | ating junction temperature, $T_J$ —55 150 ° | | °C | | | Storage temp | perature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±7000 | | | | | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP155 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |--------------------|------------------------------------------------------------|-------------|-----|-----|------| | V <sub>CC</sub> | Supply voltage | 3 | | 5.5 | V | | I <sub>(nom)</sub> | Nominal output current | | | 350 | mA | | V <sub>IH</sub> | High-level input voltage | 2.4 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.7 | V | | I <sub>D</sub> | Pulsed drain output current, $T_A = 25$ °C, $V_{CC} = 5$ V | -1.8 | | 0.6 | А | | T <sub>A</sub> | Operating ambient temperature | <b>–</b> 55 | | 125 | °C | Product Folder Links: TLC6A598 ### **6.4 Thermal Information** | | | TLC6A598 | | | |-----------------------|----------------------------------------------|--------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DW (SOIC-24) | UNIT | | | | | 24 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 55.5 | °C/W | | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 29.5 | °C/W | | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 30.3 | °C/W | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 7.3 | °C/W | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 30.0 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------|-----|---------|------|------|--| | V <sub>(BR)DSX</sub> | DRAIN0 to DRAIN7 Drain-to-source voltage | I <sub>D</sub> = 1 mA | 50 | | 65 | V | | | V <sub>SD</sub> | Source-to-drain forward voltage | IF = 350 mA | | 0.9 | 1.1 | V | | | \/ | High-level output voltage | I <sub>OH</sub> = -20 μA | 4.9 | 4.99 | | V | | | V <sub>OH</sub> | SER OUT | I <sub>OH</sub> = -4 mA | 4.5 | 4.69 | | V | | | V | Low-level output voltage | I <sub>OH</sub> = 20 μA | | | 0.02 | V | | | $V_{OL}$ | SER OUT | I <sub>OH</sub> = 4 mA | | | 0.4 | V | | | I <sub>IH</sub> | High-level input current | V <sub>I</sub> = 5 V | | | 1 | μΑ | | | I <sub>IL</sub> | Low-level input current | V <sub>I</sub> = 0 V | -1 | | | μΑ | | | I <sub>O(chop)</sub> | Output current at which chopping starts | T <sub>A</sub> = 25°C | 0.6 | 0.8 | 1.1 | А | | | | | V <sub>CC</sub> = 5 V, All outputs off, no clock signal | | 180 300 | | | | | I <sub>CC</sub> | Logic supply current | V <sub>CC</sub> = 5 V, All outputs on, no clock signal | | 300 | 500 | μA | | | I <sub>CC(FRQ)</sub> | Logic supply current at frequency | f <sub>SRCK</sub> = 5 MHz, C <sub>L</sub> = 30 pF, all outputs on | | 360 | 600 | μΑ | | | I <sub>(nom)</sub> | Nominal current | V <sub>DS(on)</sub> = 0.5 V, T <sub>C</sub> = 85°C | | 350 | | mA | | | | Off at the during second | V <sub>DS</sub> = 40 V, T <sub>A</sub> = 25°C | , | , | 1 | 4 | | | I <sub>DSX</sub> | Off-state drain current | V <sub>DS</sub> = 40 V, T <sub>A</sub> = 125°C | | | | μA | | | R <sub>ds(on)</sub> | Static drain-source on-state resistance | V <sub>CC</sub> = 5 V, I <sub>D</sub> = 350 mA<br>Single channel on, T <sub>A</sub> = 25°C | | 1 | 1.5 | Ω | | | R <sub>ds(on)</sub> | Static drain-source on-state resistance | $V_{CC}$ = 3.3 V, $I_D$ =350 mA<br>Single channel on, $T_A$ = 25°C | , | 1.1 | 1.6 | Ω | | | R <sub>ds(on)</sub> | Static drain-source on-state resistance | V <sub>CC</sub> = 5 V, I <sub>D</sub> = 150 mA<br>Single channel on, T <sub>A</sub> = 125°C | , | 1.5 | 2.2 | Ω | | | R <sub>ds(on)</sub> | Static drain-source on-state resistance | $V_{CC}$ = 3.3 V, $I_D$ = 150 mA<br>Single channel on, $T_A$ = 125°C | , | 1.6 | 2.3 | Ω | | | I(O_S_th) | Load open and short detection threshold | | 8.5 | 15 | 25 | mA | | | I(O_S_hys) | Load open and short detection threshold hysteresis | | , | 5.7 | | mA | | | T <sub>SHUTDOWN</sub> | Thermal shutdown threshold | | 150 | 175 | 200 | °C | | # **6.5 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------|-----------------|-----|-----|-----|------| | T <sub>HYS</sub> | Thermal shutdown hysteresis | | | 18 | | °C | # **6.6 Timing Requirements** | | | MIN | NOM | MAX | UNIT | |----------------------|------------------------------------------------------------|-----|-----|-----|------| | t <sub>PLH</sub> | Propagation delay time from G to output, low-to-high level | | 30 | | ns | | t <sub>PHL</sub> | Propagation delay time from G to output, high-to-low level | | 22 | | ns | | t <sub>r</sub> | Rise time, drain output | | 25 | | ns | | t <sub>f</sub> | Fall time, drain output | | 35 | | ns | | t <sub>pd</sub> | Propagation delay time, SRCK falling edge to SEROUT change | | 10 | | ns | | t <sub>or</sub> | SEROUT rise time (10% to 90%) | | 3 | | ns | | t <sub>of</sub> | SEROUT fall time (90% to 10%) | | 2 | | ns | | f <sub>SRCK</sub> | Serial clock frequency | | | 10 | MHz | | t <sub>SRCK_WH</sub> | SRCK pulse duration, high | 30 | | | ns | | t <sub>SRCK_WL</sub> | SRCK pulse duration, low | 30 | | | ns | | t <sub>su</sub> | Setup time, SER IN high before SRCK rise | 10 | | | ns | | t <sub>h</sub> | Hold time, SER IN high after SRCK rise | 10 | | | ns | | t <sub>w</sub> | SER IN pulse duration | 20 | | | ns | | t <sub>a</sub> | Reverse-recovery-current rise time | | 80 | | ns | | t <sub>rr</sub> | Reverse-recovery time | | 100 | | ns | | t <sub>d</sub> | Last SRCK rise to RCK rise | 200 | | | ns | Product Folder Links: TLC6A598 #### 6.7 Timing Waveforms $\boxtimes$ 6-1 shows the resistive-load test circuit and voltage waveforms. One can see from $\boxtimes$ 6-1 that with $\overline{G}$ held low and $\overline{SRCLR}$ held high, the status of each drain changes on the rising edge of the register clock, indicating the transfer of data to the output buffers at that time. A. C<sub>L</sub> includes probe and jig capacitance. 図 6-1. Resistive Load Operation ⊠ 6-2 shows the SER IN to SER OUT waveform. The output signal appears on the falling edge of the shift register clock (SRCK) because there is a phase inverter at SER OUT (see the *Functional Block Diagram*). As a result, it takes seven and a half periods of SRCK for data to transfer from SER IN to SER OUT. 図 6-2. SER IN to SER OUT Waveform 0 V SER OUT PROPAGATION DELAY WAVEFORM A. $C_L$ includes probe and jig capacitance. 図 6-3. Switching Times and Voltage Waveforms ## 6.8 Typical Characteristics 図 6-4. Supply Current vs Frequency 図 6-5. Maximum Continuous Drain Current of Each Output vs Number of Outputs Conducting Simultaneously ☑ 6-6. Static Drain-to-Source On-State Resistance vs Drain Current 図 6-7. Static Drain-to-Source On-State Resistance vs Drain Current 図 6-8. Static Drain-to-Source On-State Resistance vs Supply Voltage #### 7 Parameter Measurement Information $\boxtimes$ 7-1 shows the resistive-load test circuit and voltage waveforms. One can see from $\boxtimes$ 7-1 that with $\overline{G}$ held low and $\overline{SRCLR}$ held high, the status of each drain changes on the rising edge of the register clock, indicating the transfer of data to the output buffers at that time. A. C<sub>L</sub> includes probe and jig capacitance. # 図 7-1. Resistive-Load Test Circuit and Voltage Waveforms ☑ 7-2 shows the reverse recovery current test circuit and waveforms of source to drain diode. 図 7-2. Reverse Recovery Current Test Circuit and Waveforms of Source to Drain Diode #### Note A. The $V_{GG}$ amplitude and $R_G$ are adjusted for di/dt = 14 A/ $\mu$ s. A $V_{GG}$ double-pulse train is used to set $I_F$ = 0.35 A, where $t_1$ = 10 $\mu$ s, $t_2$ = 7 $\mu$ s, and $t_3$ = 3 $\mu$ s. #### Note B. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point. #### Note C. I<sub>RM</sub> = maximum recovery current. 7-3 shows the single pulse avalanche energy test circuit and waveforms. 図 7-3. Single Pulse Avalanche Energy Test Circuit and Waveforms #### Note A. The MCU has the following characteristics: $t_r \le 10$ ns, $t_f \le 10$ ns, $Z_O = 50$ $\Omega$ . #### Note B. Input pulse duration, tw, is increased until peak current $I_{AS}$ = 500 mA. Energy test level is defined as $E_{AS} = (I_{AS} \times V_{(BR)DSX} \times t_{av}) / 2 = 90 \text{ mJ}.$ ## 8 Detailed Description #### 8.1 Overview The TLC6A598 device is a monolithic, high-voltage, high-current 8-bit shift register designed to drive relatively high load power such as LEDs. The device contains a built-in voltage clamp on the outputs for inductive transient protection, so it can also drive relays, solenoids, and other low-current or high-voltage loads. This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK) respectively. The storage register transfers data to the output buffer when shift register clear (CLR) is high. When CLR is low, all registers in the device are cleared. When output enable (G) is held high, all data in the output buffers is held low and all drain outputs are off. When G is held low, data from the storage register transfers to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability. The serial output (SER OUT) is clocked out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. This action provides improved performance for applications where clock signals can be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference. Outputs are low-side, open-drain DMOS transistors with output ratings of 50-V and 350-mA continuous sink-current capability. The current limit decreases as the junction temperature increases for additional device protection. The device also provides up to 7000 V of ESD protection when tested using the human body model and the 1500 V machine model. Submit Document Feedback # 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Serial-In Interface The TLC6A598 device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfer through the shift and storage registers is on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift-register clear (SRCLR) is high. #### 8.3.2 Clear Registers A logic low on the SRCLR pin clears all registers in the device. TI suggests clearing the device during power up or initialization. #### 8.3.3 Output Channels DRAIN0-DRAIN7. These pins can survive up to 50-V LED supply voltage. #### 8.3.4 Register Clock RCK is the storage-register clock. Data in the storage register appears at the output whenever the output enable $(\overline{G})$ input signal is high. #### 8.3.5 Cascade Through SER OUT By connecting the SER OUT pin to the SER IN input of the next device on the serial bus in cascade, the data transfers to the next device on the falling edge of SRCK. This connection can improve the cascade application reliability, as it can avoid the issue that the second device receives SRCK and data input on the same rising edge of SRCK. #### 8.3.6 Output Control Holding the output enable (pin $\overline{G}$ ) high holds all data in the output buffers low, and all drain outputs are off. Holding $\overline{G}$ low makes data from the storage register transferred to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs are capable of sinking current. This pin also can be used for global PWM dimming. ### 8.3.7 Clamping Structure When switching off inductive loads, the potential at pin OUT rises to VDS(CL) potential, because the inductance intends to continue driving the current. The clamping voltage is necessary to prevent destruction of the device. See 🗵 8-1 for the clamping circuit principle. Nevertheless, the maximum allowed load inductance is limited. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 図 8-1. Output Clamp Implementation During demagnetization of inductive loads, energy has to be dissipated in the TLC6A598. This energy can be calculated with $\pm$ 1: $$E = V_{DS(CL)} \times \left[ \frac{V_{bat} - V_{DS(CL)}}{R_L} \times ln \left( 1 - \frac{R_L \times I_L}{V_{bat} - V_{DS(CL)}} \right) + I_L \right] \times \frac{L}{I_L}$$ (1) The $\pm 2$ simplifies under the assumption of R<sub>L</sub> = 0: $$E = \frac{1}{2} \times L \times I_L^2 \times \left(1 - \frac{V_{bat}}{V_{bat} - V_{DS(CL)}}\right)$$ (2) The thermal design of the component limits the maximum energy, which is converted into heat. #### 8.3.8 Protection Functions #### 8.3.8.1 Overcurrent Protection When any output is in on status (the corresponding Data Register bit is set to '1'), if the output current through the MOS is sensed to be larger than I<sub>OK</sub>, it enters chopping mode as below. $\boxtimes$ 8-2 illustrates the output current characteristics of the device energizing a load having initially low, increasing resistance, For example, an incandescent lamp. In region 1, chopping occurs and the peak current is limited to $I_{O(chop)}$ . In region 2, output current is continuous. The same characteristics occur in reverse order when the device energizes a load having an initially high, decreasing resistance. 図 8-2. Chopping-Mode Characteristics Note Region 1 duty cycle is approximately 2%. #### 8.3.8.2 Output Detection When any output is in on status (the corresponding Data Register bit is set to '1'), if the current goes through any output is sensed to be lower than I<sub>OS\_th</sub> mA, then an open load condition or short to ground fault is reported to the fault register while the output does not close automatically. For the inductive load, during the on status of any output, TI recommends to read the fault regs two times. Because the inductive load leads to error detection results and it needs ignore the first time readout results during the set up process of the output current, TI recommends to read the fault regs again after the current through the load is stable. #### 8.3.8.3 Serial Communication Error The device provides a cyclic redundancy check to verify register values in the shift registers. In read back mode, the device provides 6 bits of the CRC remainder. The MCU can read back the CRC remainder and check if the remainder is correct to determine whether the communication loop between MCU and device is good. Shift-Register Communication-Fault Detection gives a detailed description of the CRC check. #### 8.3.8.4 Thermal Shutdown The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 175°C (typical). The thermal shutdown forces the device to have an open state when the junction temperature exceeds the thermal trip threshold. After the junction temperature decreases below 160°C (typical), the device begins to operate again. #### 8.3.9 Interface #### 8.3.9.1 Register Write The TLC6A598 device has a 8-bit configuration register. Data transfers through the shift registers on the rising edge of SRCK and latches into the storage registers on the rising edge of RCK. The data bits control 8 opendrain outputs independently. 図 8-3. Register Write Timing Diagram #### 8.3.9.2 Register Read The fault information loads to shift registers on the rising edge of RCK and can be read out on SER OUT. 8-4 shows on the rising edge of the RCK signal, the MSB data "DRAIN7\_OCP" appears on the SER OUT pin. On each falling edge of SRCK signal, there is 1 bit of data shifted out on the SER OUT pin. There is a total of 24 bits in the fault information registers. REgister Maps describes the details. 図 8-4. Register Read Timing Diagram #### 8.3.9.3 Shift-Register Communication-Fault Detection The TLC6A598 device provides a cyclic redundancy check to verify register values in the shift registers. In read back mode, the TLC6A598 device provides 6 bits of the CRC remainder. The MCU can read back the CRC remainder and check if the remainder is correct. The CRC checksum provides a read back method to verify shift register values without altering them. 図 8-5. CRC Check Block Diagram The TLC6A598 device also checks the configuration register for faulty commands. The TLC6A598 configuration register consists of 8 bits. To generate the CRC checksum, the device first shifts left 6 bits and appends 0s, then bit-wise exclusive-ORs the 14 data bits with the polynomial to get the checksum. Copyright © 2022 Texas Instruments Incorporated For example, if the configuration data is 0xFF and the polynomial is 0x43 (7'b1000011), the CRC checksum is 0x0D (6'b00 1101). The MCU can read back the CRC checksum and append it to the LSB of 8 bits, and then the 14 bits of data becomes 0x3FCD. Performing the bit-wise exclusive-OR operation with the polynomial must lead to a residual of 0. #### 8.4 Device Functional Modes ### 8.4.1 Operation With V<sub>CC</sub> < 3 V This device works normally within the range 3 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V. When the operating voltage is lower than 3 V, correct behavior of the device, including communication interface and current capability, is not assured. #### 8.4.2 Operation With 5.5 $V \le V_{CC} \le 7 V$ The device works normally in this voltage range, but reliability issues can occur if the device works for a long time in this voltage range. ### 8.5 Register Maps 表 8-1. Register Map | | 衣 8-1. Register Map | | | | | | | | | | |---------------|-------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--|--| | | | | CONFIG | GURATION RE | GISTER | | | | | | | Field name | DRAIN7 | DRAIN6 | DRAIN5 | DRAIN4 | DRAIN3 | DRAIN2 | DRAIN1 | DRAIN0 | | | | Default value | 0h | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FAULT READBACK REGISTER | | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | Field name | DRAIN7_OC<br>P | DRAIN6_OC<br>P | DRAIN5_OC<br>P | DRAIN4_OC<br>P | DRAIN3_OC<br>P | DRAIN2_OC<br>P | DRAIN1_OC<br>P | DRAIN0_OC<br>P | | | | Default value | 0h | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | Field name | DRAIN7_Oor<br>S | DRAIN6_Oor<br>S | DRAIN5_Oor<br>S | DRAIN4_Oor<br>S | DRAIN3_Oor<br>S | DRAIN2_Oor<br>S | DRAIN1_Oor<br>S | DRAIN0_Oor<br>S | | | | Default value | 0h | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Field name | TBD | TSD | CRC | | | | | | | | | Default value | 0h | 0h | | | 0 | h | | | | | #### 表 8-2 lists the memory-mapped registers for the interface. #### 表 8-2. Interface Registers | OFFSET | ACRONYM | REGISTER NAME | SECTION | |--------|----------------|-------------------------|---------| | 0h | Config | Configuration Register | | | 1h | Fault_Readback | Fault Readback Register | | #### 表 8-3. Interface Access Type Codes | | CODE | DESCRIPTION | |------------------------|------|----------------------------------------| | Read type | R | Read-only | | Read to clear | RC | Read to clear the fault | | Write | W | Write-only | | Reset or Default Value | -n | Value after reset or the default value | Product Folder Links: TLC6A598 # 8.5.1 Configuration Register(Offset=0h)[reset=0h] Configuration register is shown in $\frac{1}{8}$ 8-4and described in $\frac{1}{8}$ 8-5. # 表 8-4. Configuration Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | DRAIN7 | DRAIN6 | DRAIN5 | DRAIN4 | DRAIN3 | DRAIN2 | DRAIN1 | DRAIN0 | | W-0h #### 表 8-5. Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DRAIN7 | W | 0h | Open-drain output bit for DRAIN7 HIGH=Output power switch enabled LOW=Output power switch disabled | | 6 | DRAIN6 | W | 0h | <ul> <li>Open-drain output bit for DRAIN6</li> <li>HIGH=Output power switch enabled</li> <li>LOW=Output power switch disabled</li> </ul> | | 5 | DRAIN5 | W | 0h | <ul> <li>Open-drain output bit for DRAIN5</li> <li>HIGH=Output power switch enabled</li> <li>LOW=Output power switch disabled</li> </ul> | | 4 | DRAIN4 | W | 0h | <ul> <li>Open-drain output bit for DRAIN4</li> <li>HIGH=Output power switch enabled</li> <li>LOW=Output power switch disabled</li> </ul> | | 3 | DRAIN3 | W | 0h | <ul> <li>Open-drain output bit for DRAIN3</li> <li>HIGH=Output power switch enabled</li> <li>LOW=Output power switch disabled</li> </ul> | | 2 | DRAIN2 | W | 0h | <ul> <li>Open-drain output bit for DRAIN2</li> <li>HIGH=Output power switch enabled</li> <li>LOW=Output power switch disabled</li> </ul> | | 1 | DRAIN1 | W | 0h | <ul> <li>Open-drain output bit for DRAIN1</li> <li>HIGH=Output power switch enabled</li> <li>LOW=Output power switch disabled</li> </ul> | | 0 | DRAIN0 | W | 0h | <ul> <li>Open-drain output bit for DRAIN0</li> <li>HIGH=Output power switch enabled</li> <li>LOW=Output power switch disabled</li> </ul> | # 8.5.2 Fault Readback Register(Offset=1h)[reset=0h] Fault readback is shown in $\pm$ 8-6 and described in $\pm$ 8-7. ### 表 8-6. Fault Readback Register | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | DRAIN7_OCP | DRAIN6_OCP | DRAIN5_OCP | DRAIN4_OCP | DRAIN3_OCP | DRAIN2_OCP | DRAIN1_OCP | DRAIN0_OCP | | RC-0h | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | DRAIN7_OorS | DRAIN6_OorS | DRAIN5_OorS | DRAIN4_OorS | DRAIN3_OorS | DRAIN2_OorS | DRAIN1_OorS | DRAIN0_OorS | | RC-0h Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 表 8-6. Fault Readback Register (continued) | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |-------|-------|----|-----|----|-----|----|----|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TBD | TSD | | CRC | | | | | | | | RC-0h | RC-0h | | | RC | -0h | | | | | # 表 8-7. Configuration Register Field Descriptions | | 表 8-7. Configuration Register Field Descriptions | | | | | | | | | | |-----|--------------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | 23 | DRAIN7_OCP | RC | Oh | <ul> <li>Over current fault flag for DRAIN7, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 22 | DRAIN6_OCP | RC | 0h | <ul> <li>Over current fault flag for DRAIN6, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 21 | DRAIN5_OCP | RC | Oh | <ul> <li>Over current fault flag for DRAIN5, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 20 | DRAIN4_OCP | RC | Oh | <ul> <li>Over current fault flag for DRAIN4, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 19 | DRAIN3_OCP | RC | 0h | <ul> <li>Over current fault flag for DRAIN3, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 18 | DRAIN2_OCP | RC | 0h | <ul> <li>Over current fault flag for DRAIN2, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 17 | DRAIN1_OCP | RC | Oh | <ul> <li>Over current fault flag for DRAIN1, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 16 | DRAIN0_OCP | RC | Oh | <ul> <li>Over current fault flag for DRAIN0, read to clear the fault</li> <li>HIGH=Over current fault detected</li> <li>LOW=Over current fault not detected</li> </ul> | | | | | | | | 15 | DRAIN7_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN7, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | | 14 | DRAIN6_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN6, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | | 13 | DRAIN5_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN5, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | Submit Document Feedback 表 8-7. Configuration Register Field Descriptions (continued) | | 表 8-7. Configuration Register Field Descriptions (continued) | | | | | | | | | | |-----|--------------------------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | 12 | DRAIN4_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN4, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | | 11 | DRAIN3_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN3, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | | 10 | DRAIN2_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN2, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | | 9 | DRAIN1_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN1, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | | 8 | DRAIN0_OorS | RC | 0h | <ul> <li>Open or short to ground fault flag for DRAIN0, read to clear the fault</li> <li>HIGH=Open or short to ground fault detected</li> <li>LOW=Open or short to ground fault not detected</li> </ul> | | | | | | | | 7 | TBD | RC | 0h | TBD | | | | | | | | 6 | TSD | RC | Oh | <ul> <li>Thermal-shutdown detection flag, read to clear the fault</li> <li>HIGH = Thermal shutdown detected</li> <li>LOW = Thermal shutdown not detected</li> </ul> | | | | | | | | 5 | CRC | R | 0h | CRC checksum of configuration registers | | | | | | | | 4 | | | | | | | | | | | | 3 | | | | | | | | | | | | 2 | | | | | | | | | | | | 1 | | | | | | | | | | | | 0 | | | | | | | | | | | ## 9 Application and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information The TLC6A598 device is a serial-in, parallel-out, power and logic, 8-bit shift register with low-side open-drain DMOS output ratings of 50-V and 350-mA continuous sink-current capabilities when VCC = 5 V. The device is designed to drive resistive loads and is particularly well-suited as an interface between a microcontroller and LEDs or lamps. The device also provides up to 7000 V of ESD protection when tested using the human body model and 1500 V when using the machine model. The serial output (SEROUT) clocks out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. Connect the device (SEROUT) pin to the next device (SERIN) for daisy chain. This connection provides improved performance for applications where clock signals can be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference. ### 9.2 Typical Application 1 ☑ 9-1 shows a typical application circuit with TLC6A598 to drive LEDs. The MCU generates all the input signals. 図 9-1. Typical Application With TLC6A598 to Drive LEDs ### 9.2.1 Design Requirements #### 表 9-1. System Specifications | DESIGN PARAMETER | DESCRIPTION | EXAMPLE VALUE | |---------------------|------------------------------------|-----------------| | V <sub>supply</sub> | Supply voltage for the LED strings | 5 V to 50 V | | V <sub>CC</sub> | Supply voltage for the TLC6A598 | 3 V to 5.5 V | | $V_{LED}$ | LED forward voltage | 3.3 V (typical) | | I <sub>LED</sub> | LED current | 50 mA to 350 mA | # 9.2.2 Detailed Design Procedure To begin the design process, the designer must decide on a few parameters, as follows: - V<sub>supply</sub>: LED supply voltage - V<sub>LEDx</sub>: LED forward voltage - I<sub>LED</sub>: LED current - R<sub>ON</sub>: Resistance for each output channels when it is on, 1- $\Omega$ typical, T<sub>A</sub> = 25°C With these parameters determined, the resistor in series with the LED can be calculated by using the $\pm$ 3: $$R_X = \frac{\left(V_{Supply} - V_{LED}\right)}{I_{LED}} - R_{ON} \tag{3}$$ # 9.2.3 Application Curves # 9.3 Typical Application 2 ☑ 9-4 shows a typical cascade application circuit with two TLC6A598 chips configured in cascade topology. The MCU generates all the input signals. 図 9-4. Typical Application With Cascade TLC6A598 #### 9.3.1 Design Requirements ### 表 9-2. System Specifications | DESIGN PARAMETER | DESCRIPTION | EXAMPLE VALUE | |---------------------|------------------------------------|-----------------| | V <sub>supply</sub> | Supply voltage for the LED strings | 5 V to 50 V | | V <sub>CC</sub> | Supply voltage for the TLC6A598 | 3 V to 5.5 V | | V <sub>LED</sub> | LED forward voltage | 3.3 V (typical) | | I <sub>LED</sub> | LED current | 50 mA to 350 mA | #### 9.3.2 Detailed Design Procedure To begin the design process, the designer must decide on a few parameters, as follows: - V<sub>supply</sub>: LED supply voltage - V<sub>LEDx</sub>: LED forward voltage - I<sub>LED</sub>: LED current - R<sub>ON</sub>: Resistance for each output channels when it is on, 1- $\Omega$ typical, T<sub>A</sub> = 25°C With these parameters determined, the resistor in series with the LED can be calculated by using the 式 4: $$R_X = \frac{\left(V_{Supply} - V_{LED}\right)}{I_{LED}} - R_{ON} \tag{4}$$ # 9.4 Typical Application 3 ☑ 9-5 shows a typical application circuit with TLC6A598 to drive Relays. The MCU generates all the input signals. Please note that inductive loads, such as stepper motors or relays, can generate negative transients on the DRAINx pins of the device. Typically, this event occurs when the output channel FET turns ON, pulling the DRAINx node to ground. This event can cause the DRAINx node to go below the voltage rating listed in the Absolute Maximum Ratings table, which in effect causes excessive ground current leakage. 図 9-5. Typical Application With TLC6A598 to Drive Relays ### 9.4.1 Design Requirements 表 9-3. System Specifications | DESIGN PARAMETER | DESCRIPTION | EXAMPLE VALUE | | | | | | | |---------------------|---------------------------------|-----------------|--|--|--|--|--|--| | $V_{\text{supply}}$ | Supply voltage for the coil | 5 V to 50 V | | | | | | | | Vcc | Supply voltage for the TLC6A598 | 3 V to 5.5 V | | | | | | | | I <sub>COIL</sub> | Output current for the coil | 30 mA to 350 mA | | | | | | | #### 9.4.2 Detailed Design Procedure To begin the design process, the designer must decide on a few parameters, as follows: - V<sub>supply</sub>: LED supply voltage - R<sub>COIL</sub>: Coil resistance - R<sub>ON</sub>: Resistance for each output channels when it is on, 1- $\Omega$ typical, T<sub>A</sub> = 25°C With these parameters determined, the coil current can be calculated by using the $\pm$ 5: $$I_{COIL} = \frac{V_{supply}}{R_{COIL} + R_{ON}} \tag{5}$$ ## 10 Power Supply Recommendations The TLC6A598 device is designed to operate with an input voltage supply range from 3 V to 5.5 V. This input supply must be well regulated. TI recommends placing the ceramic bypass capacitors near the $V_{CC}$ pin. ### 11 Layout #### 11.1 Layout Guidelines There are no special layout requirements for the digital signal pins. The only requirement is placing the ceramic bypass capacitors near the corresponding pins. Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heatflow path from the package to the ambient is through the copper on the PCB. Maximizing the copper coverage is extremely important when the design does not include heat sinks attached to the PCB on the other side of the package. Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board. All thermal vias must be either plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage must be at least 85%. #### 11.2 Layout Example 図 11-1. TLC6A598 Example Layout # 12 Device and Documentation Support ### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 23-Feb-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TLC6A598MDWR | ACTIVE | SOIC | DW | 24 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | TLC6A598M | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLC6A598MDWR | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLC6A598MDWR | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 | DW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated