# Application Brief Enabling Next Generation Processors, FPGAs, and ASSPs with Voltage Level Translation

#### Atul Patel

Electronic system designs in market sectors ranging from Industrial, Communications, Enterprise, Personal Electronics, and Automotive are all becoming smarter, more power efficient, and more interconnected. These market trends in electronic systems are driving system designers to adopt the latest processing technologies in terms of microprocessors, FPGAs, and Application Specific Processors (ASSP) that incorporate more functionality and operate at much lower power levels. New processor technologies are being developed using extremely small silicon processes geometries that are driving processor core voltages much lower than traditional voltage levels that are often found on peripheral devices such as sensors, optical transceivers, and HMI modules just to name a few. Selecting all the devices in a system to operate with the same I/O voltage is virtually impossible especially for larger systems. The dramatic reduction in core voltage levels of processor technologies has followed the same silicon process arc as memory devices over the past twenty years. As shown in the graph one below, memory has transitioned from 3.3 V Vdd when SDR (Single Data Rate) was the prominent memory interface standard to approximately 1 V Vdd level with today's DDR4 (Double Data Rate) and DDR5 memory interfaces. The movement of highly integrated processor and memory devices to core voltages below common voltage rails such as 3.3 V and 1.8 V has also resulted in the I/O voltage these devices can support to scale downward. The reduction in the I/O voltage that new low power processors, ASSP, and FPGA devices can support has resulted in design challenges for system designers as they try to interconnect these processors with peripheral devices that need to operate at higher I/O voltage levels. System designers need to select peripheral devices based on parameters not related to I/O voltage such as data rate, sensitivity, and drive strength to name a few. The I/O level mismatch between lower power processors and peripheral devices often spans multiple interface types and signaling standards.



Interfaces such as I<sup>2</sup>C, SPI, MDIO, RGMII, SMBus, I<sup>2</sup>S, GPIO and many others often need to be level shifted between processors and peripheral devices. System designers are turning to integrated level shifter IC devices to help resolve I/O level mismatches between devices in their designs in an easy, efficient, and cost-effective manner without having to sacrifice system performance. See figure one below for common system peripherals that may need level translation based on how the systems processor I/O is provisioned. Level shifting devices are available in a wide variety of voltage level ranges, channel configurations, and I/O types. Texas Instruments offers a large portfolio of level translation solutions that are capable of addressing level translation needs for most processor to peripheral interconnects. The Texas Instruments level translation portfolio consists of direction controlled, auto-bidirectional, fixed direction and application specific level translation devices supporting push-pull and open-drain I/O types. Selecting a level translation device for use with processors or FPGAs will depend on factors such as I/O resources available, control interfaces used, and I/O types that are provisioned within the FPGA or processor. Key considerations for system designers when selecting a level translator device includes voltage levels needing translation, number of bits or channels that need to be converted, current drive needed, data rate and directionality. For common interface types such as SPI, UART and JTAG, push-pull level translation devices from TI's SN74AXC, SN74LXC, TXU and TXB families can provide solutions that are easy to implement with industry standard footprints. For open drain interfaces like I<sup>2</sup>C, SMBus, and MDIO, TI's TXS, and LSF level translation families provide cost effective solutions that are available in a wide variety of channel counts and industry standard package types. For a list of recommended level translation devices for common interface types please see table one. For more information on all of TI's level translation solutions please visit TI's level translation landing page.

1









### Figure 2. Potential System Peripherals and Sub-Systems Requiring Level Translation

2



|                         | Translation Level      |                       |
|-------------------------|------------------------|-----------------------|
| Interface               | Up to 3.6 V            | Up to 5.5 V           |
| FET Replacement         | 2N7001T                | SN74LXC1T45 / TXU0101 |
| 1 Bit GPIO/Clock Signal | SN74AXC1T45            | SN74LXC1T45 / TXU0101 |
| 2 Bit GPIO              | SN74AXC2T245           | SN74LXC2T45 / TXU0102 |
| 2-Pin JTAG/UART         | SN74AXC2T45            | SN74LXC2T45 / TXU0202 |
| I2C/MDIO/SMBus          | TXS0102 / LSF0102      | TXS0102 / LSF0102     |
| IC-USB                  | SN74AVC2T872 / TXS0202 | NA                    |
| 4 Bit GPIO              | SN74AXC4T245           | TXB0104 / TXU0104     |
| UART                    | SN74AXC4T245           | TXB0104 / TXU0204     |
| SPI                     | SN74AXC4T774 / TXB0104 | TXB0104 / TXU0304     |
| JTAG                    | SN74AXC4T774 / TXB0104 | TXB0104 / TXU0304     |
| I2S/PCM                 | SN74AXC4T774 / TXB0104 | TXB0104 / TXU0204     |
| Quad-SPI                | TXB0106                | TXB0106               |
| SDIO/SD/MMC             | TXS0206 / TWL1200      | NA                    |
| 8 Bit GPIO/RGMII        | SN74AXC8T245           | SN74LXC8T245          |

## Table 1. Recommended Translator by Interface

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated