## Functional Safety Information TPS1HB50-Q1 Functional Safety FIT Rate, FMD and Pin FMA

# **TEXAS INSTRUMENTS**

## **Table of Contents**

| 1 Overview                                      | 2    |
|-------------------------------------------------|------|
| 2 Functional Safety Failure In Time (FIT) Rates |      |
| 3 Failure Mode Distribution (FMD)               |      |
| 4 Pin Failure Mode Analysis (Pin FMA)           |      |
|                                                 | •••• |

## Trademarks

All trademarks are the property of their respective owners.



## 1 Overview

This document contains information for TPS1HB50-Q1 (HTSSOP package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

TPS1HB50-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for TPS1HB50-Q1 based on industry-wide used reliability standard:

• Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11

## Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 22                                       |
| Die FIT Rate                 | 12                                       |
| Package FIT Rate             | 10                                       |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 750 mW
- Climate type: World-wide Table 8 IEC TR 62380
- Package factor (lambda 3): Table 17b IEC TR 62380
- Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TPS1HB50-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

| Die Failure Modes                                       | Failure Mode Distribution (%) |
|---------------------------------------------------------|-------------------------------|
| VOUT open (HiZ)                                         | 20%                           |
| VOUT stuck on (VBB)                                     | 10%                           |
| VOUT functional, not in specification voltage or timing | 45%                           |
| Diagnostics not in specification                        | 10%                           |
| Protect functions fails to trip                         | 10%                           |
| Pin to Pin short any two pins                           | 5%                            |

## Table 3-1. Die Failure Modes and Distribution



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TPS1HB50-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class | Failure Effects                                             |  |  |  |
|-------|-------------------------------------------------------------|--|--|--|
| A     | Potential device damage that affects functionality          |  |  |  |
| В     | No device damage, but loss of functionality                 |  |  |  |
| C     | No device damage, but performance degradation               |  |  |  |
| D     | No device damage, no impact to functionality or performance |  |  |  |

#### Table 4-1. TI Classification of Failure Effects

Figure 4-1 shows the TPS1HB50-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TPS1HB50-Q1 data sheet.



### Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

• Follows data sheet recommendation for operating conditions, external component selection and PCB layout

5

| Pin Name | Pin No.              | Description of Potential Failure Effect(s)                  | Failure<br>Effect<br>Class |
|----------|----------------------|-------------------------------------------------------------|----------------------------|
| GND      | 1                    | Resistor/diode network will be bypassed if present.         | В                          |
| SNS      | 2                    | SNS current diagnostic not available.                       | В                          |
| LATCH    | 3                    | Normal operation. With device in auto-retry mode.           | В                          |
| EN       | 4                    | Normal operation with output off (FET turned off).          | В                          |
| ILIM     | 5                    | Current limit defaults to internal limit                    | В                          |
| VOUT     | 6,7,8                | Short to GND protection kicks in to protect the device.     | В                          |
| NC       | 9,10,11,12<br>,13,15 | No effect.                                                  | D                          |
| SEL      | 14                   | Normal operation with diagnostics corresponding to SEL=LOW. | В                          |
| DIAG_EN  | 16                   | Normal operation with diagnostics function disabled.        | В                          |

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

## Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No.              | Description of Potential Failure Effect(s)                                                                    | Failure<br>Effect<br>Class |
|----------|----------------------|---------------------------------------------------------------------------------------------------------------|----------------------------|
| GND      | 1                    | The output is off with the FET turned off.                                                                    | В                          |
| SNS      | 2                    | SNS current diagnostic not available.                                                                         | В                          |
| LATCH    | 3                    | Normal operation with device in auto-retry mode. Internal pull=down resistor will pull pin to GND.            | В                          |
| EN       | 4                    | Normal operation with output off (FET turned off). Internal pull-down resistor will pull pin to GND.          | В                          |
| ILIM     | 5                    | Current limit defaults to internal limit                                                                      | В                          |
| VOUT     | 6,7,8                | Output off. Open load detection will be triggered in off-state while in diagnostics state.                    | В                          |
| NC       | 9,10,11,12<br>,13,15 | No effect.                                                                                                    | D                          |
| SEL      | 14                   | Normal operation with diagnostics corresponding to SEL=LOW. Internal pull-down resistor will pull pin to GND. | В                          |
| DIAG_EN  | 16                   | Normal operation with diagnostics function disabled. Internal pull-down resistor will pull pin to GND.        | В                          |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No.           | Shorted to   | Description of Potential Failure Effect(s)                                                                                                                        | Failure<br>Effect<br>Class |
|----------|-------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| GND      | 1                 | 2 (SNS)      | SNS current diagnostic not available.                                                                                                                             | В                          |
| SNS      | 2                 | 3 (LATCH)    | Depends on pin voltage. Sense output may not be correct. Latch function may be enabled if pin voltage > VIH; latch function may be disabled if pin voltage < VIL. | В                          |
| LATCH    | 3                 | 4 (EN)       | Device behavior depends on pin voltage. Latch function may be enabled if pin voltage > VIH; Latch function may be disabled if pin voltage < VIL.                  | В                          |
| EN       | 4                 | 5 (/FLT)     | Channel may be enabled if pin voltage > VIH; channel may be disabled if pin voltage < VIL. Fault pin will not work as intended.                                   | В                          |
| ILIM     | 5                 | 6 (VOUT)     | Current limit defaults to internal limit.                                                                                                                         | В                          |
| NC       | 9,10,11,12<br>,13 | 14 (SEL)     | No effect.                                                                                                                                                        | D                          |
| SEL      | 14                | 15 (NC)      | No effect.                                                                                                                                                        | D                          |
| NC       | 15                | 16 (DIAG_EN) | No effect.                                                                                                                                                        | D                          |
| DIAG_EN  | 16                | 15 (NC)      | No effect.                                                                                                                                                        | D                          |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                 | Failure<br>Effect<br>Class |
|----------|---------|------------------------------------------------------------|----------------------------|
| GND      | 1       | Supply power will be bypassed and device will not turn on. | В                          |

6 TPS1HB50-Q1 Functional Safety FIT Rate, FMD and Pin FMA

| Pin Name | Pin No.              | Description of Potential Failure Effect(s)                                                                                                                      | Failure<br>Effect<br>Class |
|----------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SNS      | 2                    | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit.                                            | A                          |
| LATCH    | 3                    | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit. Device behavior depends on supply voltage. | A                          |
| EN       | 4                    | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit.                                            | A                          |
| ILIM     | 5                    | Current limit defaults to internal limit.                                                                                                                       | В                          |
| VOUT     | 6,7,8                | Output stuck on to supply. Open load detection will be triggered in off-state in diagnostics state.                                                             | С                          |
| NC       | 9,10,11,12<br>,13,15 | No effect.                                                                                                                                                      | D                          |
| SEL      | 14                   | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit.                                            | A                          |
| DIAG_EN  | 16                   | If pin voltage exceeds the pin data sheet range, it may cause device damage due to voltage breakdown on ESD circuit.                                            | А                          |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to supply (continued)

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated