# Functional Safety Information TMP127-Q1 Functional Safety FIT Rate, FMD and Pin FMA

# **TEXAS INSTRUMENTS**

# **Table of Contents**

| 1 Overview                                      | 2  |
|-------------------------------------------------|----|
| 2 Functional Safety Failure In Time (FIT) Rates | .3 |
| 2.1 SOT-23 Package                              |    |
| 3 Failure Mode Distribution (FMD)               |    |
| 4 Pin Failure Mode Analysis (Pin FMA)           |    |
| 4.1 SOT-23 Package                              |    |
|                                                 |    |

## Trademarks

All trademarks are the property of their respective owners.

# 1 Overview

This document contains information for the TMP127-Q1 (SOT-23 package) to aid in a functional safety system design. Information provided are:

• Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards

VDD

- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.

CS Oscillator I/O SCLK Digital Core Register Buffer Bank Internal SIO thermal BJT Temperature ADC sensor circuitry GND

Figure 1-1. Functional Block Diagram

The TMP127-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.





# 2 Functional Safety Failure In Time (FIT) Rates

### 2.1 SOT-23 Package

This section provides functional safety failure in time (FIT) rates for the SOT-23 package of the TMP127-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 4                                        |
| Die FIT rate                 | 2                                        |
| Package FIT rate             | 2                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission profile: Motor control from table 11
- Power dissipation: 1.0 mW
- Climate type: World-wide table 8
- Package factor (lambda 3): Table 17b
- Substrate material: FR4
- EOS FIT rate assumed: 0 FIT

#### Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 60 FIT             | 70°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the TMP127-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

| Die Failure Modes                    | Failure Mode Distribution (%) |  |  |  |  |
|--------------------------------------|-------------------------------|--|--|--|--|
| Serial Communication Error           | 15%                           |  |  |  |  |
| ADC offset out of specification      | 20%                           |  |  |  |  |
| ADC gain out of specification        | 25%                           |  |  |  |  |
| ADC conversion output code bit error | 15%                           |  |  |  |  |
| ADC incorrect input channel selected | 5%                            |  |  |  |  |
| Register bank data bit error         | 15%                           |  |  |  |  |
| Alert false trip, fails to trip      | 5%                            |  |  |  |  |
|                                      |                               |  |  |  |  |

#### Table 3-1. Die Failure Modes and Distribution



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the TMP127-Q1 (SOT-23 package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2.)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class | Failure Effects                                             |  |  |  |
|-------|-------------------------------------------------------------|--|--|--|
| A     | Potential device damage that affects functionality          |  |  |  |
| В     | No device damage, but loss of functionality                 |  |  |  |
| С     | No device damage, but performance degradation               |  |  |  |
| D     | No device damage, no impact to functionality or performance |  |  |  |

#### Table 4-1. TI Classification of Failure Effects

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- External pullup resistor on CS to VDD
- The device is the only slave on the SPI bus.

#### 4.1 SOT-23 Package

Figure 4-1 shows the TMP127-Q1 pin diagram for the SOT-23 package. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TMP127-Q1 data sheet.



Figure 4-1. Pin Diagram (SOT-23) Package

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                           | Failure<br>Effect<br>Class |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | SCLK stuck low. No SPI communication with device possible.                                                                                                                                           | В                          |
| CS       | 1       | $\overline{\text{CS}}$ stuck low. Normal operation. SPI communication still functional. However, SPI of device cannot be actively reset anymore by taking $\overline{\text{CS}}$ high and low again. | С                          |
| GND      | 2       | No effect. Normal operation.                                                                                                                                                                         | D                          |
| VDD      | 5       | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                     | A                          |
| SIO      | 3       | SIO stuck low. No SPI communication back to SPI master possible. Increase in supply current when SIO tries to drive high. Device damage plausible if SIO drives high for extended period of time.    | A                          |

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                 | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | State of SCLK input undetermined. No SPI communication with device possible.                                                                                                                                                                                               | В                          |
| CS       | 1       | State of CS input undetermined. SPI communication corrupted.                                                                                                                                                                                                               | В                          |
| GND      | 2       | Device functionality undetermined. Device may be unpowered or connect to ground internally through alternate pin ESD diode and power up.                                                                                                                                   | В                          |
| VDD      | 5       | Device functionality undetermined. Device unpowered if all external analog and digital pins are held low. Device may power up through internal ESD diodes to VDD if voltages above the device's power-on reset threshold are present on any of the analog or digital pins. | В                          |
| SIO      | 3       | State of SIO output undetermined. No SPI communication back to SPI master possible.                                                                                                                                                                                        | В                          |

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                                                                | Failure<br>Effect<br>Class |
|----------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | VDD        | SCLK stuck high. No SPI communication with device possible.                                                                                                                                                                                               | В                          |
| CS       | 1       | GND        | $\overline{\text{CS}}$ stuck low. Normal operation. SPI communication still functional. However SPI of device cannot be actively reset anymore by taking $\overline{\text{CS}}$ high and low again.                                                       | С                          |
| GND      | 2       | CS         | If $\overline{\text{CS}}$ is low then normal operation. If $\overline{\text{CS}}$ is high then device functionality undetermined. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | А                          |
| VDD      | 5       | SCLK       | If SCLK is high then normal operation. If SCLK is low then device unpowered.<br>Device not functional. Observe that the absolute maximum ratings for all pins of<br>the device are met, otherwise device damage may be plausible.                         | А                          |
| SIO      | 3       | GND        | SPI communication corrupted. No SPI communication with device possible.<br>Increase in supply current possible when SIO tries to drive high. Device damage<br>plausible if this condition exists for extended period of time.                             | А                          |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                       | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| SCLK     | 4       | SCLK stuck high. No SPI communication with device possible.                                                                                                                                      | В                          |
| CS       | 1       | CS stuck high. No SPI communication with device possible                                                                                                                                         | В                          |
| GND      | 2       | Device functionality undetermined. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.                                       | A                          |
| VDD      | 5       | No effect. Normal operation.                                                                                                                                                                     | В                          |
| SIO      | 3       | SIO stuck high. No SPI communication back to SPI master possible. Increase in supply current when SIO tries to drive low. Device damage plausible if SIO drives low for extended period of time. | В                          |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated