# Functional Safety Information

# SN74AVC2T45-Q1 Functional Safety FIT Rate, FMD and Pin FMA



# **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |

# **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

# 1 Overview

This document contains information for SN74AVC2T45-Q1 (DCU package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

SN74AVC2T45-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for SN74AVC2T45-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 6                                        |
| Die FIT Rate                 | 2                                        |
| Package FIT Rate             | 4                                        |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

Power dissipation: 10 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table Category |   | Category   | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|----------------|---|------------|--------------------|----------------------------------|
|                | 5 | CMOS Logic | 12 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for SN74AVC2T45-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                          | Failure Mode Distribution (%) |
|------------------------------------------------------------|-------------------------------|
| Driver HIZ; no output                                      | 28%                           |
| Output functional – out of specification timing or voltage | 27%                           |
| Driver stuck at fault high                                 | 18%                           |
| Driver stuck at fault low                                  | 18%                           |
| Driver stuck at undetermined state                         | 9%                            |



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the SN74AVC2T45-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to VCCA (see Table 4-5)
- Pin short-circuited to VCCB (see Table 4-6)

Table 4-2 through Table 4-6 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Figure 4-1 shows the SN74AVC2T45-Q1 pin diagram. For a detailed description of the device pins please refer to the 'Pin Configuration and Functions' section in the SN74AVC2T45-Q1 data sheet.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to VCCA (see Table 4-5)
- Pin short-circuited to VCCB (see Table 4-6)



# Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Table 4 2.1 III I IIIA for Bevice I ilis offert directed to Great a |         |                                                                                                                          |                            |
|---------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name                                                            | Pin No. | Description of Potential Failure Effect(s)                                                                               | Failure<br>Effect<br>Class |
| VCCA                                                                | 1       | GND short to VCC, device will be bypassed; may cause system damage, but damage to the device does not occur              | В                          |
| A1                                                                  | 2       | If configured as an output then damage is possible. If configured as input, no damage, but output will not switch        | А                          |
| A2                                                                  | 3       | If configured as an output then damage is possible. If configured as input, no damage, but output will not switch        | А                          |
| GND                                                                 | 4       | Normal operation                                                                                                         | D                          |
| DIR                                                                 | 5       | Direction control will fix B> A direction                                                                                | В                          |
| B2                                                                  | 6       | If configured as an output then damage is possible. If configured as input, no damage, but output will not switch        | А                          |
| B1                                                                  | 7       | If configured as an output then damage is possible. If configured as input, no damage occurs, but output will not switch | А                          |
| VCCB                                                                | 8       | GND short to VCC, device will be bypassed; may cause system damage, but damage to the device does not occur              | В                          |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                               | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------|----------------------------|
| VCCA     | 1       | Device will not be powered                                                                               | В                          |
| A1       | 2       | If configured as output, normal operation. If configured as input, no damage, but output will not switch | В                          |
| A2       | 3       | If configured as output, normal operation. If configured as input, no damage, but output will not switch | В                          |
| GND      | 4       | Device will not be powered                                                                               | В                          |
| DIR      | 5       | Pin is floating which could cause excessive current                                                      | Α                          |
| B2       | 6       | If configured as output, normal operation. If configured as input, no damage, but output will not switch | В                          |
| B1       | 7       | If configured as output, normal operation. If configured as input, no damage, but output will not switch | В                          |
| VCCB     | 8       | Device will not be powered                                                                               | В                          |



Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                                                                                                                                                                                                                                                                                               | Failure<br>Effect<br>Class |
|----------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VCCA     | 1       | A1         | If configured as an output then damage is possible. If configured as input, no damage occurs, but output will not switch                                                                                                                                                                                                                                                                                                                                                                 | Α                          |
| A1       | 2       | A2         | Two inputs shorted together will not cause damage unless there is external bus contention that drives the input such that VIL < Input Voltage < VIH in which case excessive supply current to GND may cause damage. Two outputs shorted together may cause damage if there is external bus contention that drives one output LOW while driving the other output HIGH. If both outputs are HIGH or both outputs are LOW, then nothing will occur; no damage.                              | А                          |
| A2       | 3       | GND        | If configured as an output then damage is possible. If configured as input, no damage, but output will not switch                                                                                                                                                                                                                                                                                                                                                                        | Α                          |
| GND      | 4       | DIR        | Direction control will fix B> A direction                                                                                                                                                                                                                                                                                                                                                                                                                                                | В                          |
| DIR      | 5       | B2         | If DIR is LOW, B will be an input and drive the output low. If DIR is HIGH, B will be an output and damage is possible based on state of A                                                                                                                                                                                                                                                                                                                                               | Α                          |
| B2       | 6       | B1         | Two inputs shorted together will not cause damage unless there is external bus contention that drives the input such that VIL is less than Input Voltage is less than VIH in which case excessive supply current to GND may cause damage. Two outputs shorted together may cause damage if there is external bus contention that drives one output LOW while driving the other output HIGH. If both outputs are HIGH or both outputs are LOW, then nothing will occur, no damage occurs. | А                          |
| B1       | 7       | VCCB       | If configured as an output then damage is possible. If configured as input, no damage occurs, but output will not switch                                                                                                                                                                                                                                                                                                                                                                 | А                          |
| VCCB     | 8       | VCCA       | VCCB short to VCCA, device will be bypassed; may cause system damage, but no damage to the device occurs                                                                                                                                                                                                                                                                                                                                                                                 | В                          |

# Table 4-5. Pin FMA for Device Pins Short-Circuited to VCCA

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                               | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VCCA     | 1       | Normal operation                                                                                                         | D                          |
| A1       | 2       | If configured as an output then damage is possible. If configured as input, no damage occurs, but output will not switch | Α                          |
| A2       | 3       | If configured as an output then damage is possible. If configured as input, no damage occurs, but output will not switch | Α                          |
| GND      | 4       | GND short to VCC, device will be bypassed; may cause system damage, but no damage to the device occurs                   | В                          |
| DIR      | 5       | Direction control will fix A> B direction                                                                                | В                          |
| B2       | 6       | If configured as an output then damage is possible. If configured as input, damage is possible if VIH/VIL is not met     | Α                          |
| B1       | 7       | If configured as an output then damage is possible. If configured as input, damage is possible if VIH/VIL is not met     | Α                          |
| VCCB     | 8       | VCCA short to VCCB, device will be bypassed; may cause system damage, but no damage to the device occurs                 | В                          |



# Table 4-6. Pin FMA for Device Pins Short-Circuited to VCCB

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                           | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VCCA     | 1       | VCCB short to VCCA, device will be bypassed - may cause system damage, but damage to the device does not occur                                                                       | В                          |
| A1       | 2       | If configured as an output then damage is possible. If configured as input, damage is possible if VIH/VIL is not met                                                                 | А                          |
| A2       | 3       | If configured as an output then damage is possible. If configured as input, damage is possible if VIH/VIL is not met                                                                 | А                          |
| GND      | 4       | GND short to VCC, device will be bypassed; may cause system damage, but damage to the device does not occur                                                                          | В                          |
| DIR      | 5       | If VCCB>VCCA, DIR will fix B> A direction OR if VCCB <vcca, be="" causing="" could="" damage<="" inappropriate="" input="" level="" logic="" potentially="" td=""><td>А</td></vcca,> | А                          |
| B2       | 6       | If configured as an output then damage is possible. If configured as input, damage does not occur, but output will not switch                                                        | А                          |
| B1       | 7       | If configured as an output then damage is possible. If configured as input, damage does not occur, but output will not switch                                                        | А                          |
| VCCB     | 8       | Normal operation                                                                                                                                                                     | D                          |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated