

# TRF7964A Silicon Errata

This document describes the known exceptions to the functional specifications for the device.

#### Contents

| 1 | Device Nomenclature                                  | 1 |
|---|------------------------------------------------------|---|
| 2 | Revision Identification                              | 1 |
| 3 | Known Design Exceptions to Functional Specifications | 2 |

#### 1 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all devices. Each commercial family member has one of two prefixes: XTRF or TRF (for example, TRF7964A).

These prefixes represent evolutionary stages of product development from engineering prototypes (XTRF) through fully qualified production devices or tools (TRF).

Device development evolutionary flow of the TRF7964A:

**XTRF** — Experimental device that is not necessarily representative of the final device's electrical specifications.

**TRF** — Fully qualified production device.

XTRF devices are shipped against the following disclaimer:

"Developmental products are intended for internal evaluation purposes.

TRF devices have been fully characterized, and the quality and reliability of the device have been fully demonstrated. TI's standard warranty applies.

Predictions show that prototype devices (XTRF) have a greater failure rate than the standard production devices. Texas Instruments recommends not to use these devices in any production system."

### 2 Revision Identification

Figure 1 provides an example of the device marking. The device revision can be determined by the symbols marked on the top of the device.

```
+-----+
! O ! TI = TI LETTERS
! TRF !
! 7964A !
! TI abc !
! wxyz G4 !
+-----+
```

Figure 1. Package Markings



## 3 Known Design Exceptions to Functional Specifications

Device#B01 In Reader/Writer communication mode at 106 kbps, 1-etu duration outside ISO

14443 specification.

Expected Behavior The bit duration (1 etu) as defined by ISO14443A/NFC-A air interface is 9.44 µs (±0.5%).

Issue The device fails this criterion. Measuring this value (for example, for EMVCO compliance

testing), the 1 etu is approximately ≥9.587 µs and, hence, outside the specification limits.

**Condition** The device operates as ISO14443A/NFC-A reader/writer and as NFC-A Peer to Peer

(P2P) Initiator.

Implications The device fully supports ISO14443A communication. The device fail the EMVCO

compliance testing as the 1-etu value is outside given range.

Workaround There is no workaround identified

Device#B02 FIFO not accessible in SPI without SS mode.

Expected Behavior FIFO is accessible in all SPI modes

Issue The TRF7964A was supposed to have three methods of communication with a

microcontroller (MCU): Parallel Mode, Serial Peripheral Interface (SPI) with Slave Select

(SS), and SPI without SS.

In the SPI operation mode without SS, the TRF7964A registers can be read from and

written to; however, the FIFO is not accessible.

**Condition** SPI operation mode without SS

**Implications** FIFO is not accessible.

**Workaround** The following workarounds exist:

1. Use SPI with SS.

2. Use Direct Mode 1.

This requires using I/O\_5, MOD pin, and dedicated MCU firmware for data encode

and decode.

3. Use Direct Mode 0.

This requires using MOD pin and dedicated MCU firmware.



Device#B04 Parity error indication in IRQ status register (0x0C) Bit 3

**Expected Behavior** When parity error is sent back as part of an ISO14443A or NFC-A transponder

response, Bit 3 in register 0x0Ch should be set.

Issue The device is supposed to indicate a parity error by setting bit 3 of the IRQ status

register when operating as a reader/writer or initiator. Instead, a parity error is indicated

as a CRC error (bit 4 in the IRQ status register 0x0Ch).

**Condition** The behavior is not dependent on any particular device condition.

Implications No parity error indication during EMVCoL1 Digital or NFC Wave1 compliance testing.

Workaround Use the device in Direct Mode 0. This requires using the MOD pin and dedicated MCU

firmware.

Device#B05 RX FIFO overflow error indication in FIFO Status register (0x1C) Bit 7

**Expected Behavior** When the FIFO has more than 127 bytes stored in it, Bit 7 in register 0x1C should be

set.

Issue The device is supposed to indicate a FIFO overflow error by setting bit 7 of the FIFO

status register when the FIFO is filled with more than 127 bytes when receiving a message from another transceiver. If the FIFO is read out by from the MCU while the FIFO is being filled with another transceiver's command which is larger than 127 bytes,

Bit 7 of the FIFO Status Register might be set.

Condition The TRF7964A's FIFO is being written with a command with size larger than 127 bytes,

from another transceiver. The behavior is not dependent on any particular physical

condition.

**Implications** Erroneous software behavior not receiving commands completely.

Workaround The firmware must mask Bit 7, when reading the FIFO Status Register (0x1C) and

validate the command size in firmware based on the specification used.

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated