

# **Power over Ethernet Consortium** Clause # 33 PSE Conformance Test Suite v 2.9 Report

UNH-IOL — 121 Technology Drive, Suite 2 — Durham, NH 03824 — +1-603- 862-4196 Consortium Manager: Peter Scruton — <u>pjs@iol.unh.edu</u> — +1-603- 862-1529

Matthew Murdock Texas Instruments 27-May-2014 Report Rev. 1.1 – SLUA718

Enclosed are the results from the Clause # 33 PSE Conformance testing performed on:

| Device Under Test (DUT):   | Texas Instruments TPS23861                                  |
|----------------------------|-------------------------------------------------------------|
| IOL ID:                    | 18870                                                       |
| Port Tested:               | 1                                                           |
| Hardware Version:          | TPS23861EVM-613                                             |
| Configuration Information: | The LED jumper for port 1 was removed for the duration of   |
|                            | testing, as it was suspected to present a parallel load and |
|                            | interfere with the DUT's ability to accurately measure the  |
|                            | current draw at the MDI.                                    |

The test suite referenced in this report is available at the UNH-IOL website:

ftp://ftp.iol.unh.edu/pub/ethernet/test suites/CL33 PSE/PSE test suite V2.9.pdf

The Following Tests Exhibited Non-Conformant Behavior No issues were discovered during Clause 33 PSE Conformance Testing.

| The Following Tests Were Either Not                      | Performed Or Have Additional Comments                          |  |  |
|----------------------------------------------------------|----------------------------------------------------------------|--|--|
| 33.1.9 – Physical Layer Classification (part f)          | These tests are currently under development.                   |  |  |
| 33.2.2 – Load Regulation (part a)                        |                                                                |  |  |
| 33.4.1 – Midspan PSE Return Loss                         |                                                                |  |  |
| 33.4.2 – Midspan PSE Insertion Loss                      |                                                                |  |  |
| 33.4.3 – Midspan PSE NEXT Loss                           |                                                                |  |  |
| 33.1.13 – Alternative B Backoff Cycle                    | This test only applies to devices that power on Alternative-   |  |  |
|                                                          | В.                                                             |  |  |
| 33.2.6 – PSE Current Unbalance (part a)                  | This test does not apply to Type-2 PSE's.                      |  |  |
| <b>33.3.6 – Range of T<sub>MPDO</sub> Timer (part b)</b> | These tests do not apply to devices that do not support AC     |  |  |
| 33.3.9 – AC MPS Signal Parameters                        | disconnect.                                                    |  |  |
| 33.3.10 – AC MPS Signature                               |                                                                |  |  |
| 33.3.7 - PD MPS Dropout Current Limits (I <sub>MIN</sub> | The LED jumper for port 1 was removed for the duration         |  |  |
| measurement)                                             | of testing, as it was suspected to present a parallel load and |  |  |
|                                                          | interfere with the DUT's ability to accurately measure the     |  |  |
|                                                          | current draw at the MDI.                                       |  |  |
| 33.4.4 – PSE Impedance Balance                           | These tests do not apply to devices without a PHY.             |  |  |
| 33.4.5 – PSE Common Mode Output Voltage                  |                                                                |  |  |

For specific details regarding issues please see the corresponding test result.

Testing Completed: 21-Mar-2014 Alexander Seiger <u>aseiger@iol.unh.edu</u> Review Completed: 27-May-2014 Peter Scruton <u>pjs@iol.unh.edu</u>

# **Digital Signature Information**

This document was created using an Adobe digital signature. A digital signature helps to ensure the authenticity of the document, but only in this digital format. For information on how to verify this document's integrity proceed to the following site:

### http://www.iol.unh.edu/certifyDoc

If the document status still indicates "Validity of author NOT confirmed", then please contact the UNH-IOL to confirm the document's authenticity. To further validate the certificate integrity, Adobe 6.0 should report the following fingerprint information:

MD5 Fingerprint: 41 1E 00 9F 79 4D 02 EF E6 95 65 57 A4 71 4F 9F SHA-1 Fingerprint: 44 51 9E 22 66 59 1A D3 A1 F9 0B EE BD 01 90 80 BE 61 A4 A8

# **Result Key**

The following table contains possible results and their meanings:

| Result         | Interpretation                                                                                      |  |
|----------------|-----------------------------------------------------------------------------------------------------|--|
| PASS           | The Device Under Test (DUT) was observed to exhibit conformant behavior.                            |  |
| PASS with      | The DUT was observed to exhibit conformant behavior however an additional explanation of the        |  |
| Comments       | situation is included, such as due to time limitations only a portion of the testing was performed. |  |
| FAIL           | The DUT was observed to exhibit non-conformant behavior.                                            |  |
| Warning        | The DUT was observed to exhibit behavior that is not recommended.                                   |  |
| Informative    | Results are for informative purposes only and are not judged on a pass of fail basis.               |  |
| Refer to       | From the observations, a valid pass or fail could not be determined. An additional explanation of   |  |
| Comments       | the situation is included.                                                                          |  |
| Not Applicable | The DUT does not support the technology required to perform these tests.                            |  |
| Not Available  |                                                                                                     |  |
| Borderline     | The observed values of the specified parameters are valid at one extreme, and invalid at the other. |  |
| Not Tested     | Not tested due to the time constraints of the test period.                                          |  |

# **Revision History**

| Revision | Explanation                                                                                                                            |
|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | Initial Version                                                                                                                        |
| 1.1      | The report was re-issued to include a TI reference number per request of TI. This was placed at the end of the Report Revision number. |

# **Test Setup**

| Testing Equipment            |                               |
|------------------------------|-------------------------------|
| Real-time DSO                | TEKTRONIX, TDS 3014           |
| Current Probe and Amplifier  | TEKTRONIX, TPS305 and TPSA300 |
| Digital Multimeter           | HEWLETT-PACKARD, 34401A       |
| Digital Power Supply         | AGILENT TECHNOLOGIES, E3641A  |
| Chroma DC Electronic Load    | Chroma,6312A,0,01.40,0        |
| UNH-IOL Developed Test Board | PoE Shark Board Rev4.0        |

# **Basic Testing Configuration**

The basic testing configuration is defined in the UNH Interoperability Laboratory PSE Parametric Test Suite v2.9

# **GROUP 1: DETECTION CHARACTERISTICS**

| Test # and Label                                                                                                                                                 | Part(s)            | <b>Result</b> (s)        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|
| 33.1.1 – Valid PSE Pinout                                                                                                                                        | a                  | PASS                     |
| Expected Results and Procedural Comments                                                                                                                         |                    |                          |
| Purpose: To verify that the PSE has a compliant pinout and that it is in segment.                                                                                | a valid location   | with respect to the link |
| a. A PSE may operate on either Alternative A or Alternative B. An Alter polarization. An Alternative B device must supply positive Vport on p and 8.             |                    |                          |
| Comments on Test Results                                                                                                                                         |                    |                          |
| a. The PSE is in a valid location and its power supply has a valid pinout:                                                                                       | ALT-A MDI-X        |                          |
| Test # and Label                                                                                                                                                 | Part(s)            | <b>Result</b> (s)        |
| 33.1.2 - Open Circuit Voltage                                                                                                                                    | a                  | PASS                     |
| Expected Results and Procedural Comments                                                                                                                         |                    |                          |
| Purpose: To verify that the open circuit voltage at the PI of the PS conformance limits.<br>a. The open circuit voltage ( $V_{oc}$ ) should not exceed 30 Volts. | E during detection | on mode is below the     |
| Comments on Test Results                                                                                                                                         |                    |                          |

# a. $V_{oc} = 20.13 \text{ V}$

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.1.3 - Detection Circuit               | a       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify the Thevenin equivalent detection circuit of the PSE detection source.

a. If the DUT does not accept current into the Vdetect+ port, the DUT follows Figure 33–12. Otherwise, the DUT should accept current into the Vdetect+ port and the DUT should show a loaded PI voltage of less than half of the open circuit PI voltage, according to Figure 33–11.

# **Comments on Test Results**

a. The DUT was observed to reject current into the Vdetect+ port. This would appear to be compliant with the Alternative PSE detection source shown in IEEE Standard 802.3-2012 Figure 33-12. Output Impedance was not calculated.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 33.1.4 - Backdriven Current              | а       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the detection circuit of the PSE can withstand maximum backdriven current over the range of  $V_{\text{Port}}.$ 

a. A backdriven current of 5mA should not affect the DUT.

#### **Comments on Test Results**

a. The DUT was observed to properly ignore the backdriven current.

| Test # and Label                                                                                                                                                         | Part(s)           | <b>Result</b> (s)      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|
| 33.1.5 – Detector Circuit Output Current                                                                                                                                 | а                 | PASS                   |
| Expected Results and Procedural Comments                                                                                                                                 |                   |                        |
| <ul><li>Purpose: To verify that the short circuit output current of the PSE during limits.</li><li>a. The output short circuit current should not exceed 5 mA.</li></ul> | g PD detection is | within the conformance |
| Comments on Test Results                                                                                                                                                 |                   |                        |
| a. $I_{SC} = 0.54 \text{ mA}.$                                                                                                                                           |                   |                        |

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.1.6 – Detector Circuit Output Voltage | a       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify the voltage output of the PSE's detection circuit conforms to the specified limits.

- a. The loaded circuit voltage should be between 2.8 and 10V.
- b. The voltage difference between detection probe voltages should be at least 1V.
- c. The slew rate of the probe voltages should be no greater than  $0.1V/\mu s$ .

### **Comments on Test Results**

- a. Probe Voltage1 = 4.56V Probe Voltage2 = 7.04V Prove Voltage3 = 4.60V
  - Probe Voltage4 = 7.08V
- b. Maximum observed detection probe voltage difference = 2.47 V
- c. Maximum observed slew rate of the probe voltages =  $0.015V/\mu S$

Please refer to the figures appended to the report.

| Test # a                    | and Label                                                                                                                                                                                             | Part(s)       | Result(s)                   |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------|
| 33.1.7 -                    | - PD Detection Timing                                                                                                                                                                                 | а             | PASS                        |
|                             |                                                                                                                                                                                                       | b             | PASS                        |
| Expect                      | ed Results and Procedural Comments                                                                                                                                                                    |               |                             |
| -                           | To verify that the PSE probes its PI with valid detection pulses and he proper time period.                                                                                                           | l completes a | n entire detection sequence |
|                             | e total pulse width of the detection pulse should not be greater than 50 e detection probe voltages should have a duration of at least 2 ms.                                                          | 00ms.         |                             |
| Comme                       | ents on Test Results                                                                                                                                                                                  |               |                             |
| b. Pro<br>Pro<br>Pro<br>Pro | $e_T = 159.68 \text{ ms}$<br>be Voltage1 pulse width = 73.6 ms<br>be Voltage2 pulse width = 73.6 ms<br>be Voltage3 pulse width = 74.4 ms<br>be Voltage4 pulse width = 80.8 ms<br>$e_2 > 2 \text{ ms}$ |               |                             |
| Please r                    | refer to the figures appended to the report.                                                                                                                                                          |               |                             |

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.1.8 – PD Signature Detection Limits   | a       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
|                                          | d       | PASS              |
| Expected Results and Procedural Comments | u       | 1100              |

Purpose: To verify that the DUT will properly detect a PD's Signature impedance.

- a. The minimum accepted input resistance should be between 15 k $\Omega$  and 19 k $\Omega$ .
- b. The maximum accepted input resistance should be between  $26.5k\Omega$  and  $33 k\Omega$ .
- c. The DUT should detect a proper signature if the input capacitance is less than 150nF.
- d. The DUT should accept capacitances below 10µF and reject capacitances above 10µF.

### **Comments on Test Results**

- a.  $16.3 \text{ k}\Omega \leq R_{\text{accept(min)}} \leq 16.4 \text{ k}\Omega$
- b. 28.4 k  $\Omega \le R_{accept(max)} \le 28.5 \text{ k}\Omega$
- c. The DUT was observed to accept capacitances less than 150nF.
- d. The DUT was observed to reject improper capacitances above  $10\mu F.$

| Test # and Label                       | Part(s) | Result(s)     |
|----------------------------------------|---------|---------------|
| 33.1.9 – Physical Layer Classification | a       | PASS          |
|                                        | b       | PASS          |
|                                        | с       | PASS          |
|                                        | d       | PASS          |
|                                        | e       | PASS          |
|                                        | f       | Not Available |

Purpose: To verify that a DUT supporting Classification properly performs PD class detection.

- a. For 1-Event classification the DUT should produce a single classification pulse at  $V_{CLASS}$  (15.5-20.5V).
- b. For 2-event classification the DUT should produce the following sequence V<sub>CLASS</sub>, V<sub>Mark</sub>, V<sub>CLASS</sub>, V<sub>Mark</sub> where V<sub>CLASS</sub> is 15.5-20.5 volts, and V<sub>Mark</sub> is 7-10V.
- c. The DUT should accurately classify the PD.
- d. If the current drawn is equal to or greater than 51mA, a Tyle 1 PSE shall either return to the IDLE state or classify the PD as Class 0: a Type 2 PSE shall return to the IDLE state.
- e.  $I_{CLASS\_LIM}$  should be less than 100 mA.
- f. For 2-Event classification  $I_{MARK_{LIM}}$  should be between 5 and 100mA for all mark events.

#### **Comments on Test Results**

The DUT was observed to implement both 1-event and 2-event Classification.

- a.  $V_{CLASS} = 18.85 V$
- b.  $V_{CLASS1} = 18.79 V$ 
  - $V_{Mark1} = 8.37 V$
  - $V_{CLASS2} = 18.80V$
  - $V_{Mark2} = 8.38 V$
- c. The DUT was observed to accurately classify the PD.
- d. The DUT was observed to return to the IDLE state.
- e.  $I_{CLASS\_LIM} = 73.41 \text{ mA}.$
- f. This test is currently not implemented.

Please refer to the figures appended to the report.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.1.10 – Classification Timing          | a       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
|                                          | d       | PASS              |
|                                          | е       | PASS              |
|                                          | f       | PASS              |
| Expected Results and Procedural Comments | i       |                   |

Purpose: To verify that a PSE capable of classifying a PD completes classification within the proper time period after successfully completing the detection of a PD.

- a. For the 1-Event class pulse,  $T_{PDC}$  must be between 6ms and 75ms (inclusive).
- b. For the 2-Event class pulse,  $T_{PDC}$  must be between 6ms and 75ms (inclusive).
- c.  $T_{CLE1}$  must be between 6ms and 30ms
- d.  $T_{ME1}$  must be between 6ms and 12ms
- e.  $T_{CLE2}$  must be between 6ms and 30ms
- f.  $T_{ME2}$  must be greater than 6ms

#### **Comments on Test Results**

- a. 1-Event:  $T_{PDC} = 10.71 \text{ ms}$
- b. 2-Event:  $T_{PDC} = 39 \text{ ms}$
- c.  $T_{CLE1} = 11.41 \text{ ms}$
- d.  $T_{ME1} = 6.8 \text{ ms}$
- e.  $T_{CLE2} = 10.52 \text{ ms}$
- f.  $T_{ME2} = 8.2 \text{ ms}$

Please refer to the figures appended to the report.

| Test # and Label                                                                                                                   | Part(s) | Result(s)               |
|------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------|
| 33.1.11 – Allowed Classification Permutations                                                                                      | a       | PASS                    |
| Expected Results and Procedural Comments                                                                                           |         |                         |
| Purpose: To verify whether the DUT fits a valid classification perma. The DUT should function as a type 1 or type 2 PSE as defined |         |                         |
| Comments on Test Results                                                                                                           |         |                         |
| a. The DUT was observed to function as a Type-2 PSE with 2-e link layer classification. Its functionality matches the behavio      |         | ication and without dat |

Please refer to the figures appended to the report.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 33.1.12 – New Detection Cycle            | a       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that if the PSE is unable to supply power within  $T_{pon}$  then, it initiates and successfully completes a new detection cycle before powering on.

a. The DUT should complete a full detection cycle before applying power onto the link segment.

#### **Comments on Test Results**

a. The DUT was observed to successfully complete a new detection cycle before applying power onto the link segment.

| Test # and Label                         | Part(s) | Result(s)      |
|------------------------------------------|---------|----------------|
| 33.1.13 – Alternative B Backoff Cycle    | a       | Not Applicable |
|                                          | b       | Not Applicable |
| Expected Results and Procedural Comments |         |                |

Purpose: To verify that if a PSE implementing Alternative B fails to detect a valid detection signature at its PI, it will wait for the appropriate period of time before beginning a new detection cycle and applies a voltage on to the PI that falls within the defined limits.

- a. The DUT should not apply a voltage greater than  $2.8 V_{dc}$  to the PI.
- b. The value for  $T_{dbo}$  should be at least 2 sec.

# **Comments on Test Results**

The DUT was observed to only power on Alternative-A. These tests only apply to devices which power on Alternative-B.

# **GROUP 2: POWER FEED CHARACTERISTICS**

| Te                                            | st # and Label                                                                                                                                                                                 | Part(s)            | <b>Result</b> (s)    |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|
| 33.                                           | 2.1 – Power Feed Ripple and Noise                                                                                                                                                              | a                  | PASS                 |
|                                               | ••                                                                                                                                                                                             | b                  | PASS                 |
|                                               |                                                                                                                                                                                                | с                  | PASS                 |
|                                               |                                                                                                                                                                                                | d                  | PASS                 |
| Ex                                            | pected Results and Procedural Comments                                                                                                                                                         | <u> </u>           |                      |
|                                               | e peak-to-peak values of ripple and noise transmitted on the line by the D pair, should not exceed:<br>$500 \text{ mV}_{pp}$ between 0-500 Hz<br>$200 \text{ mV}_{pp}$ between 500 Hz -150 kHz | OUT, in both the c | common mode and pair |
|                                               | 150 mV <sub>pp</sub> between 150-500 kHz                                                                                                                                                       |                    |                      |
|                                               | 100 mV <sub>pp</sub> between 500 kHz-1 MHz                                                                                                                                                     | -                  |                      |
| d.                                            | 100 mV <sub>pp</sub> between 500 kHz-1 MHz mments on Test Results                                                                                                                              |                    |                      |
| d.<br>Co                                      | omments on Test Results                                                                                                                                                                        | -                  |                      |
| d.<br><b>Co</b><br>a.                         | 53.88 mV <sub>pp</sub> between 0-500Hz                                                                                                                                                         |                    |                      |
| d.<br><b>Co</b><br>a.<br>b.                   | 53.88 mV <sub>pp</sub> between 0-500Hz<br>57.38 mV <sub>pp</sub> between 500Hz-150kHz                                                                                                          |                    |                      |
| c.<br>d.<br><b>Co</b><br>a.<br>b.<br>c.<br>d. | 53.88 mV <sub>pp</sub> between 0-500Hz                                                                                                                                                         |                    |                      |

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.2.2 – Load Regulation                 | a       | Not Available     |
|                                          | b       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the PSE performs load regulation while supplying power to the PI.

a. Voltage transients should not exceed 3.5 V/µs.

b. For Type-1 PSEs, the DUT output voltage should be between 44 and 57 V for all values of I<sub>Port</sub>. For Type-2 PSEs, the DUT output voltage should be between 50 and 57 V for all values of I<sub>Port</sub>.

### **Comments on Test Results**

- a. This test is currently under development.
- b.  $V_{Port}$  (max)= 52.04 V
- V<sub>Port</sub> (min)= 51.06 V

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 33.2.3 – Voltage Transients              | а       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that a Type-2 PSE maintains proper output voltages for transient conditions.

a. Vport should not go below 46.2 Volts for any transient between 30µs and 250µs, and Vport should not go below 50V for any transient lasting more than 250µs.

#### **Comments on Test Results**

a. Transients between 30µs and 250µs were observed to produce a minimum Vport of 50.9 Volts. Transients above 250µs were observed to produce a minimum Vport of 50.9 Volts.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 33.2.4 – Power Turn On Timing            | a       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the DUT supplies power onto the link segment within the acceptable turn on time after it has successfully detected a PD.

a. The DUT should start supplying power within  $T_{pon}$  (400ms) after detection.

### **Comments on Test Results**

a. The observed value of  $T_{pon}$  was measured to be 39.2 ms.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.2.5 – Apply Power                     | a       | PASS              |
|                                          | b       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the PSE applies power on the same pairs as those used for detection after completing a valid detection.

- a. The PSE should perform a valid detection sequence before powering the PD.
- b. The PSE should supply power on the same pairs as that it performed detection for the PD.

# **Comments on Test Results**

- a. The DUT performed a valid detection sequence before supplying power onto the link segment.
- b. The DUT applied power on the same pairs as those it detected on.

| Test # and Label                         | Part(s) | Result(s)      |
|------------------------------------------|---------|----------------|
| 33.2.6 – PSE Current Unbalance           | а       | Not Applicable |
|                                          | b       | PASS           |
| Expected Results and Procedural Comments |         |                |

Purpose: To verify that the current unbalance between the two conductors of the power pairs of the PSE over the current load range is within the permissible range.

a. For a Type 1 PSE, current unbalance between the two conductors per power pair should not exceed 3% of  $I_{CABLE}$ . b. For a Type 2 PSE, current unbalance between the two conductors per power pair should not exceed 3% of  $I_{PEAK}$ .

### **Comments on Test Results**

a. This test is not applicable to Type 2 PSEs.

b. The DUT was observed to have a current unbalance less than 1.65% of  $I_{PEAK}$ .

# **GROUP 3: ERROR DETECTION AND POWER REMOVAL**

| Test # and Label                                                                                                                         | Part(s) | Result(s) |
|------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------|
| 33.3.1 – Overload Current Detection Range                                                                                                | а       | PASS      |
| Expected Results and Procedural Comments                                                                                                 |         |           |
| Purpose: To verify that $I_{CUT}$ is within the specified limits.<br>a. $I_{CUT}$ should be between $P_{CLASS}/V_{PORT}$ and $I_{LIM}$ . |         |           |
| Comments on Test Results                                                                                                                 |         |           |
| a. $I_{CUT} = 632.884 \text{ mA}$                                                                                                        |         |           |

| Test # and Label                                                                                                                             | Part(s)         | Result(s) |
|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|
| 33.3.2 – Overload Time Limits                                                                                                                | a               | PASS      |
| Expected Results and Procedural Comments                                                                                                     |                 |           |
| Purpose: To verify that $T_{CUT}$ is within the specified limits.<br>a. The overload time limit ( $T_{CUT}$ ) should be between 50ms and 75m | ns (inclusive). |           |
| Comments on Test Results                                                                                                                     |                 |           |
| a. $T_{CUT} = 60.89 \text{ ms}$                                                                                                              |                 |           |

| Test # and Label                                   | Part(s) | Result(s) |
|----------------------------------------------------|---------|-----------|
| 33.3.3 – Output Current at Short Circuit Condition | a       | PASS      |
|                                                    | b       | PASS      |
| Fynected Results and Procedural Comments           |         |           |

Purpose: To verify that the PSE will start removing power from the PI within  $T_{LIM}$  when it detects a short circuit condition.

- a. The DUT should limit  $I_{PORT}$  when current draw exceeds the PSE upperbound template
- b. The DUT should not remove power when below the PSE lowerbound template

#### **Comments on Test Results**

- a. The DUT was observed to limit I<sub>PORT</sub> when the current draw exceeded the upperbound template.
- b. The DUT was observed to continue powering the PI while current draw was below the PSE lowerbound template.

Listed below are a number of inflection points used to determine how the PSE's current draw profile fits into the PSE upperbound template.

| Attempted Current Draw   | $Idraw = 40A^{*1}$ | $Idraw = 1.75A^{*1}$ | Idraw = 0.69A |
|--------------------------|--------------------|----------------------|---------------|
| Maximum Observed Current | I1 = 2.57 A        | I2 = 1.38 A          | I3 = 675 mA   |
| Cut Time                 | T1 = 17 us         | T2 = 8.2  ms         | T3 = 61 ms    |

Listed below are a number of inflection points used to determine how the PSE's current draw profile fits into the PSE lowerbound template.

| Attempted Current Draw | Idraw = 640mA        | Idraw = 600 mA | Idraw = 580mA |
|------------------------|----------------------|----------------|---------------|
| Status after 1 Second  | Removed Power within | Remained       | Remained      |
|                        | the limits of Tlim   | Powering       | Powering      |

Note 1: This value represents the attempted current draw. The actual current draw appeared to be limited, and was observed to be less than this amount.

Please see the appended figure for the attempted Idraw of 0.69A.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.3.4 – Output Current in Startup Mode  | а       | PASS              |
|                                          | b       | PASS              |
|                                          | с       | PASS              |
|                                          | d       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose To verify that when the PSE detects a short circuit condition it starts removing power from the PI within  $T_{LIM}$  and must be done removing power within the conformant time limit.

- a. For voltages from 0V to 10V,  $I_{INRUSH}$  must be between 5mA and 450mA.
- b. For voltages from 10V to 30V, I<sub>INRUSH</sub> must be between 60mA and 450mA.
- c. For voltages above 30V,  $I_{\rm INRUSH}$  must be between 400mA and 450mA.
- d. The short circuit time limit ( $T_{INRUSH}$ ) should be between 50ms and 75ms.

All ranges are inclusive.

#### **Comments on Test Results**

- a. Observed  $I_{INRUSH}$  (0 to 10V) = 72.95 mA
- b. Observed  $I_{INRUSH}$  (10V to 30V) = 361.30 mA
- c. Observed  $I_{INRUSH}$  (30V and above) = 412.45 mA
- d. Observed  $T_{INRUSH} = 60.16 \text{ ms}$

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.3.5 – Error Delay Timing              | a       | PASS              |
|                                          | b       | PASS              |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the PSE waits for at least the minimum conformant time before attempting subsequent detection after it removes power due to detection of error condition.

- a. The DUT should wait for at least 750ms after detecting a short circuit condition and removing power before resuming detection
- b. The DUT should wait for at least 750ms after detecting an overload condition and removing power before resuming detection

### **Comments on Test Results**

- a. The DUT was observed to wait 1.10 s after a short circuit event before resuming signature detection.
- b. The DUT was observed to wait 1.03 s after an overload event before resuming signature detection.

| Test # and Label                                                                                                                                                                                   | Part(s) | Result(s)      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|
| 33.3.6 – Range of T <sub>MPDO</sub> Timer                                                                                                                                                          | а       | PASS           |
|                                                                                                                                                                                                    | b       | Not Applicable |
| Expected Results and Procedural Comments                                                                                                                                                           |         |                |
| Purpose: To verify that PSE correctly monitors the PD Maintain Power Sig<br>a. <i>DC disconnect:</i> 300ms $\leq T_{MPDO} \leq 400ms$<br>b. <i>AC disconnect:</i> 300ms $\leq T_{MPDO} \leq 400ms$ | gnature |                |
| Comments on Test Results                                                                                                                                                                           |         |                |
| a. Observed DC disconnect: 352.00 ms $\leq T_{MPDO} \leq 356.00$ ms<br>b. This test does not apply to devices that do not support AC disconnect                                                    |         |                |

| Test # and Label                                                      | Part(s) | Result(s)          |
|-----------------------------------------------------------------------|---------|--------------------|
| 33.3.7 - PD MPS Dropout Current Limits (I <sub>MIN</sub> measurement) | a       | PASS with comments |
|                                                                       | b       | PASS with comments |
| Expected Results and Procedural Comments                              |         |                    |
|                                                                       |         |                    |

Purpose: To verify that PSE correctly monitors the PD Maintain Power Signature for DC disconnect.

- a. The DUT may remove power if the current drawn is between 5 mA and 10 mA  $(I_{MIN2 (max)})$  for 400 ms.
- b. The DUT must remove power if the current drawn is less than 5 mA  $(I_{MIN1 (max)})$  for 400 ms.

# **Comments on Test Results**

- a. Observed 7.30 mA  $\leq I_{MIN2 (max)} \leq 7.40$  mA
- b. The DUT was observed to remove power when current draw is less than 5mA.

Note: The LED jumper for port 1 was removed for the duration of testing, as it was suspected to present a parallel load and interfere with the DUT's ability to accurately measure the current draw at the MDI.

| Test # and Label                         | Part(s) | Result(s) |
|------------------------------------------|---------|-----------|
| 33.3.8 – PD MPS Time for Validity        | а       | PASS      |
| Expected Results and Procedural Comments |         |           |

Purpose: To verify that the PSE waits for at least the minimum MPS validity time when it monitors the DC MPS component.

a. The DUT should not remove power from a PD that provides a valid DC MPS signature for at least  $T_{MPS}$  every  $T_{MPS}+T_{MPDO}$ .

#### **Comments on Test Results**

a. The DUT was observed to remain powering when a valid DC MPS signature was presented for at least  $T_{MPS}$  every  $T_{MPS}+T_{MPDO}$ .

| Test # and Label                                                                                                                                                                                                                                                                                                                                                                                                                                            | Part(s) | Result(s)      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|
| 33.3.9 – AC MPS Signal Parameters                                                                                                                                                                                                                                                                                                                                                                                                                           | а       | Not Applicable |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                             | b       | Not Applicable |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                             | с       | Not Applicable |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                             | d       | Not Applicable |
| Expected Results and Procedural Comments                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                |
| <ul> <li>Purpose: To verify that the PI probing AC signals fall within the conformance limits.</li> <li>a. The PI probing AC voltage (V_open) should be between 1.9V to 10% of Vport (V<sub>pp</sub>).</li> <li>b. The AC probing signal frequency, Fp, should not be greater than 500 Hz.</li> <li>c. The AC probing signal slew rate should not be greater than 0.1V/μs.</li> <li>d. The measured V<sub>Port</sub> (Vp) should not exceed 60V.</li> </ul> |         |                |
| Comments on Test Results                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                |
| This test does not apply to devices that do not support AC MPS.                                                                                                                                                                                                                                                                                                                                                                                             |         |                |

| Test # and Label                         | Part(s) | Result(s)      |
|------------------------------------------|---------|----------------|
| 33.3.10 – AC MPS Signature               | a       | Not Applicable |
|                                          | b       | Not Applicable |
| Expected Results and Procedural Comments |         |                |

Purpose: To verify that the PSE that implements AC MPS component correctly monitors the PD Maintain Power Signature.

- a. The DUT should supply power to the PD for signature impedance less than  $27K\Omega$ .
- b. The measured impedance should be between  $27K\Omega$  and  $1980K\Omega$  (inclusive).

# **Comments on Test Results**

This test does not apply to devices that do not support AC MPS.

| Test # and Label                                                                                   | Part(s) | <b>Result</b> (s) |
|----------------------------------------------------------------------------------------------------|---------|-------------------|
| 33.3.11 – Turn Off Time Limits                                                                     | a       | PASS              |
| Expected Results and Procedural Comments                                                           |         |                   |
| Purpose: To verify that the PSE disconnects power within T <sub>Off</sub> through a test resistor. |         |                   |

a. The DUT should remove power in  $\leq$  500ms when the PI is connected to a test resistor of 320k $\Omega$ .

# **Comments on Test Results**

a. The measured value of  $T_{Off}$  was observed to be 93.48 ms.

# **GROUP 4: PSE TRANSMITTER AND RECEIVER CHARACTERISTICS**

| Test # and Label                                                                                                                                                                                                                                  | Part(s) | Result(s)     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------|
| 33.4.1 – Midspan PSE Return Loss                                                                                                                                                                                                                  | a       | Not Available |
| Expected Results and Procedural Comments                                                                                                                                                                                                          |         |               |
| <ul><li>Purpose: To verify that the return loss of a Midspan PSE is greater than the minimum conformant value.</li><li>a. The DUT's return loss should be greater than 23dB from 1 to 20MHz and greater than 14dB from 20MHz to 100MHz.</li></ul> |         |               |
| Comments on Test Results                                                                                                                                                                                                                          |         |               |
| This is currently under development.                                                                                                                                                                                                              |         |               |

| Test # and Label                         | Part(s) | Result(s)     |
|------------------------------------------|---------|---------------|
| 33.4.2 – Midspan PSE Insertion Loss      | a       | Not Available |
| Expected Results and Procedural Comments |         |               |
|                                          |         |               |

Purpose: To verify that the insertion loss of a Midspan PSE is no greater than the maximum conformant value.

a. The DUT's insertion loss should be no greater than the limit described by equation 33-6 and the maximum conformant value of 0.1dB.

# **Comments on Test Results**

This is currently under development.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.4.3 – Midspan PSE NEXT Loss           | a       | Not Available     |
| Expected Results and Procedural Comments |         |                   |

Purpose: To verify that the NEXT between the transmit and receive pairs of the DUT is within conformance limits.

a. The DUT's NEXT loss should be no greater than the limit described by equation 33-5 and the minimum conformant value of 65 dB.

#### **Comments on Test Results**

This is currently under development.

| Test # and Label                         | Part(s) | <b>Result</b> (s) |
|------------------------------------------|---------|-------------------|
| 33.4.4 – PSE Impedance Balance           | а       | Not Applicable    |
| Expected Results and Procedural Comments |         |                   |

- Purpose: To verify that the common-mode to differential-mode impedance balance of the transmit and receive pairs of the PI is greater than the specified limits.
- a. The common-mode to differential-mode impedance balance for a 100Mb/s transmitter and receiver should exceed 34-19.2log<sub>10</sub>(f/50) dB (where f is the frequency in MHz) over the frequency range of 1.0 MHz to 100 MHz

#### **Comments on Test Results**

This test does not apply to devices without a PHY.

| Test # and Label                         | Part(s) | Result(s)      |
|------------------------------------------|---------|----------------|
| 33.4.5 – PSE Common Mode Output Voltage  | a       | Not Applicable |
| Expected Results and Procedural Comments |         |                |

Purpose: To verify that the common mode AC output voltage at the PI is below the conformant limits.

a. The magnitude of the common-mode AC output voltage, *E*cm\_out, should not exceed 50 mV peak when operating at 10 Mb/s, and 50 mV peak-to-peak when operating at 100 Mb/s or greater.

#### **Comments on Test Results**

This test does not apply to devices without a PHY.

# **Annex A: Figures**

Attached are the figures illustrating the measurements made during testing. These were captured either with the real time DSO or the Vector Network Analyzer and post processed using custom Matlab scripts.







Figure 2: Detection Pulse Identification



Figure 3: Short Circuit Output Current (I<sub>SC</sub>)



Figure 4: 1-Event Classification Pulse



Figure 5: 2-Event Classification



Figure 6: Class Event Current Limit (I<sub>CLASS-LIM</sub>)





Figure 8:Overload Error Delay Timing (T<sub>ED</sub>(overload))



Figure 9: Short Circuit Error Delay Timing  $(T_{ED}(short))$ 



Figure 10: Overload Current (I<sub>CUT</sub>)



Figure 11: Output Current at Short Circuit (I<sub>LIM</sub>)



Figure 12:Output Current in Startup Mode - I <sub>INRUSH</sub>(0-10V)



UNH-IOL PoE Consortium



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated