

# The Stability of a D-CAP2<sup>™</sup> Converter with Different Kinds of Capacitors

Shawn Nie

#### ABSTRACT

D-CAP2<sup>™</sup> converters realize a low-ESR ceramic output capacitor by using a ripple injection method, but the ceramic capacitors are currently out of stock in the market, resulting in higher prices. This application report discusses the stability of D-CAP2 converters with different kinds of capacitors, especially electrolytic and polymer capacitors.

#### Contents

| 1 | Characteristics of Different Capacitors | 3  |
|---|-----------------------------------------|----|
| 2 | The Stability of the Converter          | 3  |
| 3 | Hybrid Output Capacitors                | 11 |
| 4 | Summary                                 | 13 |
| 5 | References                              | 13 |

#### List of Figures

| 1  | The Block Diagram of the D-CAP2             | 4  |
|----|---------------------------------------------|----|
| 2  | Bode Plot of the D-CAP2                     | 5  |
| 3  | Bode Plot with Different ESR                | 5  |
| 4  | Ripple Waveforms (Large Cout and Small ESR) | 6  |
| 5  | Ripple Waveforms (Large Cout and Large ESR) | 6  |
| 6  | Ripple Waveforms (Large Cout and Small ESR) | 6  |
| 7  | Schematic of the TPS563201EVM               | 7  |
| 8  | $C_{out} = 4.7 \ \mu F$                     | 7  |
| 9  | $C_{out} = 10 \ \mu F$                      | 7  |
| 10 | $C_{out} = 2 \times 22 \ \mu F$             | 7  |
| 11 | $C_{out} = 47 \ \mu F$                      | 7  |
| 12 | $C_{out}$ = 100 µF, 25 mΩ                   | 7  |
| 13 | $C_{out}$ = 100 µF, 220 m $\Omega$          | 7  |
| 14 | $C_{out} = 4.7 \ \mu F$                     | 8  |
| 15 | $C_{out} = 10 \ \mu F$                      | 8  |
| 16 | $C_{out} = 2 \times 22 \ \mu F$             | 8  |
| 17 | $C_{out} = 47 \ \mu F$                      | 8  |
| 18 | $C_{out}$ = 100 µF, 25 mΩ                   | 8  |
| 19 | $C_{out}$ = 100 µF, 220 m $\Omega$          | 8  |
| 20 | $C_{out} = 4.7 \ \mu F$                     | 10 |
| 21 | $C_{out} = 10 \ \mu F$                      | 10 |
| 22 | $C_{out} = 2 \times 22 \ \mu F$             | 10 |
| 23 | $C_{out} = 47 \ \mu F$                      | 10 |
| 24 | $C_{out}$ = 100 µF, 25 m $\Omega$           | 10 |
| 25 | $C_{out} = 100 \ \mu F$ , 220 m $\Omega$    | 10 |

The Stability of a D-CAP2<sup>™</sup> Converter with Different Kinds of Capacitors



| 26 | The Hybrid Output Capacitor                             | 12  |
|----|---------------------------------------------------------|-----|
|    | List of Tables                                          |     |
| 1  | The Comparison of Different Types of Capacitors         | . 3 |
| 2  | Capacitor Information                                   | . 7 |
| 3  | The Test Result of the Bode Plot                        | . 8 |
| 4  | The Test Result of the Bode Plot                        | . 9 |
| 5  | The Test Results of the Bode Plot                       | 11  |
| 6  | The Output Voltage Ripple with Hybrid Output Capacitors | 13  |

## Trademarks

2

D-CAP2 is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



# 1 Characteristics of Different Capacitors

# 1.1 MLCC

MLCC (multi-layer ceramic capacitors) are fixed capacitors with the ceramic material acting as the dielectric. They are constructed of two or more alternating layers of ceramic and a metal layer acting as the electrodes. MLCCs offer the following:

- Small volume
- Lowest ESR and ESL
- A capacitance derating with DC bias

# 1.2 Non-solid Electrolytic Capacitor

An electrolytic capacitor is a type of capacitor that uses an electrolyte (an ionic conducting liquid) as one of its plates to achieve a larger capacitance per unit volume than other types. An electrolytic capacitor offers the following:

- · Mature technology with low cost materials
- Higher capacitance values than MLCC
- High ESR and ESL

# 1.3 Solid Polymer Electrolytic Capacitor

A solid polymer capacitor is an electrolytic capacitor with a solid electrolyte of a conductive polymer. Table 1 shows the comparison of different types of capacitors. Solid polymer capacitors offer the following:

- · Lower ESR and higher ripple current ratings than non-solid electrolytic capacitors
- Much better temperature dependence
- Considerably longer service life than aluminum electrolytic capacitors with non-solid electrolytes.

| Table 1. The Comparison of Different | Types of Capacitors |
|--------------------------------------|---------------------|
|--------------------------------------|---------------------|

| ТҮРЕ                                   | SIZE   | CAPACITAN<br>CE | COST   | ESR/ESL | OTHER                                                                            |
|----------------------------------------|--------|-----------------|--------|---------|----------------------------------------------------------------------------------|
| MLCC                                   | Small  | Small           | High   | Low     | There is a capacitance derating with DC bias.                                    |
| Non-solid<br>Electrolytic<br>Capacitor | Large  | Large           | Low    | High    | Offering higher capacitance values than MLCC                                     |
| Solid Electrolytic<br>Capacitor        | Middle | Large           | Middle | Middle  | Has much better temperature dependence and a<br>considerably longer service life |

# 2 The Stability of the Converter

In general, bode plots and load transients are used to evaluate the stability of the system.

# 2.1 D-CAP2<sup>™</sup> Open Loop Transfer Function

Figure 1 shows the block diagram of the D-CAP2, including a comparator that has a ripple injection circuit. Equation 1 is the open-loop transfer function.



(1)

The Stability of the Converter

$$\begin{aligned} G_{open}(s) &= G_{dv}(s) H_{FB}(s) H_{COMP}(s) H_{d}(s) \\ &= \frac{V_{in}(1 + r_{\rm C}C_{out}s)}{1 + \frac{L + R_{L}C_{out}(r_{L} + r_{\rm C})}{R_{L} + r_{L}}s + \frac{LC_{out}(R_{L} + r_{\rm C})}{R_{L} + r_{L}}s^{2}} \frac{R_{2}}{R_{1} + R_{2}} \frac{A_{cp}}{V_{in}}(1 + s\tau_{c})e^{-sT_{on}/2} \end{aligned}$$

where

- V<sub>in</sub> is input voltage
- L is the inductance

1

- C<sub>out</sub> is the output capacitance
- $R_L$  is the load resistance
- $r_L$  is DCR of the inductor
- r<sub>c</sub> is the ESR of the output capacitor
- R<sub>1</sub> is the upper resistance of feedback
- R<sub>2</sub> is the bottom resistance of feedback
- A<sub>cp</sub> is the voltage gain of ripple injection circuit
- $T_c$  is the time constant of ripple injection circuit

Power Stage Feedback M L Q1 Cout Q2 Cin Driver Π RL & ESR Logic GND ± Ripple VPWM Injection Cff R1 Vinj PWM  $V_{\text{FB}}$ \_\_\_  $V_{ref}$ R2 **PWM Generater** Comperator GND ≟



From Equation 1, there are two zeros and two poles in D-CAP2 system.

$$f_{Z1} = \frac{1}{2\pi T_c}$$
(2)  

$$f_{Z2} = \frac{1}{2\pi r_c C_{out}}$$
(3)  

$$f_{\rho 1,2} = \frac{1}{2\pi \sqrt{LC_{out}}}$$
(4)

Copyright © 2019, Texas Instruments Incorporated



For the D-CAP2, the ripple injection circuit is inside the IC, so  $f_{z1}$ , which is generated by a ripple injection circuit, cannot be changed by external components.  $f_{z2}$  and  $f_{p1,2}$  can be designed by  $r_{C}$ , L, and  $C_{out}$  to make the system stable. If the output capacitors are ceramic capacitors, the ESR is lower and  $f_{z2}$ , which is generated by ESR and  $C_{out}$ , is very high. Figure 2 shows the bode plot of the D-CAP2.



Figure 2. Bode Plot of the D-CAP2

# 2.2 Stability Analysis

Figure 3 shows the bode plots with different ESR. If  $C_{out}$  is large and ESR is small,  $f_{p1,2}$  is lower, which can lead to very low bandwidth. If the phase margin is lower than 45°, the system can be unstable. If  $C_{out}$  remains unchanged and increasing, the ESR of the output capacitors and the frequency of ESR zero is decreased. It is helpful to increase the bandwidth and phase margin.



Figure 3. Bode Plot with Different ESR

In addition, the loop stability criteria for the D-CAP2 mode with ripple injection can be expressed as:

Texas Instruments

The Stability of the Converter

$$\left(\frac{L}{R_r C_r} + R_{ESR}\right) C_{out} \ge \frac{T_{on}}{2}$$

Note that in Equation 5, increasing  $R_{ESR}$  is helpful for the stability.

PWM is generated by FB ripple and reference voltage. It is very important that the FB ripple must be synchronic with inductor current, or the system is unstable. The equivalent FB ripple consists of output ripple and internal ripple injection. Output ripple includes ESR ripple and C<sub>out</sub> ripple, which is generated by charging and discharging of output capacitor. Internal ripple injection and ESR ripple are synchronic with inductor current, but C<sub>out</sub> ripple has a 90° phase shift. To keep the loop stable, the sum of the internal ripple injection and ESR ripple must be larger than the C<sub>out</sub> ripple. There are four cases for FB ripple:

If C<sub>out</sub> is large and ESR is small, C<sub>out</sub> ripple is small. The equivalent FB ripple is dominated by internal ripple. It is stable. Figure 4 shows the ripple waveforms.





If C<sub>out</sub> is large and ESR is large, C<sub>out</sub> ripple is small. The equivalent FB ripple is dominated by internal ripple and ESR ripple. It is stable. Figure 5 shows the ripple waveforms.



Figure 5. Ripple Waveforms (Large Cout and Large ESR)

If C<sub>out</sub> is small and ESR is small, C<sub>out</sub> ripple is large. The equivalent FB ripple is dominated by internal ripple and C<sub>out</sub> ripple. When C<sub>out</sub> ripple is larger than internal ripple, it is unstable. Figure 6 shows the ripple waveforms.



Figure 6. Ripple Waveforms (Large Cout and Small ESR)

6

(5)

www.ti.com



• If C<sub>out</sub> is small and ESR is large, C<sub>out</sub> ripple would be large. The ESR ripple is helpful for the stability, but it hard to say whether it is stable or not.

## 2.3 Bench Verification

To verify the previously described theoretical analysis, different kinds of capacitors are used as the output capacitors. Table 2 shows the detailed information of these capacitors.

| CAPACITANCE | SIZE     | RATED VOLTAGE | CAPACITANCE AT 5 V | ESR             |
|-------------|----------|---------------|--------------------|-----------------|
| 4.7 μF      | 5 × 11   | 50 V          | 4.7 μF             | 1900 m $\Omega$ |
| 10 µF       | 0805     | 16 V          | 5.2 µF             | 2 mΩ            |
| 2 × 22 μF   | 1210     | 25 V          | 38 µF              | 1 mΩ            |
| 47 µF       | 5 × 11   | 25 V          | 47 µF              | 900 mΩ          |
| 100 µF      | 6.3 × 6  | 16 V          | 100 µF             | 25 mΩ           |
| 100 µF      | 6.3 × 11 | 16 V          | 100 µF             | 220 mΩ          |

**Table 2. Capacitor Information** 

The TPS563201EVM is used for the verification. Figure 7 shows the schematic of the TPS563201EVM.



Figure 7. Schematic of the TPS563201EVM

## 2.3.1 Bode Plot

Figure 8 through Figure 13 show the bode plots. Table 2 is the test results of bode plot. The test conditions:  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 2 \text{ A}$ .







Table 3. The Test Result of the Bode Plot

| CAPACITANCE     | BANDWIDTH | PHASE MARGIN | PHASE MARGIN |
|-----------------|-----------|--------------|--------------|
| 4.7 μF, 1.9 Ω   | 200 kHz   | 73.9°        | 6.5 dB       |
| 10 μF, 2 mΩ     | 172 kHz   | 40.8°        | 5.9 dB       |
| 2 × 22 μF, 1 mΩ | 50 kHz    | 48.8°        | 22.5 dB      |
| 47 μF, 900 mΩ   | 127 kHz   | 106°         | 15.1 dB      |
| 100 μF, 25 mΩ   | 22 kHz    | 46.8°        | 28.1 dB      |
| 100 μF, 220 mΩ  | 80 kHz    | 118.5°       | 16.8 dB      |

From the bode plots, it can be seen that the phase margin is not enough. You can also see that ESR is small and the large ESR is helpful for the phase margin. The test results are consistent with the theoretical analysis.

## 2.3.2 Load Transient

Figure 14 through Figure 19 show the load transient waveforms. Table 3 is the test results of load transient. The test conditions:  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 1 \text{ A} - > 3 \text{ A}$  with a slew rate = 0.25 A/µs.





## Table 4. The Test Result of the Bode Plot

| CAPACITANCE   | VOUT PEAK-TO-PEAK |
|---------------|-------------------|
| 4.7 μF, 1.9 Ω | 976.3 mV          |
| 10 μF, 2 mΩ   | 257.3 mV          |

The Stability of a D-CAP2<sup>™</sup> Converter with Different Kinds of Capacitors 9

| CAPACITANCE     | VOUT PEAK-TO-PEAK |  |  |  |
|-----------------|-------------------|--|--|--|
| 2 × 22 μF, 1 mΩ | 205 mV            |  |  |  |
| 47 μF, 900 mΩ   | 630.8 mV          |  |  |  |
| 100 μF, 25 mΩ   | 184.3 mV          |  |  |  |
| 100 μF, 220 mΩ  | 552 mV            |  |  |  |

Table 4. The Test Result of the Bode Plot (continued)

From the load transient waveforms, the system is stable when the electrolytic capacitor is used.

#### 2.3.3 Output Voltage Ripple

Figure 20 through Figure 25 show the load transient waveforms. Table 5 is the test results of output voltage ripple. The test conditions:  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 1 \text{ A}$ .







#### Table 5. The Test Results of the Bode Plot

| CAPACITANCE     | VOUT PEAK-TO-PEAK |
|-----------------|-------------------|
| 4.7 μF, 1.9 Ω   | 841.6 mV          |
| 10 μF, 2 mΩ     | 103 mV            |
| 2 × 22 μF, 1 mΩ | 20.3 mV           |
| 47 μF, 900 mΩ   | 515.8 mV          |
| 100 μF, 25 mΩ   | 36.1 mV           |
| 100 μF, 220 mΩ  | 432.6 mV          |

From the output voltage ripple waveforms, the large ESR increases output voltage ripple. If the application is sensitive to the output ripple, it is necessary to reduce the output ripple by some methods.

# 3 Hybrid Output Capacitors

From the previously described theoretical analysis and bench verification, it can be seen that the output voltage ripple would be very large because of the larger ESR if the electrolytic capacitor is used. A ceramic capacitor in parallel at the output is useful to reduce the output ripple.

## 3.1 Impedance of Hybrid Output Capacitor

Figure 26 shows the hybrid output capacitor network. The equivalent impedance can be expressed as Equation 6 and Equation 7.

$$Z_{out} = \frac{\left[R_{1}R_{2}(R_{1}+R_{2}) + \frac{R_{1}}{w^{2}C_{2}^{2}} + \frac{R_{2}}{w^{2}C_{1}^{2}}\right] + j\left[\left(R_{1}R_{2} + \frac{wR_{2}C_{2} - wR_{1}C_{1} - 1}{w^{2}C_{1}C_{2}}\right)\left(\frac{1}{wC_{1}} + \frac{1}{wC_{2}}\right)\right]}{\left(R_{1}+R_{2}\right)^{2} + \left(\frac{1}{wC_{1}} + \frac{1}{wC_{2}}\right)^{2}}$$
(6)



Hybrid Output Capacitors

$$Z_{ESR} = \frac{R_1 R_2 (R_1 + R_2) + \frac{R_1}{w^2 C_2^2} + \frac{R_2}{w^2 C_1^2}}{(R_1 + R_2)^2 + (\frac{1}{w C_1} + \frac{1}{w C_2})^2}$$

where

- C<sub>1</sub> is the capacitance of electrolytic capacitor
- R<sub>1</sub> is the ESR
- C<sub>2</sub> is the capacitance of ceramic capacitor
- R<sub>2</sub> is the ESR

(7)

Since  $R_1 \gg R_2$  and  $C_1 > C_2$ , it is easy to note that R1 / (w  $C_2$ )<sup>2</sup>  $\gg R_2$  / (w C1)<sup>2</sup>. In addition, the value of  $R_1R_2(R_1 + R_2)$  and  $(R_1 + R_2)^2$  are very small, and can be ignored. So, the equivalent ESR can be expressed as Equation 8.

$$Z_{ESR} \approx \frac{R_1}{\left(1 + \frac{C_2}{C_1}\right)^2}$$
(8)

In Equation 8, note that the equivalent ESR is related to the value of  $R_1$  and  $C_2 / C_1$ . So if  $C_2 \ll C_1$ , the parallel ceramic capacitor would be not useful in reducing ESR.



Figure 26. The Hybrid Output Capacitor

## 3.2 Test Result

Table 6 shows the test result of output voltage ripple with hybrid output capacitors. The test is based on the TPS561201EVM. Test conditions:  $V_{in} = 12 \text{ V}$ ,  $V_{out} = 1.05 \text{ V}$ ,  $I_{out} = 1 \text{ A}$ .

| Table 6. | The Output | Voltage Ripple | with Hybrid | Output | Capacitors |
|----------|------------|----------------|-------------|--------|------------|
|----------|------------|----------------|-------------|--------|------------|

| OUTPUT CAPACITORS                              | OUTPUT RIPPLE VOLTAGE |
|------------------------------------------------|-----------------------|
| 22 µF (electrolytic)                           | 344 mV                |
| 22 µF (electrolytic) + 0.1 µF (ceramic, 0603)  | 345.5 mV              |
| 22 µF (electrolytic) + 0.1 µF (ceramic, 0805)  | 298.4 mV              |
| 22 µF (electrolytic) + 0.47 µF (ceramic, 0805) | 209.5 mV              |
| 22 µF (electrolytic) + 1 µF (ceramic, 0603)    | 211.9 mV              |
| 22 µF (electrolytic) + 1 µF (ceramic, 0805)    | 157.3 mV              |
| 22 µF (electrolytic) + 2.2 µF (ceramic, 0805)  | 99.8 mV               |
| 22 µF (electrolytic) + 4.7 µF (ceramic, 0805)  | 56.5 mV               |
| 22 μF (electrolytic) + 10 μF (ceramic, 0805)   | 30.9 mV               |

From the test result, the 0.1- $\mu$ F (0603) ceramic capacitor is not useful in reducing output voltage ripple because the capacitance is too small in relation to the 22- $\mu$ F electrolytic capacitor. With the increase of the value of ceramic capacitor, the output voltage ripple becomes smaller and smaller.

## 4 Summary

This application report discussed the influence of the electrolytic capacitor on system stability from theoretical analysis and bench verification. The large ESR of an electrolytic capacitor is useful for increasing the phase margin, and then enhancing the stability of the system. Large ESR results in large output voltage ripple, so the effect of parallel ceramic capacitors on output ripple is further analyzed. The larger the capacitance ratio of ceramic capacitor to electrolytic capacitor, the smaller the ESR and the smaller the output ripple.

#### 5 References

1. Texas Instruments, D-CAP2<sup>™</sup> Frequency Response Model Based on Frequency Domain Analysis of Fixed On-Time with Bottom Detection having Ripple Injection Application Report

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated