# Clock jitter analyzed in the time domain, Part 1

# By Thomas Neu

Systems and Applications Engineer

### Introduction

Newer high-speed ADCs come outfitted with a large analog-input bandwidth (about three to six times the maximum sampling frequency) so they can be used in undersampling applications. Recent advances in ADC design extend the usable input range significantly so that system designers can eliminate at least one intermediate frequency stage, which reduces cost and power consumption. In the design of an undersampling receiver, special attention has to be given to the sampling clock, because at higher input frequencies the jitter of the clock becomes a dominant factor in limiting the signal-to-noise ratio (SNR).

Part 1 of this three-part article series focuses on how to accurately estimate jitter from a clock source and combine it with the aperture jitter of the ADC. In Part 2, that combined jitter will be used to calculate the ADC's SNR, which will then be compared against actual measurements. Part 3 will

show how to further increase the SNR of the ADC by improving the ADC's aperture jitter, with a focus on optimizing the slew rate of the clock signal.

## **Review of the sampling process**

According to the Nyquist-Shannon sampling theorem, the original input signal can be fully reconstructed if it is sampled at a rate that is at least two times its maximum frequency. Assuming that an input signal of up to 10 MHz is sampled at 100 MSPS, it doesn't matter whether the signal is located in the baseband (the first Nyquist zone) at 0 to 10 MHz or undersampled in a higher Nyquist zone at 100 to 110 MHz (see Figure 1). (Sampling in a higher [second, third, etc.] Nyquist zone is commonly referred to as undersampling or subsampling.) However, proper anti-aliasing filtering is required in front of the ADC to sample the desired Nyquist zone and to avoid confusion when the original signal is being reconstructed.

## Jitter in the time domain

Looking closely at one sampling point reveals how timing uncertainty (clock jitter or clock phase noise) creates amplitude variation. As the input frequency increases due to undersampling in a higher Nyquist zone (e.g., from  $f_1 = 10 \text{ MHz}$  to  $f_2 = 110 \text{ MHz}$ ), a fixed amount of clock jitter generates a larger amount of amplitude deviation (noise)

Figure 1. Two input signals sampled at 100 MSPS show the same sample points due to aliasing



# Figure 2. Clock jitter creates more amplitude error with faster input signals



from the ideal sample point. Furthermore, Figure 2 suggests that the slew rate of the clock signal itself has an impact on variations in the sampling instant. The slew rate

5

determines how fast the clock signal passes through the zero crossing point. In other words, the slew rate directly impacts the trigger threshold of the clock circuitry inside the ADC.

If there is a fixed amount of thermal noise on the internal clock buffer of the ADC, then the slew rate gets converted into timing uncertainty as well, which degrades the inherent aperture jitter of the ADC. As can be seen in Figure 3, the aperture jitter is completely independent of the clock jitter (phase noise), but those two jitter components combine at the sampling instant. Figure 3 also shows that the aperture jitter increases as the slew rate decreases. The slew rate is usually directly dependent on the clock amplitude.

# SNR degradation caused by clock jitter

There are several factors that limit the SNR of the ADC, such as quantization noise (typically not noticeable in pipeline converters), thermal noise (which limits the SNR at low input frequencies), and clock jitter (SNR<sub>Jitter</sub>) (see Equation 1 below). The SNR<sub>Jitter</sub> component, which is limited by the input frequency,  $f_{\rm IN}$  (depending on the Nyquist zone), and by the total amount of clock jitter,  $t_{\rm Jitter}$ , can be calculated as

$$SNR_{Jitter} \left[ dBc \right] = -20 \times \log(2\pi \times f_{IN} \times t_{Jitter}).$$
(2)

As expected, with a fixed amount of clock jitter, the SNR degrades as the input frequency increases. This is illus-

trated in Figure 4, which shows the SNR of a 14-bit pipeline converter with a fixed clock jitter of 400 fs. If the input frequency increases by one decade, such as from 10 MHz to 100 MHz, the maximum achievable SNR due to clock jitter is reduced by 20 dB.

As already mentioned, another major factor that limits the ADC's SNR is the ADC's thermal noise, which doesn't change with input frequency. A 14-bit pipeline converter typically has a thermal noise of ~70 to 74 dB, also shown in Figure 4. The ADC's thermal noise, which can be found in the data sheet, is equivalent to the SNR at the lowest specified input frequency (10 MHz in this example), where clock jitter is not yet a factor.

Let's analyze the 14-bit ADC with a thermal noise of ~73 dB and a clock circuitry with 400 fs of jitter. At low input frequencies such as 10 MHz, the SNR of this ADC is pretty much defined by its thermal noise. As the input frequency increases, the 400-fs clock jitter gets more and more dominant until it completely takes over at ~300 MHz. Even though the SNR due to clock jitter at an input frequency of 100 MHz is reduced by 20 dB per decade compared to the SNR at 10 MHz, the total SNR is degraded by only

# Figure 3. Clock jitter and ADC aperture jitter combine at sampling instant



#### Figure 4. Fixed 400-fs clock jitter reduces SNR by 20 dB per decade



$$\operatorname{SNR}_{ADC}\left[dBc\right] = -20 \times \log \sqrt{\left(10^{-\frac{\operatorname{SNR}_{\operatorname{Quantization Noise}}}{20}}\right)^{2} + \left(10^{-\frac{\operatorname{SNR}_{\operatorname{Thermal Noise}}}{20}}\right)^{2} + \left(10^{-\frac{\operatorname{SNR}_{\operatorname{Jitter}}}{20}}\right)^{2}}$$
(1)



 $\sim$ 3.5 dB (down to 69.5 dB) because of the 73-dB thermal noise (see Figure 5):

 $SNR_{Jitter} = -20 \times \log(2\pi \times 100 \text{ MHz} \times 400 \text{ fs}) = 72 \text{ dBc}$ 

$$\mathrm{SNR}_{\mathrm{ADC}} = -20 \times \log \sqrt{\left(10^{-\frac{73\,\mathrm{dBc}}{20}}\right)^2 + \left(10^{-\frac{72\,\mathrm{dBc}}{20}}\right)^2} = 69.5\,\mathrm{dBc}$$

Now it becomes obvious that if the ADC's thermal noise increases, the clock jitter will become very important when higher input frequencies are sampled. A 16-bit ADC, for example, has a thermal noise floor of ~77 to 80 dB. According to the curves in Figure 4, in order to minimize the effect of clock jitter on SNR at an input frequency of 100 MHz, the clock jitter needs to be on the order of 150 fs or better.

# Determining the sample clock jitter

As demonstrated earlier, the sample clock jitter consists of the timing uncertainty (phase noise) of the clock as well as the aperture jitter of the ADC. Those two components combine as follows:

$$t_{\text{Jitter}} = \sqrt{(t_{\text{Jitter,Clock}_Input)}^2 + (t_{\text{Aperture}_ADC})^2}$$
 (3)

The aperture jitter of the ADC can be found in the data sheet. It is important to remember that this value is typically specified in combination with either clock amplitude or slew rate. Lower clock amplitudes result in slower slew rates and increase the aperture jitter accordingly.

# Jitter from the clock input

The output jitter of devices in the clocking chain (oscillator, clock buffer, or PLL) is typically specified over a frequency range that is offset from the fundamental clock frequency by 10 kHz to 20 MHz—either in picoseconds or as a phase-noise plot, which can be integrated to obtain the jitter information. However, 10 kHz on the low end and 20 MHz on the high end are sometimes not the right boundaries to use, as they are highly dependent upon other system parameters, as will be explained later. The importance of setting the right integration limits is illustrated in Figure 6, where a phase-noise plot is overlaid with its jitter content per decade. It can be seen that the resulting jitter can be quite different if the lower limit is set to a 100-Hz or 10-kHz offset. Likewise, setting the upper integration limit to 10 or 20 MHz yields a drastically different result than setting it to 100 MHz, for example.





7

## Determining the proper lower integration limit

In the sampling process, the input signal gets mixed with the sampling clock's signal, including its phase noise. When an FFT analysis of the input signal is performed, the primary FFT bin is centered over the input signal. The phase noise around the sampled signal (either from the clock or the input signal) determines the amplitude of the bins adjacent to the primary bin, as illustrated in Figure 7. Therefore, all the phase noise with an offset frequency of less than half the bin size gets lumped into the bin of the input signal and doesn't add to the noise. Hence, the lower limit of the phase-noise integration bandwidth should be set to half the FFT bin size. The FFT bin size is calculated as follows:

$$Bin Size = \frac{Sampling Rate}{FFT Size}$$

To further illustrate this point, an experiment using the ADS54RF63 was set up with two different FFT sizes—131,072 and 1,048,576 points. The sampling rate was set to 122.88 MSPS, and the clock phase noise is shown in Figure 8. A 6-MHz, wide-bandpass filter was added to the clock input to limit the amount of wideband noise contributed to the jitter. A 1-GHz input signal was chosen to ensure that the SNR degradation was due solely to clock jitter. Figure 8 shows that the jitter results of the phasenoise integration from half a bin size to 40 MHz are drastically different for the two FFT sizes, and the SNR measurements in Table 1 reflect that as well.

## Setting the proper upper integration limit

The phase-noise plot in Figure 6 had a jitter contribution of  $\sim$ 360 fs with the frequency offset between 10 and 100 MHz. This is far more than the entire jitter contribution of  $\sim$ 194 fs with the offset between 100 Hz and 10 MHz. Therefore, the chosen upper integration limit can drastically affect the calculated clock jitter and how well the predicted SNR will match the actual measurement.

To determine the right limit, one has to remember something very important from the sampling process: Noise and spurs on the clock signal alias in-band from other Nyquist zones just like they would if they were present on the input signal (see Reference 1). Hence, if the phase noise of the clock input is not band-limited and doesn't have a rolloff at a higher frequency, then the upper integration limit is set by the bandwidth of the transformer (if used) and the clock input of the ADC itself. In some cases the clock input bandwidth can be very large; for example, the ADS54RF63 has a clock input bandwidth of ~2 GHz to allow higher-order harmonics for very fast clock slew rates.

To verify that the clock phase noise needs to be integrated all the way up to the clock input bandwidth, another experiment was set up. The ADS54RF63 was again operated at 122.88 MSPS with an input signal of 1 GHz to ensure that the SNR jitter was limited. Broadband white noise of 50 MHz to 1 GHz was generated with

Figure 7. Close-in phase noise determines amplitude of FFT bins around primary bin



Table 1. SNR measurements for two FFT sizes

| FFT SIZE<br>(POINTS) | 1/2 BIN SIZE<br>(Hz) | SNR AT 1 GHz<br>(dBFS) |
|----------------------|----------------------|------------------------|
| 131,072              | 469                  | 60.4                   |
| 1,048,576            | 59                   | 51.9                   |

# Figure 8. Integrated jitter for two FFT sizes with different lower integration limits



#### Figure 9. Test setup to verify clock input noise



an RF amplifier and added to the sampling clock as shown in Figure 9. Then different low-pass filters (LPFs) were used to limit the amount of noise being added to the clock signal.

The clock input bandwidth of the ADS54RF63 is ~2 GHz, but since the RF amplifier and the transformer both have a 3-dB bandwidth of ~1 GHz, the effective 3-dB clock input bandwidth is reduced to ~500 MHz. The measured SNR results in Table 2 confirm that for this setup the clock input bandwidth indeed is around 500 MHz. A comparison of the FFT plots in Figure 10 further confirms how the wideband noise from the RF amplifier limits the noise floor and degrades the SNR.

This experiment showed that the phase noise of the clock needs to be either very low or band-limited, ideally through a tight bandpass filter. Otherwise the upper integration limit, set by the clock bandwidth of the system, can degrade the ADC's SNR substantially.

#### Conclusion

This article has shown how to accurately estimate the sampling-clock jitter and determine the proper upper and lower integration boundaries. Part 2 will show how to use this estimation to derive the ADC's SNR and how this result compares against actual measurements.

|  | Table 2. | SNR | measurements | for | setup | in | Figure | 9 |
|--|----------|-----|--------------|-----|-------|----|--------|---|
|--|----------|-----|--------------|-----|-------|----|--------|---|

| 1 0         |            |  |  |
|-------------|------------|--|--|
| SETUP       | SNR (dBFS) |  |  |
| No filter   | 39.9       |  |  |
| 300-MHz LPF | 43.6       |  |  |
| 100-MHz LPF | 49.4       |  |  |
| 1-MHz LPF   | 57.7       |  |  |

# Figure 10. Overlaid measured FFT plots with different noise contributions



#### Reference

For more information related to this article, you can download an Acrobat<sup>®</sup> Reader<sup>®</sup> file at www.ti.com/lit/*litnumber* and replace "*litnumber*" with the **TI Lit. #** for the materials listed below.

#### **Document Title**

#### TI Lit. #

9

1. Thomas Neu, "Impact of sampling-clock spurs on ADC performance," *Analog Applications Journal* (3Q 2009) ..... slyt338

#### **Related Web sites**

dataconverter.ti.com www.ti.com/sc/device/ADS54RF63

# **Internet**

#### **TI Semiconductor Product Information Center Home Page** support.ti.com

**TI E2E™ Community Home Page** e2e.ti.com

# **Product Information Centers**

| Americas | Phone           | +1(972) 644-5580                                       |
|----------|-----------------|--------------------------------------------------------|
| Brazil   | Phone           | 0800-891-2616                                          |
| Mexico   | Phone           | 0800-670-7544                                          |
| Interne  | Fax<br>et/Email | +1(972) 927-6377<br>support.ti.com/sc/pic/americas.htm |

# Europe, Middle East, and Africa

Phone

| European Free Call | 00800-ASK-TEXAS<br>(00800 275 83927) |
|--------------------|--------------------------------------|
| International      | +49 (0) 8161 80 2121                 |
| Russian Support    | +7 (4) 95 98 10 701                  |

**Note:** The European Free Call (Toll Free) number is not active in all countries. If you have technical difficulty calling the free call number, please use the international number above.

| Fax      | +(49) (0) 8161 80 2045         |
|----------|--------------------------------|
| Internet | support.ti.com/sc/pic/euro.htm |

#### Japan

| Phone          | Domestic      | 0120-92-3326                    |
|----------------|---------------|---------------------------------|
| Fax            | International | +81-3-3344-5317                 |
|                | Domestic      | 0120-81-0036                    |
| Internet/Email | International | support.ti.com/sc/pic/japan.htm |
|                | Domestic      | www.tij.co.jp/pic               |

# Asia

| Phone         |                                  |                   |  |
|---------------|----------------------------------|-------------------|--|
| International |                                  | +91-80-41381665   |  |
| Domestic      | ;                                | Toll-Free Number  |  |
| Austra        | lia                              | 1-800-999-084     |  |
| China         |                                  | 800-820-8682      |  |
| Hong Kong     |                                  | 800-96-5941       |  |
| India         |                                  | 1-800-425-7888    |  |
| Indonesia     |                                  | 001-803-8861-1006 |  |
| Korea         |                                  | 080-551-2804      |  |
| Malaysia      |                                  | 1-800-80-3973     |  |
| New Zealand   |                                  | 0800-446-934      |  |
| Philippines   |                                  | 1-800-765-7404    |  |
| Singapore     |                                  | 800-886-1028      |  |
| Taiwan        | Taiwan 0800-006800               |                   |  |
| Thailar       | Thailand 001-800-886-00          |                   |  |
| Fax           | +886-2-2378-6808                 |                   |  |
| Email         | tiasia@ti.com or ti-china@ti.com |                   |  |
| Internet      | support.ti.com/sc/pic/asia.htm   |                   |  |

**Important Notice:** The products and services of Texas Instruments Incorporated and its subsidiaries described herein are sold subject to TI's standard terms and conditions of sale. Customers are advised to obtain the most current and complete information about TI products and services before placing orders. TI assumes no liability for applications assistance, customer's applications or product designs, software performance, or infringement of patents. The publication of information regarding any other company's products or services does not constitute TI's approval, warranty or endorsement thereof.

#### A042210

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated