

# Design Considerations for LMG1205 Advanced GaN FET Driver During High-Frequency Operation

Narendra Mehta

# ABSTRACT

The LMG1205 device is designed to drive the high-side and low-side enhancement mode Gallium Nitride (GaN) FETs in a half-bridge configuration. The floating high-side gate is capable of driving enhancement mode GaN FETs up to 100 V. Used with the DSBGA package the LMG1205 device is especially suited for high-frequency operation. Care must be taken at high-frequency operation to ensure that adequate thermal design tolerance is present for the worst-case driver power dissipation. Furthermore, a good understanding of the driver losses for different load mechanisms is very helpful in estimating the on die power loss in the GaN driver. This application report demonstrates the operation of LMG1205 device at high-frequency for hard-switching and soft-switching applications. It also provides an estimate of the losses in the driver based on calculations and an analytical approach.

## Topic

### Page

| 1                     | Introduction                           | 2 |
|-----------------------|----------------------------------------|---|
| 2                     | Loss Mechanisms in the Gate Driver     | 3 |
| 3                     | Loss Mechanisms Due to the Gate Driver | 4 |
| 4                     | Experimental Results                   | 6 |
| 5                     | Conclusion                             | 8 |
| Appendix A References |                                        | 9 |



Introduction

2

# 1 Introduction

Half-bridge-based topologies are the most popular for medium and low voltage regulators. Due to its extremely good figure-of-merit<sup>[1]</sup> <sup>[2]</sup> <sup>[3]</sup> <sup>[4]</sup> (for both hard-switching and soft-switching converters), GaN is finding applications in high-efficiency, high-frequency converters.

Equation 1 describes the hard-switching figure-of-merit for low voltage GaN devices.

 $\text{FOM}_{\text{HS}} = (\text{Q}_{\text{GD}} + \text{Q}_{\text{GS2}}) \times \text{R}_{\text{DS(on)}}$ 

Equation 2 describes the soft-switching figure-of-merit of GaN devices.

 $FOM_{SS} = (Q_{OSS} + Q_G) \times R_{DS(on)}$ 

(2)

(1)

As hard-switching and soft-switching figures-of-merit for GaN are much better than silicon, GaN HEMT based converters can operate at much higher frequencies than conventional silicon based converters.

It is important to note that to maximize performance improvements due to the GaN superior figures-ofmerit, special considerations needs to be taken with respect to the converter design. It is necessary to minimize the power loop inductance and the gate loop inductance (common source inductance) as these have an adverse impact on the converter efficiency as discussed in previously in SLPA009<sup>[5]</sup> [<sup>6]</sup>.

For high-frequency converters, driver losses become important. At high frequencies, the designer must ensure that the minimum pulse width requirement of the LMG1205 device of 10 ns is not violated and the board thermal design is adequate to ensure that the driver operational junction temperature does not exceed 125°C under all operating conditions.



Figure 1. Block Diagram with External GaN FETs



(3)

(6)

(7)

(8)

(9)

# 2 Loss Mechanisms in the Gate Driver

The switching action of the GaN HEMT transistor in power applications results in losses in the driver circuit. The gate driver losses are present due to the charging and discharging of the gate capacitance. Equation 3 calculates the associated losses due to the gate capacitance.

 $P_{GATE} = V_{DRV} \times Q_G \times f_{SW}$ 

where

- V<sub>DRV</sub> is the amplitude of the gate drive waveform which in the case of LM5113 is 5V
- $Q_{G}$  is the total gate charge at the desired operation  $V_{DS}$  ( $V_{BUS}$ ),
- f<sub>sw</sub> is the switching frequency of the gate driver.

This power loss ( $P_{GATE}$ ) dissipats in the driver, gate resistor and the power FET. The loss is proportional to the ratio of the driver pull-up ( $R_{UP}$ ) and pull-down ( $R_{DN}$ ) strength, to the total gate loop resistance ( $R_{SERIES}$ ). An average value of  $R_{UP}$  and  $R_{DN}$  can be generated from the current vs. voltage curves for the gate driver in the datasheet.

$$P_{DRV_ON\_LOSS} = \frac{1}{2} \times \frac{R_{UP} \times P_{GATE}}{R_{UP} + R_G + R_{SERIES}}$$

$$P_{DRV_OFF\_LOSS} = \frac{1}{2} \times \frac{R_{DN} \times P_{GATE}}{R_{DN} + R_G + R_{SERIES}}$$
(4)
(5)

$$P_{DRV} = P_{DRV ON LOSS} + P_{DRV OFF LOSS}$$

where

- P<sub>DRV\_ON\_LOSS</sub> is the power dissipated in the driver during the turn on event for the GaN HEMT,
- P<sub>DRV OFF LOSS</sub> is the power dissipated in the driver during the turn off event,
- R<sub>G</sub> is the gate resistance of the power FET

Calculations and values for  $R_{UP}$  and  $R_{DN}$  can be found in the datasheet. Note that in case an explicit value of  $R_{UP}$  and  $R_{DN}$  is not specified in the datasheet due to their non-linear nature, an approximate value can be calculated using the average source/ sink vs output voltage graphs for the drivers. Also note that  $P_{DRV}$  is the loss per gate driver and for LMG1205 both the high-side and the low-side gate driver losses need to be accounted for.

$$P_{DRV_QG} = P_{DRV (HI_SIDE)} + P_{DRV (LO_SIDE)}$$

Added to the external gate capacitance related losses of the FETs being driven, there are also inherent driver related capacitive losses (overhead) that scale linearly with frequency.

 $\mathsf{P}_{\mathsf{OVERH}} = \mathsf{V}_{\mathsf{DD}} \times (\mathsf{I}_{\mathsf{HB0}} + \mathsf{I}_{\mathsf{DD0}}),$ 

where

- $I_{HB0} = 3.5 \text{ mA/MHz} \times f_{SW}(MHz)$ , and
- $I_{DD0} = 3.5 \text{ mA/MHz} \times f_{SW}(MHz)$

Thus the total driver losses are given by:

$$P_{\text{DRV}_{\text{TOTAL}}} = P_{\text{OVERH}} + P_{\text{DRV}_{\text{QG}}}$$

This value is used for thermal analysis purposes. VDD is the input voltage at the gate driver, IHBO and IDDO are the high-side gate and low-side gate overhead currents respectively.



Loss Mechanisms Due to the Gate Driver

Figure 2 and Figure 3 show the measured IHBO and IDDO for different frequencies. These currents are representative of the gate driver power loss for the high-side and low-side driver, respectively. Figure 2 and Figure 3 also include the LMG1205 guiescent current. Use the 0-nF curve for estimating the IHBO and IDDO current at the desired switching frequency for calculating the overhead losses.



## Frequency

4



#### 3 Loss Mechanisms Due to the Gate Driver

Beyond the actual losses dissipated within the LMG1205 gate driver, there are additional losses that can be incurred in the system due to the gate driver. These losses are related to the following two main items as shown in Figure 4: The parasitic well capacitance C<sub>PARA WELL</sub> and the bootstrap diode reverse recovery losses Q<sub>RR BTST</sub>. Figure 4 shows a Partial driver and bridge circuit with external GaN FETs showing gate driver parasitic elements.







#### 3.1 Well Capacitance

There is a parasitic loss associated with the well capacitance between the float high-side driver and GND. This capacitance, C<sub>PARA\_WELL</sub>, is in the range of approximately 40 pF for the LMG1205. The well capacitance manifests as additional switch-node to GND capacitance (in parallel with the GaN FET Coss

capacitance). For hard-switching applications, this translates into an additional capacitive loss component.  $P_{LOSS CWELL} = \frac{1}{2} \times C_{PARA WELL} \times V_{BUS}^2 \times f_{SW}$ 

The additional 40 pF of capacitance is typically insignificant in relation to large MOSFETs or large GaN FETs C<sub>OSS</sub> values, but when driving small GaN FETs this additional component cannot be neglected. V<sub>BUS</sub> is the voltage on the power stage half bridge as shown in Figure 4.

This additional loss component is supplied by V<sub>BUS</sub> supply and is dissipated during the turn-on of the hardswitching device (the high-side device in the case of a buck converter).

For soft-switching applications where the switch-node voltage is load commutated (such as in ZVS switching or the falling edge in a buck converter), the additional well capacitance does not induce any losses (nor does the switching device  $C_{OSS}$ ), but it increases the commutation time ( $\Delta t$ ) as calculated in Equation 11.

 $\Delta t \approx C_{PARA_WELL} \times V_{BUS} / I_{PEAK}$ 

where

IPEAK is the (constant) inductor current at the start of the ZVS switch-node commutation (11)

The dead-time needs to be adjusted accordingly to accommodate this additional commutation time.

#### 3.2 Bootstrap Diode Reverse Recovery

The bootstrap circuit, along with the built in voltage clamp is required to generate the high-side gate drive. In addition to the power dissipation due to the losses associated with the gate charge, the bootstrap circuitry also contributes to power loss. The LMG1205 datasheet states that the bootstrap diode reverse recovery charge, Q<sub>RR\_BTST</sub>, is approximately 4 nC. This is taken at 50 V and includes the above mentioned well capacitance (as any reverse recovery measurement will also include this capacitance). Therefore if the well capacitance is accounted for separately (as unlike the reverse recovery, it if present on both rising and falling edges), the actual diode recovery charge is only approximately 2 nC. Some typical values are shown in experimental results section.

The power loss associated with the reverse recovery charge of the bootstrap diode is:

 $P_{QRR BTST} = V_{BUS} \times Q_{RR BTST} \times f_{SW}$ 

where

 $V_{BUS}$  is the voltage at the high-side FET and  $f_{SW}$  is the switching frequency (12)

 $Q_{RR\_BTST}$  has a dependence on the forward current through the diode and rate of change of the forward current.<sup>[7]</sup> [8]

#### 3.3 **Bootstrap Capacitor**

The bootstrap capacitor provides the gate charge for the high-side switch, dc bias power for HB undervoltage lockout circuit. The bootstrap diode reverse recovery charge and well capacitance charge flows through the bootstrap capacitor during switching node rising edges, as shown in Figure 4. The required minimum bypass capacitance can be calculated as follows:

$$C_{BTST} = \frac{Q_{GH} + I_{HB0} \times t_{ON} + Q_{RR}_{BTST} + C_{PARA}_{WELL} \times V_{BUS}}{\Delta V}$$
(13)

Q<sub>GH</sub> is high-side gate charge, IHB0 is the current of the high-side driver, ton is the maximum on-time period of the high-side transistor, and  $\Delta V$  is the allowable ripple on the bootstrap capacitor. A good quality, ceramic capacitor should be used for the bootstrap capacitor. It is recommended to place the bootstrap capacitor as close to the HB and HS pins as possible.

In practical terms, a value of around 22 nF seems adequate for most applications that operate between approximately 5 MHz and 10 MHz.

5

(10)



6

# 4 Experimental Results

To determine experimentally the gate-driver related system losses as explained above can be done using two separate test conditions. All measurements were taken on a half-bridge evaluation board using LMG1205 in the DBGA version and EPC8009 GaN FET devices. A function generator was used to generate the PWM supply. The board included an on-board, 5-V LDO for supplying the power to LMG1205. RCD circuits were used to generate the desired dead-time intervals. In the first test, nothing was added to the switching node output and the gate drive and supply current was monitored as the switching frequency was varied from 0.5 MHz to 10 MHz. The supply voltage was kept constant at 50 V. The total supply losses are calculated and the losses for the EPC8009 devices are subtracted out. The gate driver current is measured with half of it being the high-side driver current. The resulting gate driver related power loss is shown in Figure 5. These losses are related to the well capacitance (dissipated on both switching edges), and the bootstrap diode reverse recovery (on rising edge only). To separate these components out requires a second test.



Figure 5. Gate Driver Related System Losses per Mhz vs. Gate Drive Current at 50  $V_{BUS}$ .



For the second test, the half-bridge evaluation board is operated as a no-load buck converter or ZVS class-D converter and the deadtime is adjusted such that complete ZVS is achieved at both edges. The inductor current,  $I_{PEAK}$ , and the falling edge transition time,  $t_{FALL}$ , is measured. From this, the equivalent switch-node charge QSW\_NODE can be calculated as shown in Figure 6:

$$Q_{SW,NODE} = I_{PEAK} \times t_{fall} = V_{BUS} \times C_{PARA,WELL} + 2 \times Q_{OSS}$$
(14)

In Figure 6, falling edge ZVS transition showing actual transition time and calculated transition time based on device Q<sub>oss</sub> only. Equation 15 calculates the unknown well capacitance.

 $C_{PARA_WELL} = (I_{PEAK} \times t_{fall} - 2 \times Q_{OSS}) / V_{BUS}$ 

(15)

In Figure 6, falling edge ZVS transition showing actual transition time and calculated transition time based on device  $Q_{\text{oss}}$  only.



Figure 6. Switching Voltage vs. Time (ns)



Conclusion

www.ti.com

Switching voltage is calculated at 50 V (or about 2.25 nC of charge), which equates to about 110 mW/MHz of capacitive switching loss in the first test. The remaining losses incurred are bootstrap diode reverse recovery losses as shown in Figure 7, which shows the measured bootstrap diode reverse recovery losses vs average diode current at 50  $V_{BUS}$  subtracting out parasitic well capacitance losses.



Figure 7. Diode Reverse Recovery Change vs. High-Side Driver Average Current

# 5 Conclusion

8

Loss mechanisms in the driver were demonstrated to estimate first order losses and power dissipation. Based on the converter design (hard switching vs soft switching) as demonstrated, the correct total power loss in the driver should be calculated. This calculation is a function of gate driver losses, the parasitic well losses (for hard-switched converters), and the reverse recovery diode losses. It is important to note that LMG1205 device can be run at higher frequencies provided that the minimum pulse width requirement is not violated and the board is designed with thermal consideration of the power dissipation in the driver under worst case conditions to prevent exceeding the maximum operational junction temperature of 125°C.

To limit the system related losses due to the gate driver parasitics, soft-switching topologies such as the ZVS class-D converter can be utilized.



Appendix A SNVA723A–November 2014–Revised May 2018

# References

- 1. A. Q. Huang, *New Unipolor Switching Power Device Figures of Merit*, IEEE Electron Device Lett., vol. 25, pp. 298-301, 2004.
- I.-J.II-Jung Kim, S. Matsumoto, T. Sakai, and T. Yachi, New Power Device Figure-of-Merit for High-Frequency Applications, in Proc. Int. Symp. Power Semiconductor Devices ICs, Yokohama, Japan, 1995, pp. 309–314.
- 3. B. J. Baliga, *Power Semiconductor Device Figure-of-Merit for High-Frequency Applications*, IEEE Electron Device Lett., vol. 10, pp. 455–457, 1989.
- 4. D. Reusch, J. Strydom, and A. Lidow, *Improving System Performance with eGaN® FETs in DC-DC Applications*, International Microelectronics Assembly and Packaging Society (IMAPS), pp.764-769, 2013
- 5. Y. Bai, Y. Meng, A. Huang, F. C. Lee, *A Novel Model for MOSFET Switching Loss Calculation*, Power Electronics and Motion Control Conference, 2004. IPEMC 2004.
- 6. Y. Xiong, S Sun, H. Jia, P. Shia. *New Physical Insights on Power MOSFET Switching Losses*, IEEE Transactions on Power Electronics, vol. 24, No. 2, Feb 2009
- 7. Physics of Semiconductor Devices, S.M. Sze New York Wiley-Interscience, 1969, p. 431
- 8. *Principles and Applications of Semiconductor Device Modeling*, D.J. Hamilton, F.A. Lindholm, A.H. Marshal, New York Holt, Rinehart and Winston, 1971, p. 173

# **Revision History**

# Changes from Original (November 2014) to A Revision

Page

9

## IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated