

# TMS320C54CST G.165/G.168 ECHO CANCELLER ALGORITHM

SPRS181A - OCTOBER 2001 - REVISED MARCH 2003

- Fast Convergence
- Maximum Compensated Echo Path can be Set to 16, 32, or 64 msec
- Includes Tone Disabler (2100 Hz) and Comfort Noise Generator as Standalone eXpressDSP Objects Configurable by the User
- Robust Double-Talk Detector and Non-Linear Processor
- Direct Interface With PCM 8-kHz Sampled Data. Both Sample-By-Sample and Block-Based Processing Supported

- No Divergence During Double Talk and Narrow-Band Signals
- Passes ITU G.165 Tests 1–6 and ITU G.168 Tests 1, 2A, 2B, 2C, 3A, 3B, 3C, 4, and 5 (1997 Edition)
- eXpressDSP-Compliant Algorithm. Code is Reentrant, Supports Mulithreading and Dynamic Memory Allocation. At the Same Time Allows Direct (Non-eXpressDSP) Interface to Enable Static Memory Allocation
- Can be Easily Ported to any Platform

### description

The SPIRIT Echo Canceller conforms to ITU-T G.165/G.168 recommendations. It cancels electrical line echoes caused by 2-to-4 wire conversion hybrids in telephone lines.

#### resource requirements

| ALGORITHM         | PEAK MIPS | PROGRAM MEMORY<br>(KWORDS) | CONSTANT MEMORY<br>(KWORDS) | DYNAMIC MEMORY<br>(KWORDS) |
|-------------------|-----------|----------------------------|-----------------------------|----------------------------|
| 16 msec echo path | 5.9       |                            |                             | 439 x Number of channels   |
| 32 msec echo path | 8.5       | 2359                       | 29                          | 823 x Number of channels   |
| 64 msec echo path | 13.8      |                            |                             | 1591 x Number of channels  |

NOTE: The table shows peak MIPS for 80 sample block.

### availability

The SPIRIT G.165/G.168 Echo Canceller is available in four forms:

- eXpressDSP-compliant object code for TMS320C54x
- Fully functional eXpressDSP evaluation object at extremely low price
- Portable C code
- Assembly code

The algorithm is supplied with test environment and integration example code.

Detailed product annotation and user guide documents describing testing procedures, interface and integration of this product, as well as PC-based and DSP-based (TI TMS320VC5406 EVM and TMS320VC5402 DSK) demos are available for evaluation upon request. To get additional information on CST software, go to www.spiritdsp.com/CST.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

CST Software Copyright © 2003, SPIRIT Technologies, Inc.

All trademarks are the property of their respective owners.



# TMS320C54CST G.165/G.168 ECHO CANCELLER ALGORITHM

SPRS181A - OCTOBER 2001 - REVISED MARCH 2003

## performance

| FAR END SIGNAL<br>LEVEL (REFERENCE<br>SIGNAL LEVEL) | TIME TO ACHIEVE ACOM > 27 dB (CONVERGENCE SPEED TEST) | STEADY STATE<br>RESIDUAL ECHO<br>LEVEL (NONLINEAR<br>PROCESSOR<br>DISABLED) | ECHO SUPPRESSION | STEADY STATE<br>RESIDUAL ECHO<br>LEVEL (NONLINEAR<br>PROCESSOR<br>ENABLED) |  |  |  |
|-----------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------|--|--|--|
| 64 MSEC ECHO PATH DELAY                             |                                                       |                                                                             |                  |                                                                            |  |  |  |
| –30 dBm                                             | <500 msec                                             | –63 dBm                                                                     | 27 dB            | <65 dBm                                                                    |  |  |  |
| –20 dBm                                             | <200 msec                                             | –62 dBm                                                                     | 36 dB            | <65 dBm                                                                    |  |  |  |
| -10 dBm                                             | <200 msec                                             | –53 dBm                                                                     | 37 dB            | <65 dBm                                                                    |  |  |  |
| 0 dBm                                               | <200 msec                                             | –42 dBm                                                                     | 36 dB            | <51 dBm                                                                    |  |  |  |
| 32 MSEC ECHO PATH DELAY                             |                                                       |                                                                             |                  |                                                                            |  |  |  |
| -30 dBm                                             | <500 msec                                             | −65 dBm                                                                     | 29 dB            | <65 dBm                                                                    |  |  |  |
| –20 dBm                                             | <200 msec                                             | –65 dBm                                                                     | 39 dB            | <65 dBm                                                                    |  |  |  |
| -10 dBm                                             | <200 msec                                             | –58 dBm                                                                     | 42 dB            | <65 dBm                                                                    |  |  |  |
| 0 dBm                                               | <200 msec                                             | –36 dBm                                                                     | 30 dB            | <51 dBm                                                                    |  |  |  |
| 16 MSEC ECHO PATH DELAY                             |                                                       |                                                                             |                  |                                                                            |  |  |  |
| -30 dBm                                             | <500 msec                                             | −65 dBm                                                                     | 29 dB            | <65 dBm                                                                    |  |  |  |
| –20 dBm                                             | <200 msec                                             | –62 dBm                                                                     | 36 dB            | <65 dBm                                                                    |  |  |  |
| -10 dBm                                             | <150 msec                                             | –55 dBm                                                                     | 39 dB            | <65 dBm                                                                    |  |  |  |
| 0 dBm                                               | <150 msec                                             | –35 dBm                                                                     | 30 dB            | <51 dBm                                                                    |  |  |  |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated